

SNAS155E - JANUARY 2002 - REVISED MAY 2013

LM4853 Boomer® Audio Power Amplifier Series Mono 1.5 W / Stereo 300mW Power Amplifier

Check for Samples: LM4853

# FEATURES

- Mono 1.5W BTL or Stereo 300mW Output
- Headphone Sense
- "Click and Pop" Suppression Circuitry
- No Bootstrap Capacitors Required
- Thermal Shutdown Protection
- Unity-Gain Stable
- Available in Space-Saving VSSOP and WSON Packaging

# **APPLICATIONS**

- Portable Computers
- Desktop Computers
- PDA's
- Handheld Games

# **KEY SPECIFICATIONS**

- Output Power at 1% THD+N, 1kHz:
  - LM4853LD 3Ω BTL 1.9W (typ)
  - LM4853LD 4Ω BTL 1.7W (typ)
  - LM4853MM 4Ω BTL 1.5W (typ)
  - LM4853MM,LD 8Ω BTL 1.1W (typ)
  - LM4853MM,LD 8Ω SE 300mW (typ)
  - LM4853MM,LD 32Ω SE 95mW (typ)
- THD+N at 1kHz, 95mW into 32Ω SE 1% (typ)
- Single Supply Operation 2.4 to 5.5V
- Shutdown Current 18µA (typ)

# **Connection Diagram**

# DESCRIPTION

The LM4853 is an audio power amplifier capable of delivering 1.5W (typ) of continuous average power into a mono  $4\Omega$  bridged-tied load (BTL) with 1% THD+N or 95mW per channel of continuous average power into stereo  $32\Omega$  single-ended (SE) loads with 1% THD+N, using a 5V power supply.

The LM4853 can automatically switch between mono BTL and stereo SE modes utilizing a headphone sense pin. It is ideal for any system that provides both a monaural speaker output and a stereo line or headphone output

Boomer audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. Since the LM4853 does not require bootstrap capacitors or snubber networks, it is optimally suited for low-power portable systems.

The LM4853 features an externally controlled, micropower consumption shutdown mode and thermal shutdown protection. The unity-gain stable LM4853's gain is set by external gain-setting resistors



See Package Number NHE0014A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

See Package Number DGS

SNAS155E - JANUARY 2002 - REVISED MAY 2013

www.ti.com

# **Typical Application**



Figure 3. Typical Audio Amplifier Application Circuit





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage                         | 5                                      |                                               | 6.0V    |  |  |  |
|----------------------------------------|----------------------------------------|-----------------------------------------------|---------|--|--|--|
| Storage Temperature                    | Storage Temperature                    |                                               |         |  |  |  |
| ESD Susceptibility <sup>(3)</sup>      |                                        |                                               | 3.5kV   |  |  |  |
| ESD Machine model <sup>(4)</sup>       |                                        |                                               | 250V    |  |  |  |
| Junction Temperature (T <sub>J</sub> ) | Junction Temperature (T <sub>J</sub> ) |                                               |         |  |  |  |
| Solder Information                     | Small Outline Package                  | Vapor Phase (60 sec.)                         | 215°C   |  |  |  |
|                                        |                                        | Infrared (15 sec.)                            | 220°C   |  |  |  |
|                                        |                                        | θ <sub>JA</sub> (typ)—DGS                     | 194°C/W |  |  |  |
| The much Designation                   |                                        | θ <sub>JC</sub> (typ)—DGS                     | 52°C/W  |  |  |  |
| Thermal Resistance                     |                                        | θ <sub>JA</sub> (typ)—NHE0014A <sup>(5)</sup> | 56°C/W  |  |  |  |
|                                        |                                        | θ <sub>JC</sub> (typ)—NHE0014A                | 4.3°C/W |  |  |  |

(1) Absolute Maximum Rating indicate limits beyond which damage to the device may occur.

- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (3) Human body model, 100pF discharged through a  $1.5k\Omega$  resistor.
- (4) Machine Model ESD test is covered by specification EIAJ IC-121-1981. A 200pF cap is charged to the specified voltage, then discharged directly into the IC with no external series resistor (resistance of discharge path must be under 50Ω).
- (5) The given  $\theta_{JA}$  is for an LM4853LD with the Exposed-DAP soldered to an exposed 1in<sup>2</sup> area of 1oz printed circuit board copper.

# Operating Ratings<sup>(1)</sup>

| Temperature Range              | -40°C ≤ to 85°C            |
|--------------------------------|----------------------------|
| Supply Voltage V <sub>DD</sub> | $2.4V \le V_{DD} \le 5.5V$ |

(1) Absolute Maximum Rating indicate limits beyond which damage to the device may occur.

# Electrical Characteristics<sup>(1)(2)</sup>

The following specifications apply for  $V_{DD}$ = 5.0V,  $T_A$ = 25°C unless otherwise specified.

| Symbol          | Parameter             | Conditions                                          | LM4                    | LM4853                  |          |  |
|-----------------|-----------------------|-----------------------------------------------------|------------------------|-------------------------|----------|--|
|                 |                       |                                                     | Typical <sup>(3)</sup> | Limit <sup>(4)(5)</sup> | (Limits) |  |
| V <sub>DD</sub> | Supply Voltage        |                                                     |                        | 2.4                     | V (min)  |  |
|                 |                       |                                                     |                        | 5.5                     | V (max)  |  |
| I <sub>DD</sub> | Supply Current        | BTL Mode; V <sub>IN</sub> = 0V; I <sub>O</sub> = 0A | 2.4                    | 7.0                     | mA       |  |
|                 |                       | SE Mode; $V_{IN} = 0V$ ; $I_O = 0A$                 | 2.4                    | 7.0                     | mA       |  |
| I <sub>SD</sub> | Shutdown Current      | SD Mode; V <sub>SHUTDOWN</sub> = V <sub>DD</sub>    | 18                     |                         | μA       |  |
| V <sub>OS</sub> | Output Offset Voltage | BTL Mode; $A_V = 2$                                 | 5.0                    | 40                      | mV       |  |
|                 |                       | BTL OUT+ to BTL OUT-                                |                        |                         |          |  |

(1) Absolute Maximum Rating indicate limits beyond which damage to the device may occur.

(2) All voltages are measured with respect to the ground pin, unless otherwise specified.

(3) Typical specifications are specified at +25°C and represent the most likely parametric norm.

(4) Datasheet min/max specification limits are ensured by design, test, or statistical analysis.

(5) Limits are specified to TI's AOQL (Average Outgoing Quality Level).

XAS STRUMENTS

www.ti.com

# Electrical Characteristics<sup>(1)(2)</sup> (continued)

The following specifications apply for  $V_{DD}$ = 5.0V,  $T_A$ = 25°C unless otherwise specified.

| Symbol          | Parameter                                         | Conditions                                            | LM4                    | 1853                    | Units    |  |
|-----------------|---------------------------------------------------|-------------------------------------------------------|------------------------|-------------------------|----------|--|
|                 |                                                   |                                                       | Typical <sup>(3)</sup> | Limit <sup>(4)(5)</sup> | (Limits) |  |
| P <sub>O</sub>  | Output Power                                      | BTL Mode; $R_L = 3\Omega$<br>THD+N = 1%; LM4853LD     | 1.9                    |                         | W        |  |
|                 | BTL Mode; $R_L = 4\Omega$<br>THD+N = 1%; LM4853LD |                                                       | 1.7                    |                         | W        |  |
|                 |                                                   | BTL Mode; $R_L = 4\Omega$<br>THD+N = 1%; LM4853MM     | 1.5                    |                         | W        |  |
|                 |                                                   | BTL Mode; $R_L = 8\Omega$<br>THD+N = 1%; LM4853MM, LD | 1.1                    |                         | W        |  |
|                 |                                                   | SE Mode; $R_L = 8\Omega$<br>THD+N = 1%; LM4853MM, LD  | 300                    |                         | mW       |  |
|                 |                                                   | SE Mode; $R_L = 32\Omega$<br>THD+N = 1%; LM4853MM, LD | 95                     |                         | mW       |  |
| V <sub>IH</sub> | Shutdown Input Voltage High                       | ls < 80μA                                             |                        | 2.0                     | V (min)  |  |
| V <sub>IL</sub> | Shutdown Input Voltage Low                        | ls > 0.5mA                                            |                        | 0.8                     | V (max)  |  |
| Crosstalk       | Channel Seperation                                | SE Mode, $R_L = 32\Omega$ ; f = 1kHz                  | 73                     |                         | dB       |  |

# Electrical Characteristics<sup>(1)(2)</sup>

The following specifications apply for  $V_{DD}$  = 3.3V,  $T_A$  = 25°C unless otherwise specified.

| Symbol          | Parameter                   | Conditions                                           | LM4                    | LM4853                  |          |  |
|-----------------|-----------------------------|------------------------------------------------------|------------------------|-------------------------|----------|--|
|                 |                             |                                                      | Typical <sup>(3)</sup> | Limit <sup>(4)(5)</sup> | (Limits) |  |
| I <sub>DD</sub> | Supply Current              | BTL Mode; $V_{IN} = 0V$ ; $I_O = 0A$                 | 2.0                    |                         | mA       |  |
|                 |                             | SE Mode; $V_{IN} = 0V$ ; $I_O = 0A$                  | 2.0                    |                         | mA       |  |
| I <sub>SD</sub> | Shutdown Current            | SD Mode; V <sub>SHUTDOWN</sub> = V <sub>DD</sub>     | 12                     |                         | μA       |  |
| V <sub>OS</sub> | Output Offset Voltage       | BTL Mode; A <sub>V</sub> = 2<br>BTL OUT+ to BTL OUT- | 5.0                    | 40                      | mV       |  |
| Po              | Output Power                | BTL Mode; $R_L = 8\Omega$<br>THD+N = 1%              | 440                    |                         | mW       |  |
|                 |                             | SE Mode; $R_L = 32\Omega$<br>THD+N = 1%              | 40                     |                         | mW       |  |
| VIH             | Shutdown Input Voltage High | ls < 80μA                                            |                        | 2.0                     | V (min)  |  |
| VIL             | Shutdown Input Voltage Low  | ls > 0.5mA                                           |                        | 0.8                     | V (max)  |  |

(1) Absolute Maximum Rating indicate limits beyond which damage to the device may occur.

(2)

All voltages are measured with respect to the ground pin, unless otherwise specified. Typical specifications are specified at +25°C and represent the most likely parametric norm. Datasheet min/max specification limits are ensured by design, test, or statistical analysis. (3)

(4)

(5) Limits are specified to TI's AOQL (Average Outgoing Quality Level).



# Electrical Characteristics <sup>(1)(2)</sup>

The following specifications apply for V<sub>DD</sub>= 2.7V, T<sub>A</sub>= 25°C unless otherwise specified.

| Symbol          | Parameter                   | Conditions                                           | LM4                    | LM4853                  |          |  |
|-----------------|-----------------------------|------------------------------------------------------|------------------------|-------------------------|----------|--|
|                 |                             |                                                      | Typical <sup>(3)</sup> | Limit <sup>(4)(5)</sup> | (Limits) |  |
| I <sub>DD</sub> | Supply Current              | BTL Mode; $V_{IN} = 0V$ ; $I_O = 0A$                 | 1.8                    |                         | mA       |  |
|                 |                             | SE Mode; $V_{IN} = 0V$ ; $I_O = 0A$                  | 1.8                    |                         | mA       |  |
| I <sub>SD</sub> | Shutdown Current            | SD Mode; V <sub>SHUTDOWN</sub> = V <sub>DD</sub>     | 10                     |                         | μA       |  |
| V <sub>OS</sub> | Output Offset Voltage       | BTL Mode; A <sub>V</sub> = 2<br>BTL OUT+ to BTL OUT- | 5.0                    | 40                      | mV       |  |
| Po              | Output Power                | BTL Mode; R <sub>L</sub> = 8Ω<br>THD+N = 1%          | 300                    |                         | mW       |  |
|                 |                             | SE Mode; $R_L = 32\Omega$<br>THD+N = 1%              | 25                     |                         | mW       |  |
| VIH             | Shutdown Input Voltage High | Is < 80 μA                                           |                        | 2.0                     | V (min)  |  |
| V <sub>IL</sub> | Shutdown Input Voltage Low  | ls > 0.5mA                                           |                        | 0.8                     | V (max)  |  |

Absolute Maximum Rating indicate limits beyond which damage to the device may occur. All voltages are measured with respect to the ground pin, unless otherwise specified. Typical specifications are specified at +25°C and represent the most likely parametric norm. (1)

(2) (3)

Datasheet min/max specification limits are ensured by design, test, or statistical analysis. Limits are specified to TI's AOQL ( Average Outgoing Quality Level ). (4) (5)

### **External Components Description**

#### See Figure 3.

| Comp              | onents         | Functional Description                                                                                                                                                                                                                                                                      |
|-------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. R <sub>i</sub> |                | Inverting input resistance which sets the closed-loop gain in conjunction with $R_f$ . This resistor also forms a high pass filter with $C_i$ at $f_c = 1/(2\pi R_i C_i)$ .                                                                                                                 |
| 2.                | Ci             | Input coupling capacitor which blocks the DC voltage at the amplifier's input terminals. Also creates a highpass filter with $R_i$ at $f_c = 1/(2\pi R_i C_i)$ . Refer to the section, PROPER SELECTION OF EXTERNAL COMPONENTS, for an explanation of how to determine the value of $C_i$ . |
| 3.                | R <sub>f</sub> | Feedback resistance which sets the closed-loop gain in conjunction with R <sub>i</sub> .                                                                                                                                                                                                    |
| 4.                | Cs             | Supply bypass capacitor which provides power supply filtering. Refer to the POWER SUPPLY BYPASSING section for information concerning proper placement and selection of the supply bypass capacitor.                                                                                        |
| 5.                | C <sub>B</sub> | Bypass pin capacitor which provides half-supply filtering. Refer to the section, PROPER SELECTION OF EXTERNAL COMPONENTS, for information concerning proper placement and selection of C <sub>B</sub> .                                                                                     |
| 6.                | Co             | Output coupling capacitor which blocks the DC voltage at the amplifier's output. Forms a high pass filter with the single-<br>ended load R <sub>L</sub> at $f_0 = 1/(2\pi R_L C_0)$ .                                                                                                       |



### Typical Performance Characteristics LD Specific Characteristics













Frequency (Hz) Figure 5.





(%) N+OHI

Output Power (W) Figure 7.





**Typical Performance Characteristics** 





Texas INSTRUMENTS

#### SNAS155E - JANUARY 2002 - REVISED MAY 2013





Ар

1 kHz

60 70

= 4 Ω

= 16Ω

5

6

R = 8 N

200m



Figure 27.

Figure 26.

TEXAS INSTRUMENTS

www.ti.com

#### SNAS155E - JANUARY 2002 - REVISED MAY 2013







SNAS155E - JANUARY 2002 - REVISED MAY 2013

www.ti.com

NSTRUMENTS

**Fexas** 

# APPLICATION INFORMATION

### **BRIDGED AND SINGLE-ENDED OPERATION**

As shown in Typical Application, the LM4853 contains three operational amplifiers (A1-A3). These amplifiers can be configured for SE or BTL modes.

In the SE mode, the LM4853 operates as a high current output dual op amp. A1 and A3 are independent amplifiers with an externally configured gain of  $A_V = -R_F/R_I$ . The outputs of A1 and A3 are used to drive an external set of headphones plugged into the headphone jack. Amplifier A2 is shut down to a high output impedance state in SE mode. This prevents any current flow into the mono bridge-tied load, thereby muting it.

In BTL mode, A3 is shut down to a high impedance state. The audio signal from the RIGHT IN pin is directed to the inverting input of A1. As a result, the LEFT IN and RIGHT IN audio signals,  $V_{INL}$  and  $V_{INR}$ , are summed together at the input of A1. A2 is then activated with a closed-loop gain of  $A_V = -1$  fixed by two internal 20k $\Omega$  resistors. The outputs of A1 and A2 are then used to drive the mono bridged-tied load.

### EXPOSED-DAP PACKAGE PCB MOUNTING CONSIDERATION

The LM4853's exposed-DAP (die attach paddle) package (LD) provides a low thermal resistance between the die and the PCB to which the part is mounted and soldered. This allows rapid heat transfer from the die to the surrounding PCB copper traces, ground plane, and surrounding air. The result is a low voltage audio power amplifier that produces 1.7W at  $\leq$  1% THD+N with a 4 $\Omega$  load. This high power is achieved through careful consideration of necessary thermal design. Failing to optimize thermal design may compromise the LM4853's high power performance and activate unwanted, though necessary, thermal shutdown protection.

The LD package must have its DAP soldered to a copper pad on the PCB. The DAP's PCB copper pad is connected to a large plane of continuous unbroken copper. This plane forms a thermal mass, heat sink, and radiation area. Place the heat sink area on either outside plane in the case of a two-sided PCB, or on an inner layer of a board with more than two layers. Connect the DAP copper pad to the inner layer or backside copper heat sink area with 4(2x2) vias. The via diameter should be 0.012in-0.013in with a 1.27mm pitch. Ensure efficient thermal conductivity by plating through the vias.

Best thermal performance is achieved with the largest practical heat sink area. If the heatsink and amplifier share the same PCB layer, a nominal  $2.5in^2$  area is necessary for 5V operation with a 4 $\Omega$  load. Heatsink areas not placed on the same PCB layer as the LM4853 should be  $5in^2$  (min) for the same supply voltage and load resistance. The last two area recommendations apply for 25°C ambient temperature. Increase the area to compensate for ambient temperatures above 25°C. The LM4853's power de-rating curve in the Typical Performance

LD Specific Characteristics shows the maximum power dissipation versus temperature. An example PCB layout for the LD package is shown in the Demonstration Board Layout section. For further detailed and specific information concerning PCB layout, fabrication, and mounting an NHE (WSON) package, see TI's AN-1187 Application Report.

#### BRIDGE CONFIGURATION EXPLANATION

When the LM4853 is in BTL mode, the output of amplifier A1 serves as the input to amplifier A2, which results in both amplifiers producing signals identical in magnitude, but out of phase by 180°. Consequently, the differential gain for the mono channel is:

$$A_{VD} = V_{OUT} / (V_{INL} + V_{INR}) = 2 \times (R_F / R_I)$$

(1)

Driving a load differentially through the BTL OUT- and BTL OUT+ outputs is an amplifier configuration commonly referred to as "bridged mode". Bridged mode operation is different from the classical single-ended amplifier configuration where one side of its load is connected to ground.

A bridge amplifier design has a few distinct advantages over the single-ended configuration. It drives a load differentially, which doubles output swing for a specified supply voltage. This produces four times the output power as that produced by a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closed-loop gain without causing excessive output signal clipping, please refer to the AUDIO POWER AMPLIFIER DESIGN section.



A bridge configuration, such as the one used in LM4853, also creates a second advantage over single-ended amplifiers. Since the differential outputs, BTL OUT- and BTL OUT+, are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for the output coupling capacitor that a single supply, single-ended amplifier configuration requires. Eliminating an output coupling capacitor in a single-ended configuration forces the half-supply bias voltage across the load. This increases internal IC power dissipation and may cause permanent loudspeaker damage.

#### POWER DISSIPATION

Whether the power amplifier is bridged or single-ended, power dissipation is a major concern when designing the amplifier. Equation 2 states the maximum power dissipation point for a single-ended amplifier operating at a given supply voltage and driving a specified load.

$$P_{DMAX} = (V_{DD})^2 / (2\pi^2 R_L)$$
: Single-Ended

(2)

(3)

(4)

However, a direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. Equation 3 states the maximum power dissipation point for a bridge amplifier operating at the same given conditions.

 $P_{DMAX} = 4 \times (V_{DD})^2 / (2\pi^2 R_L)$ : Bridge Mode

The LM4853 is designed to drive either two single-ended loads simultaneously or one mono bridged-tied load. In SE mode, the maximum internal power dissipation is 2 times that of Equation 2. In BTL mode, the maximum internal power dissipation is the result of Equation 3. Even with this substantial increase in power dissipation, the LM4853 does not require heatsinking. The power dissipation from Equation 3 must not be greater than the power dissipation predicted by Equation 4:

$$P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JA}$$

For the package DGS,  $\theta_{JA} = 194^{\circ}$ C/W. T<sub>JMAX</sub> = 150°C for the LM4853. Depending on the ambient temperature, T<sub>A</sub>, of the surroundings, Equation 4 can be used to find the maximum internal power dissipation supported by the IC packaging. If the result of Equation 3 is greater than that of Equation 4, then either the supply voltage must be decreased, the load impedance increased, or the ambient temperature reduced. For the typical application of a 5V power supply, and an 8 $\Omega$  bridged load, the maximum ambient temperature possible without violating the maximum junction temperature is approximately 27°C for package DGS. This assumes the device operates at maximum power dissipation and uses surface mount packaging. Internal power dissipation is a function of output power. If typical operation is not around the maximum power dissipation point, operation at higher ambient temperatures is possible. Refer to the Typical Performance Characteristics curves for power dissipation information for different output power levels.

#### POWER SUPPLY BYPASSING

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. The value of the pin bypass capacitor,  $C_B$ , directly affects the LM4853's half-supply voltage stability and PSRR. The stability and supply rejection increase as the bypass capacitor's value increases Typical applications employ a 5V regulator with a  $10\mu$ F and a  $0.1\mu$ F bypass capacitors which aid in supply filtering. This does not eliminate the need for bypassing the supply nodes of the LM4853. The selection of bypass capacitors, especially  $C_B$ , is thus dependent upon desired PSRR requirements, click and pop performance, system cost, and size constraints.

#### SHUTDOWN FUNCTION

In order to reduce power consumption while not in use, the LM4853 features amplifier bias circuitry shutdown. This shutdown function is activated by applying a logic high to the SHUTDOWN pin. The trigger point is 2.0V minimum for a logic high level, and 0.8V maximum for a logic low level. It is best to switch between ground and the supply,  $V_{DD}$ , to ensure correct shutdown operation. By switching the SHUTDOWN pin to  $V_{DD}$ , the LM4853 supply current draw will be minimized in idle mode. Whereas the device will be disabled with shutdown voltages less than  $V_{DD}$ , the idle current may be greater than the typical value of  $18\mu$ A. In either case, the SHUTDOWN pin should be tied to a fixed voltage to avoid unwanted state changes.

#### SNAS155E - JANUARY 2002 - REVISED MAY 2013



In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry. This provides a quick, smooth shutdown transition. Another solution is to use a single-pole, single-throw switch in conjunction with an external pull-up resistor. When the switch is closed, the SHUTDOWN pin is connected to ground and enables the amplifier. If the switch is open, the external pull-up resistor, R<sub>PU2</sub> will disable the LM4853. This scheme ensures that the SHUTDOWN pin will not float, thus preventing unwanted state changes.

#### **HP-IN FUNCTION**

The LM4853 features a headphone control pin, HP-IN, that enables the switching between BTL and SE modes. A logic-low to HP-IN activates the BTL mode, while a logic-high activates the SE mode.

Figure 39 shows the implementation of the LM4853's headphone control. The voltage divider formed by  $R_{PU1}$  and  $R_{D1}$  sets the voltage at HP-IN to be approximately 50mV with no headphones plugged into the system. This logic-low voltage at the HP-IN pin enables the BTL mode

When a set of headphones is plugged into the system, the headphone jack's contact pin is disconnected from the signal pin. This also interrupts the voltage divider set up by the resistors  $R_{PU1}$  and  $R_{D1}$ . Resistor  $R_{PU1}$  applies  $V_{DD}$  to the HP-IN pin, switching the LM4853 out of BTL mode and into SE mode. The amplifier then drives the headphones, whose impedance is in parallel with resistors  $R_{D1}$  and  $R_{D2}$ . Resistors  $R_{D1}$  and  $R_{D2}$  have negligible effect on the output drive capability since the typical impedance of headphones is  $32\Omega$ .



Figure 39. Headphone Control Circuit

Also shown in Figure 39 are the electrical connections for the headphone jack and plug. A 3-wire plug consists of a Tip, Ring, and Sleave, where the Tip and Ring are audio signal conductors and the Sleave is the common ground return. One control pin for each headphone jack is sufficient to indicate to the control inputs that a user has inserted a plug into the jack and that the headphone mode of operation is desired.

To ensure smooth transition from BTL to SE operation, it is important to connect HP-IN and  $R_{PU1}$  to the control pin on the Right Output of the headphone jack. The control pin on the Left Output of the headphone jack should be left open. Connecting the node between the HP-IN and  $R_{PU1}$  to the Left Output control pin may cause unwanted state changes to the HP-IN pin.

# **PROPER SELECTION OF EXTERNAL COMPONENTS**

Proper selection of external components in applications using integrated power amplifiers is critical for optimum device and system performance. While the LM4853 is tolerant to a variety of external component combinations, consideration must be given to the external component values that maximize overall system quality.

The LM4853's unity-gain stability allows a designer to maximize system performance. The LM4853's gain should be set no higher than necessary for any given application. A low gain configuration maximizes signal-to-noise performance and minimizes THD+N. However, a low gain configuration also requires large input signals to obtain a given output power. Input signals equal to or greater than 1V<sub>RMS</sub> are available from sources such as audio codecs. Please refer to the section, AUDIO POWER AMPLIFIER DESIGN, for a more complete explanation of proper gain selection.



#### **Selecting Input and Output Capacitor Values**

Besides gain, one of the major considerations is the closed-loop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components shown in Figure 3. The input coupling capacitor  $C_1$  and resistor  $R_1$  form a first order high pass filter that limits low frequency response.  $C_1$ 's value should be based on the desired frequency response weighed against the following: Large value input and output capacitors are both expensive and space consuming for portable designs. Clearly a certain sized capacitor is needed to couple in low frequencies without severe attenuation. But in many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150Hz. Thus, large value input and output capacitors may not increase system performance.

#### AUDIO POWER AMPLIFIER DESIGN

#### Design a 1W / 8Ω Bridged Audio Amplifier

Given:

- Power Output: 1W<sub>RMS</sub>
- Load Impedance 8Ω
- Input Level: 1V<sub>RMS</sub>
- Input Impedance: 20kΩ
- Bandwidth: 100Hz 20kHz ± 0.25dB

A designer must first determine the minimum supply voltage needed to obtain the specified output power. By extrapolating from the Output Power vs Supply Voltage graphs in the Typical Performance Characteristics section, the supply rail can be easily found. A second way to determine the minimum supply rail is to calculate the required  $V_{OPEAK}$  using Equation 5 and add the dropout voltage. This results in Equation 6, where  $V_{ODTOP}$  and  $V_{ODBOT}$  are extrapolated from the Dropout Voltage vs Supply Voltage curve in the Typical Performance Characteristics section.

$$V_{\text{OPEAK}} = \sqrt{2 R_{\text{L}} P_{\text{O}}}$$

$$V_{\text{DD}} \ge (V_{\text{OPEAK}} + (V_{\text{ODTOP}} + V_{\text{ODBOT}}))$$
(6)

Using the Output Power vs Supply Voltage graph for an  $8\Omega$  load, the minimum supply rail is 4.7V. But since 5V is a standard supply voltage in most applications, it is chosen for the supply rail. Extra supply voltage creates headroom that allows the LM4853 to reproduce peaks in excess of 1W without producing audible distortion. However, the designer must make sure that the chosen power supply voltage and output load does not violate the conditions explained in the POWER DISSIPATION section.

Once the power dissipation equations have been addressed, the required differential gain can be determined from Equation 7.

| $A_{VD} \ge \sqrt{P_0 R_L} / (V_{IN}) = V_{ORMS} / V_{INRMS}$ | (7) |
|---------------------------------------------------------------|-----|
| $R_F / R_I = A_{VD} / 2$                                      | (8) |

From Equation 6, the minimum  $A_{VD}$  is 2.83; use  $A_{VD}$  = 3.

The desired input impedance was  $20k\Omega$ , and with an  $A_{VD}$  of 3, using Equation 8 results in an allocation of  $R_I = 20k\Omega$  and  $R_F = 30k\Omega$ .

The final design step is to set the amplifier's -3dB frequency bandwidth. To achieve the desired  $\pm$  0.25dB pass band magnitude variation limit, the low frequency response must extend to at least one-fifth the lower bandwidth limit and the high frequency response must extend o at least five times the upper bandwidth limit. The variation for both response limits is 0.17dB, well within the  $\pm$  0.25dB desired limit. This results in:

| f <sub>L</sub> = 100Hz / 5 = 20Hz   | (9)  |
|-------------------------------------|------|
| $f_{H} = 20 kHz \times 5 = 100 kHz$ | (10) |

As stated in the External Components Description section,  $R_1$  in conjunction with  $C_1$  create a highpass filter. Find the coupling capacitor's value using Equation 11.

| $C_{I} \ge 1 / (2\pi R_{I}f_{L})$                              | (11) |
|----------------------------------------------------------------|------|
| $C_1 \ge 1 / (2\pi \times 20k\Omega \times 20Hz) = 0.397\mu F$ | (12) |

Use a 0.39µF capacitor, the closest standard value.





The high frequency pole is determined by the product of the desired high frequency pole,  $f_H$ , and the differential gain,  $A_{VD}$ . With  $A_{VD} = 3$  and  $f_H = 100$ kHz, the resulting GBWP = 150kHz which is much smaller than the LM4853 GBWP of 10MHz. This difference indicates that a designer can still use the LM4853 at higher differential gains without bandwidth limitations.

# PCB LAYOUT AND SUPPLY REGULATION CONSIDERATIONS FOR DRIVING 3 $\Omega$ AND 4 $\Omega$ LOADS

Power dissipated by a load is a function of the voltage swing across the load and the load's impedance. As load impedance decreases, load dissipation becomes increasingly dependant on the interconnect (PCB trace and wire) resistance between the amplifier output pins and the load's connections. Residual trace resistance causes a voltage drop, which results in power dissipated in the trace and not in the load as desired. For example,  $0.1\Omega$  trace resistance reduces the output power dissipated by a  $4\Omega$  load from 2.0W to 1.95W. This problem of decreased load dissipation is exacerbated as load impedance decreases. Therefore, to maintain the highest load dissipation and widest output voltage swing, PCB traces that connect the output pins to a load must be as wide as possible.

Poor power supply regulation adversely affects maximum output power. A poorly regulated supply's output voltage decreases with increasing load current. Reduced supply voltage causes decreased headroom, output signal clipping, and reduced output power. Even with tightly regulated supplies, trace resistance creates the same effects as poor supply regulation. Therefore, making the power supply traces as wide as possible helps maintain full output voltage swing.

#### **Demonstration Board Layout**



Figure 40. Recommended MM PC Board Layout: Component-Side SilkScreen



**Texas** 



Figure 41. Recommended MM PC Board Layout: Component-Side Layout





SNAS155E - JANUARY 2002 - REVISED MAY 2013



www.ti.com

SNAS155E - JANUARY 2002 - REVISED MAY 2013

| Cł | nanges from Revision D (May 2013) to Revision E    | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 17   |



### PACKAGING INFORMATION

| Orderable<br>part number | Status<br>(1) | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|--------------------------|---------------|---------------|------------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                          |               |               |                  |                       |                    | (4)                           | (5)                        |              |                     |
| LM4853LD/NOPB            | Active        | Production    | WSON (NHE)   14  | 1000   LARGE T&R      | Yes                | SN                            | Level-3-260C-168 HR        | -40 to 85    | L4853LD             |
| LM4853MM/NOPB            | Active        | Production    | VSSOP (DGS)   10 | 1000   SMALL T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | G53                 |
| LM4853MMX/NOPB           | Active        | Production    | VSSOP (DGS)   10 | 3500   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | -40 to 85    | G53                 |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM4853LD/NOPB               | WSON            | NHE                | 14 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM4853MM/NOPB               | VSSOP           | DGS                | 10 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM4853MMX/NOPB              | VSSOP           | DGS                | 10 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM4853LD/NOPB  | WSON         | NHE             | 14   | 1000 | 208.0       | 191.0      | 35.0        |
| LM4853MM/NOPB  | VSSOP        | DGS             | 10   | 1000 | 208.0       | 191.0      | 35.0        |
| LM4853MMX/NOPB | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |

# **DGS0010A**



# **PACKAGE OUTLINE**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# DGS0010A

# **EXAMPLE BOARD LAYOUT**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGS0010A

# **EXAMPLE STENCIL DESIGN**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# NHE0014A





# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated