

# Nuvoton NCT5948Y NCT5948W 8-channel I<sup>2</sup>C-bus switch with reset

Revision: 1.0 Date: July, 2017

|   | PAGES | DATES                  | VERSION | WEB VERSION | MAIN CONTENTS                                           |
|---|-------|------------------------|---------|-------------|---------------------------------------------------------|
|   |       |                        |         |             |                                                         |
| 1 | N.A.  | Oct,06                 | 0.5     |             | Preliminary Version                                     |
| 2 | 7     | Mar.04                 | 0.6     |             | Update the description of control register              |
| 3 | 18-19 | 6 <sup>th</sup> , June | 0.7     |             | Update the ordering information and add the taping spec |
| 4 | 17-18 | Oct,06                 | 0.8     |             | Update 1MHz (Fast-mode plus) spec.                      |
| 5 |       | July,14                | 1.0     |             | Update to public version                                |
|   |       |                        |         |             |                                                         |
|   |       |                        |         |             |                                                         |

## NCT5948Y/W Datasheet Revision History



#### Table of Contents-

| 1.  | GEN      | NERAL DESCRIPTION                                                                          | 1    |
|-----|----------|--------------------------------------------------------------------------------------------|------|
| 2.  | FEA      | ITURES                                                                                     | 1    |
|     | .1<br>.2 | GENERAL FEATURES<br>KEY SPECIFICATIONS                                                     |      |
| 3.  | PIN      | CONFIGURATION                                                                              | 2    |
| 4.  | PIN      | DESCRIPTION                                                                                | 3    |
| 5.  | BLC      | DCK DIAGRAM                                                                                | 4    |
| 6.  |          | NCTION DESCRIPTIONS                                                                        |      |
| •   |          |                                                                                            |      |
| -   | .1       | Device Address                                                                             | -    |
| -   | .2       |                                                                                            |      |
| Ŭ   | .3       | RESET_N INPUT                                                                              |      |
| -   | .4       | POWER-ON RESET                                                                             |      |
| -   | .5       | VOLTAGE TRANSLATION                                                                        |      |
| 7.  | CH/      | ARACTERISTICS OF THE I <sup>2</sup> C-BUS                                                  | 9    |
| 7   | .1       | BIT TRANSFER                                                                               | 9    |
| 7   | .2       | START AND STOP CONDITIONS                                                                  | 9    |
| 7   | .3       | System Configuration                                                                       | . 10 |
| 7   | .4       | Acknowledge                                                                                | . 10 |
| 7   | .5       | Bus Transactions                                                                           | . 11 |
| 8.  | APF      | PLICATION                                                                                  | . 12 |
| 9.  | DC       | AND AC SPECIFICATION                                                                       | . 13 |
| ٩   | .1       | Absolute Maximum Ratings                                                                   | 12   |
| -   | .1       | DC Characteristics                                                                         | -    |
| -   | .2       | AC CHARACTERISTICS                                                                         |      |
| 10. |          | DRDERING INFORMATION                                                                       |      |
| 10. | -        |                                                                                            | -    |
| 11. | Т        | OP MARKING SPECIFICATION                                                                   | . 19 |
| 12. | т        | APING SPECIFICATION                                                                        | . 20 |
| 1   | 2.1      | QFN 24L 4X4 MM <sup>2</sup>                                                                | . 20 |
| 1   | 2.2      | TSSOP 24L 4.4x7.8 MM <sup>2</sup>                                                          | . 20 |
| 13. | Ρ        | ACKAGE DIMENSION OUTLINE                                                                   | . 21 |
|     | 3.1      | QFN 24L 4X4 MM <sup>2</sup> , THICKNESS: 0.8 MM (MAX), PITCH: 0.50 MM EP SIZE 2.25X2.25 MM |      |
| 1   | 3.2      | TSSOP 24L 4.4x7.8 MM <sup>2</sup> , PITCH: 0.65 MM                                         | . 22 |

#### 1. GENERAL DESCRIPTION

The NCT5948Y/W is an octal bidirectional translating switch which can be controlled via the I<sup>2</sup>C-bus. The SCL/SDA upstream pair fans out to eight downstream pairs, or channels. Any individual SCx/SDx channel or combination of channels can be selected, determined by the contents of the programmable control register.

The system master can reset the NCT5948Y/W in the event of a timeout or other improper operation by asserting a low in the RESET\_N input. Equally, the power-on reset deselects all channels and initializes the  $I^2C$  state machine. Asserting RESET\_N causes the same reset or initialization to occur without powering down the part.

The pass gates of the switches are constructed such that the VDD pin can be used to limit the maximum high voltage which be passed by the NCT5948Y/W. This allows the use of different bus voltages on each pair, so that 1.8V or 2.5V or 3.3V parts can communicate with 5V parts without any additional protection. External pull-up resistors pull the bus up to the desired voltage level for each channel. All I/O are 5V tolerant.

#### 2. FEATURES

#### 2.1 General Features

- 1-of-8 bidirectional translating switches
- I<sup>2</sup>C-bus interface logic; compatible with SMBus standards
- Active low reset input
- Three dedicated hardware address pins for use of up to eight devices
- Channel selection via I<sup>2</sup>C-bus, in any combination
- Power-up with all switch channels deselected
- Low Ron switches
- Allows voltage level translation between 1.8V, 2.5V, 3.3V and 5V buses
- No glitch on power-up
- Supports hot insertion
- Low standby current
- Operating power supply voltage range of 2.3V to 5.5V
- 5V tolerant inputs
- 0 Hz to 1MHz clock frequency
- ESD protection exceeds 2000V HBM per JESD22-A114 and 1000V CDM per JESD22-C101
- Latch-up protection exceeds 100mA per JESD78
- Two packages offered: QFN24 and TSSOP24

#### 2.2 Key Specifications

- Supply Voltage is 2.3 V to 5.5 V
- Standby Current is 1uA max.
- Operating Temperature is from -40 °C to 85 °C



#### 3. PIN CONFIGURATION



## ηυνοτοη

#### 4. PIN DESCRIPTION

| Sum hal | Pi      | า     | Description                                                                     |
|---------|---------|-------|---------------------------------------------------------------------------------|
| Symbol  | TSSOP24 | QFN24 | Description                                                                     |
| A0      | 1       | 22    | Address input 0. Connect directly to VDD or VSS.                                |
| A1      | 2       | 23    | Address input 1. Connect directly to VDD or VSS.                                |
| RESET_N | 3       | 24    | Active LOW reset input. Connect to VDD through a pull-up resistor, if not used. |
| SD0     | 4       | 1     | Serial data 0. Connect to VDD through a pull-up resistor.                       |
| SC0     | 5       | 2     | Serial clock 0. Connect to VDD through a pull-up resistor.                      |
| SD1     | 6       | 3     | Serial data 1. Connect to VDD through a pull-up resistor.                       |
| SC1     | 7       | 4     | Serial clock 1. Connect to VDD through a pull-up resistor.                      |
| SD2     | 8       | 5     | Serial data 2. Connect to VDD through a pull-up resistor.                       |
| SC2     | 9       | 6     | Serial clock 2. Connect to VDD through a pull-up resistor.                      |
| SD3     | 10      | 7     | Serial data 3. Connect to VDD through a pull-up resistor.                       |
| SC3     | 11      | 8     | Serial clock 3. Connect to VDD through a pull-up resistor.                      |
| VSS     | 12      | 9     | Supply ground                                                                   |
| SD4     | 13      | 10    | Serial data 4. Connect to VDD through a pull-up resistor.                       |
| SC4     | 14      | 11    | Serial clock 4. Connect to VDD through a pull-up resistor.                      |
| SD5     | 15      | 12    | Serial data 5. Connect to VDD through a pull-up resistor.                       |
| SC5     | 16      | 13    | Serial clock 5. Connect to VDD through a pull-up resistor.                      |
| SD6     | 17      | 14    | Serial data 6. Connect to VDD through a pull-up resistor.                       |
| SC6     | 18      | 15    | Serial clock 6. Connect to VDD through a pull-up resistor.                      |
| SD7     | 19      | 16    | Serial data 7. Connect to VDD through a pull-up resistor.                       |
| SC7     | 20      | 17    | Serial clock 7. Connect to VDD through a pull-up resistor.                      |
| A2      | 21      | 18    | Address input 2. Connect directly to VDD or VSS.                                |
| SCL     | 22      | 19    | Serial clock line. Connect to VDD through a pull-up resistor.                   |
| SDA     | 23      | 20    | Serial data line. Connect to VDD through a pull-up resistor.                    |
| VDD     | 24      | 21    | Supply voltage                                                                  |

# nuvoTon

#### 5. BLOCK DIAGRAM



#### 6. FUNCTION DESCRIPTIONS

#### 6.1 Device address

Following a start condition, the bus master must output the address of the slave which it is accessing. The address of the NCT5948Y/W is shown in <u>Figure 6-1</u>. To conserve power, no internal pull-up resisters are incorporated on the hardware selectable address pins and they must be pulled high or low.



The last bit of the slave address defines the operation (read or write) to be performed. When it is logic high, a read is selected, while logic low selects a write operation.

|    | Inputs |    | I <sup>2</sup> C bus slave address |
|----|--------|----|------------------------------------|
| A2 | A1     | A0 | (1,1,1,0,A2,A1,A0)                 |
| L  | L      | L  | 70h                                |
| L  | L      | Н  | 71h                                |
| L  | н      | L  | 72h                                |
| L  | н      | Н  | 73h                                |
| н  | L      | L  | 74h                                |
| н  | L      | Н  | 75h                                |
| н  | н      | L  | 76h                                |
| н  | н      | Н  | 77h                                |

#### Address reference table:

#### 6.2 Control register

Following the successful acknowledgement of the slave address byte, the bus master will send a command byte which is stored in the control register in the NCT5948Y/W (see Figure 6-2). This register can be written and read via the  $I^2$ C-bus. Each bit in the command byte corresponds to a SCn/SDn channel and a high selects this channel. Multiple SCn/SDn channels may be selected at the same time. When a channel is selected, the channel becomes active after a stop condition has been placed on the  $I^2$ C-bus. This register can be written and read via the  $I^2$ C-bus.



#### 6.2.1 Control register definition

This register can be written and read via the  $I^2$ C-bus. Each bit in the command byte corresponds to a SCx/SDx channel and a high selects this channel. Multiple SCx/SDx channels may be selected at the same time. When a channel is selected, the channel becomes active after a stop condition has been placed on the  $I^2$ C-bus. This ensures that all SCx/SDx lines are in a high state when the channel is made active, so that no false conditions are generated at the time of connection. A stop condition always must occur immediately after the acknowledge cycle.

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | Command            |
|----|----|----|----|----|----|----|----|--------------------|
| х  | х  | х  | х  | х  | х  | х  | 0  | channel 0 disabled |
| ^  | ^  | ^  | ~  | ^  | ^  | ^  | 1  | channel 0 enabled  |
| х  | х  | х  | х  | х  | х  | 0  | х  | channel 1 disabled |
| ^  | ^  | ^  | ^  | ^  | ^  | 1  | ^  | channel 1 enabled  |
| х  | Х  | x  | х  | х  | 0  | х  | х  | channel 2 disabled |
| ^  | ~  | ~  | ~  | ^  | 1  | ^  | ^  | channel 2 enabled  |
| х  | х  | х  | х  | 0  | х  | х  | х  | channel 3 disabled |
| ^  | ^  | ^  | ^  | 1  | ^  | ^  | ^  | channel 3 enabled  |
| V  | X  | Ň  | 0  | v  | v  | v  | v  | channel 4 disabled |
| Х  | Х  | Х  | 1  | X  | Х  | Х  | X  | channel 4 enabled  |
| Х  | Х  | 0  | Х  | Х  | Х  | Х  | Х  | channel 5 disabled |

 Table 6-1. Control register: write (channel selection); read (channel status)

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | Command                                               |
|----|----|----|----|----|----|----|----|-------------------------------------------------------|
|    |    | 1  |    |    |    |    |    | channel 5 enabled                                     |
| х  | 0  | ×  | х  | х  | х  | x  | х  | channel 6 disabled                                    |
| ^  | 1  | ^  | ^  | ^  | ^  | ^  | ^  | channel 6 enabled                                     |
| 0  | х  | х  | х  | х  | х  | x  | v  | channel 7 disabled                                    |
| 1  |    | ^  | ^  | ^  | ^  | ^  | X  | channel 7 enabled                                     |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | No channel selected, power-<br>up/reset default state |

**Remark:** Multiple channels can be enabled at the same time. Example: B7 = 0, B6 = 1, B5 = 0, B4 = 0, B3 = 1, B2 = 1, B1 = 0, B0 = 0, means that channels 7, 5, 4, 1 and 0 are disabled, and channels 6, 3, and 2 are enabled. Care should be taken not to exceed the maximum bus capacity.

#### 6.3 RESET\_N input

The RESET\_N input is an active low signal that may be used to recover from a bus fault condition. When this signal is asserted low for a minimum of  $t_{w(rst)L}$ , the NCT5948Y/W will reset its registers and I<sup>2</sup>C-bus state machine and will deselect all channels. The RESET\_N input must be connected to VDD through a pull-up resistor.

#### 6.4 Power-on reset

When power (from 0V) is applied to VDD, an internal power-on reset holds the NCT5948Y/W in a reset condition until VDD has reached  $V_{POR}$ . At that point, the reset condition is released and the NCT5948 Y/W registers and I<sup>2</sup>C-bus state machine are initialized to their default states (all zeros) causing all the channels to be deselected. After that, VDD must be lowered to below 0.2V and then back up to the operating voltage for a power reset cycle.

#### 6.5 Voltage translation

The pass gate transistors of the NCT5948Y/W are constructed such that the VDD voltage can be used to limit the maximum voltage that will be passed from one  $I^2$ C-bus to another. Figure 6-5 shows the voltage characteristics of the pass gate transistors (note that the graph was generated using the data specified in <u>Section 9 "DC Characteristics"</u> of this data sheet).



For the NCT5948Y/W to act as a voltage translator, the  $V_{o(sw)}$  voltage should be equal to, or lower than the lowest bus voltage. For example, if the main bus was running at 5 V, and the downstream buses were 3.3 V and 2.7 V, then  $V_{o(sw)}$  should be equal to or below 2.7 V to effectively clamp the downstream bus voltages. As shown in <u>Figure 6-5</u>,  $V_{o(sw)(max)}$  will be 2.7 V when the NCT5948 supply voltage is 3.5 V or lower, so the NCT5948Y/W supply voltage could be set to 3.3 V. Pull-up resistors can then be used to bring the bus voltages to their appropriate levels (see <u>Figure 8</u>).

#### 7. CHARACTERISTICS OF THE I<sup>2</sup>C-BUS

The I2C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resister when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### 7.1 Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high period of the clock pulse as changes in the data line at this time will be interrupted as control signals (see Figure 7-1).



#### 7.2 START and STOP Conditions

Both data and clock lines remain high when the bus is not busy. A high-to-low transition of the data line, while the clock is high is defined as the START condition (S). A low-to-high transition of the data line while the clock is high is defined as the STOP condition (P) (see <u>Figure 7-2</u>).



#### 7.3 System Configuration

A device generating a message is a "transmitter", and a device receiving is the "receiver". The device which controls the message is the "master" and the devices which are controlled by the master are the "slaves" (see Figure 7-3).



#### 7.4 Acknowledge

The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a high level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse.

A slave receiver addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device which acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable low during the high period of the acknowledge related clock pulse. Set-up and hold times must be taken into account.

A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte which has been clocked out of the slave. In this event, the transmitter must leave the data line high to enable the master to generate a STOP condition.



#### 7.5 Bus Transactions

Data is transmitted to the NCT5948Y/W by sending the device address and setting the LSB to a logic 0 (see Figure 6-1). The command byte is sent after the address and determines which SCx/SDx channel receives the data which follows the command byte (see Figure 7-5). There is no limitation on the number of data bytes sent in one write transmission.



The bus master first must send the NCT5948Y/W address with the LSB set to a logic 1 (see Figure 6-1). The command byte is sent after the address and determines which SCx/SDx channel is accessed. After a restart, the device address is sent again, but this time, the LSB is set to a logic 1. Data from the SCx/SDx channel defined by the command byte then is sent by the NCT5948Y/W (see Figure 7-6). After a restart, the value of the SCx/SDx channel defined by the command byte matches the SCx/SDx channel being accessed when the restart occurred. Data is clocked into the SCx/SDx channel on the rising edge of the acknowledge clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data.



## nuvoTon

#### 8. APPLICATION



#### 9. DC AND AC SPECIFICATION

#### 9.1 Absolute Maximum Ratings

| PARAMETER                           | RATING     | UNIT |
|-------------------------------------|------------|------|
| Power Supply Voltage                | 2.3 to 5.5 | V    |
| Input Voltage                       | 2.3 to 5.5 | V    |
| Operating Temperature <sup>*1</sup> | -40 to +85 | °C   |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.

Note \*1: Guaranteed by design from -40~85 degreeC, 100% tested at 85 degreeC.

#### 9.2 DC Characteristics

| Symbol           | Parameter                   | Conditions                                                                                        | Min.        | Тур.   | Max.                | Unit     |
|------------------|-----------------------------|---------------------------------------------------------------------------------------------------|-------------|--------|---------------------|----------|
| Supply           |                             |                                                                                                   | <u> </u>    |        |                     |          |
| V <sub>DD</sub>  | Supply Voltage              |                                                                                                   | 2.3         | -      | 3.6                 | V        |
| I <sub>DD</sub>  | Supply Current              | Operating mode; $V_{DD}$ =3.6V;<br>no load;<br>$V_{I}$ = $V_{DD}$ or $V_{SS}$ ; $f_{SCL}$ =100KHz | -           | 30     | 50                  | uA       |
| I <sub>stb</sub> | Standby Current             | Standby mode; $V_{DD}$ =3.6V;<br>no load;<br>$V_{I}$ = $V_{DD}$ or $V_{SS}$                       | -           | 0.1    | 1                   | uA       |
| V <sub>POR</sub> | Power-on Reset<br>Voltage   | no load; $V_l=V_{DD}$ or $V_{SS}$                                                                 | -           | 1.6    | 2.1                 | V        |
| Input SC         | L; Input/Output SDA         |                                                                                                   |             |        |                     |          |
| V <sub>IL</sub>  | Low-level Input<br>Voltage  |                                                                                                   | -0.5        | -      | +0.3V <sub>DD</sub> | V        |
| V <sub>IH</sub>  | High-level Input<br>Voltage |                                                                                                   | $0.7V_{DD}$ | -      | 6                   | V        |
| I <sub>OL</sub>  | Low-level Output<br>Current | V <sub>OL</sub> =0.4V<br>V <sub>OL</sub> =0.6V                                                    | 3<br>6      | 6<br>9 | -<br>-              | mA<br>mA |
| ١L               | Leakage Current             | $V_I = V_{DD}$ or $V_{SS}$                                                                        | -1          | -      | +1                  | uA       |
| Ci               | Input Capacitance           | V <sub>I</sub> =V <sub>SS</sub>                                                                   | -           | 15     | 21                  | pF       |
| Select In        | puts A0 to A2; RESE         | T_N                                                                                               |             |        |                     |          |
| V <sub>IL</sub>  | Low-level Input<br>Voltage  |                                                                                                   | -0.5        | -      | +0.3V <sub>DD</sub> | V        |

#### 9.2.1 $T_{amb} = -40^{\circ}C$ to 85°C, VDD = 2.3V to 3.6V, VSS = 0V

# nuvoTon

| Symbol             | Parameter                   | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Min.        | Тур. | Max.                                                   | Unit |
|--------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|--------------------------------------------------------|------|
| V <sub>IH</sub>    | High-level Input<br>Voltage |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $0.7V_{DD}$ | -    | 6                                                      | V    |
| ILI                | Input Leakage<br>Current    | V_{DD}       0.7V_{DD}       -       6         pin at V_{DD} or V_{SS}       -1       -       +1         V_I=V_{SS}       -1       -       +1         V_I=V_{SS}       -       2       5         V_DD=3.0V to 3.6V; V_0=0.4V;<br>I_0=15mA       5       11       30         V_DD=2.3V to 2.7V; V_0=0.4V;<br>I_0=10mA       7       16       55         V_{i(SW)}=V_DD=3.3V;<br>I_0(SW)=-100uA       -       1.9       -         V_{i(SW)}=V_DD=3.0V to 3.6V;<br>I_0(SW)=-100uA       1.6       -       2.8         V_{i(SW)}=V_DD=2.5V;       -       1.5       - |             | uA   |                                                        |      |
| C <sub>i</sub>     | Input Capacitance           | V <sub>I</sub> =V <sub>SS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -           | 2    | 5                                                      | pF   |
| Pass Gat           | e                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |      |                                                        |      |
|                    | On-State                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5           | 11   | 30                                                     | Ω    |
| R <sub>on</sub>    | Resistance                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7           | 16   | 6<br>+1<br>5<br>30<br>55<br>-                          | Ω    |
|                    |                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -           | 1.9  | 6<br>+1<br>5<br>30<br>55<br>-<br>2.8<br>-<br>2.0<br>+1 | V    |
|                    | Switch Output               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1.6         | -    |                                                        | V    |
| V <sub>o(sw)</sub> | Voltage                     | V <sub>i(sw)</sub> =V <sub>DD</sub> =2.5V;<br>I <sub>o(sw)</sub> = -100uA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -           | 1.5  | -                                                      | V    |
|                    |                             | $V_{i(sw)}$ =V <sub>DD</sub> =2.3V to 2.7V;<br>I <sub>o(sw)</sub> = -100uA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1.1         | -    | 2.0                                                    | V    |
| ΙL                 | Leakage Current             | $V_I = V_{DD}$ or $V_{SS}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -1          | -    | +1                                                     | uA   |
| C <sub>io</sub>    | Input/Output<br>Capacitance | V <sub>I</sub> =V <sub>SS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -           | 3    | 5                                                      | pF   |

| Symbol             | Parameter                   | Conditions                                                                                                                                                                                                                       | Min.        | Тур. | Max.                | Unit     |
|--------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|---------------------|----------|
| Supply             |                             | •                                                                                                                                                                                                                                |             |      |                     |          |
| $V_{DD}$           | Supply Voltage              |                                                                                                                                                                                                                                  | 4.5         | -    | 5.5                 | V        |
| I <sub>DD</sub>    | Supply Current              | $\begin{array}{l} \text{Operating mode;} \\ \text{V}_{\text{DD}} = 5.5 \text{V; no load;} \\ \text{V}_{\text{I}} = \text{V}_{\text{DD}} \text{ or } \text{V}_{\text{SS}}; \\ \text{f}_{\text{SCL}} = 100 \text{KHz} \end{array}$ | -           | 65   | 100                 | uA       |
| I <sub>stb</sub>   | Standby Current             | Standby mode; $V_{DD}$ =5.5V;<br>no load; $V_I$ = $V_{DD}$ or $V_{SS}$                                                                                                                                                           | -           | 0.2  | 1                   | uA       |
| $V_{POR}$          | Power-on Reset Voltage      | no load; $V_I = V_{DD}$ or $V_{SS}$                                                                                                                                                                                              | -           | 1.7  | 2.1                 | V        |
| Input SC           | L; Input/Output SDA         |                                                                                                                                                                                                                                  |             |      |                     |          |
| VIL                | Low-level Input Voltage     |                                                                                                                                                                                                                                  | -0.5        | -    | +0.3V <sub>DD</sub> | V        |
| V <sub>IH</sub>    | High-level Input Voltage    |                                                                                                                                                                                                                                  | $0.7V_{DD}$ | -    | 6                   | V        |
| I <sub>OL</sub>    | Low-level Output<br>Current | V <sub>OL</sub> =0.4V<br>V <sub>OL</sub> =0.6V                                                                                                                                                                                   | 3<br>6      | -    | -                   | mA<br>mA |
| ١L                 | Leakage Current             | $V_I = V_{DD}$ or $V_{SS}$                                                                                                                                                                                                       | -1          | -    | +1                  | uA       |
| Ci                 | Input Capacitance           | V <sub>I</sub> =V <sub>SS</sub>                                                                                                                                                                                                  | -           | 15   | 21                  | pF       |
| Select In          | puts A0 to A2; RESET_N      |                                                                                                                                                                                                                                  |             |      |                     |          |
| $V_{\text{IL}}$    | Low-level Input Voltage     |                                                                                                                                                                                                                                  | -0.5        | -    | +0.3V <sub>DD</sub> | V        |
| V <sub>IH</sub>    | High-level Input Voltage    |                                                                                                                                                                                                                                  | $0.7V_{DD}$ | -    | 6                   | V        |
| $I_{LI}$           | Input Leakage Current       | pin at $V_{DD}$ or $V_{SS}$                                                                                                                                                                                                      | -1          | -    | +1                  | uA       |
| Ci                 | Input Capacitance           | V <sub>I</sub> =V <sub>SS</sub>                                                                                                                                                                                                  | -           | 2    | 5                   | pF       |
| Pass Ga            | te                          |                                                                                                                                                                                                                                  |             |      |                     |          |
| $R_{on}$           | On-state Resistance         | $V_{DD}$ =4.5V to 5.5V;<br>$V_{O}$ =0.4V; I <sub>O</sub> =15mA                                                                                                                                                                   | 4           | 9    | 24                  | Ω        |
|                    |                             | V <sub>i(sw)</sub> =V <sub>DD</sub> =5.0V; I <sub>o(sw)</sub> =-<br>100uA                                                                                                                                                        | -           | 3.6  | -                   | V        |
| V <sub>o(sw)</sub> | Switch Output Voltage       | $V_{i(sw)}=V_{DD}=4.5V$ to 5.5V;<br>$I_{o(sw)}=-100uA$                                                                                                                                                                           | 2.6         | -    | 4.5                 | V        |
| ΙL                 | Leakage Current             | $V_I = V_{DD}$ or $V_{SS}$                                                                                                                                                                                                       | -1          | -    | +1                  | uA       |
| C <sub>io</sub>    | Input/Output<br>Capacitance | V <sub>I</sub> =V <sub>SS</sub>                                                                                                                                                                                                  | -           | 3    | 5                   | pF       |

#### 9.2.2 $T_{amb}$ = -40°C to 85°C, VDD = 4.5V to 5.5V, VSS = 0V

#### 9.3 AC Characteristics

| 0                    | Demonstra                                                                  |                                      | Standar | d-mode   | Fast-m               | node     |          |
|----------------------|----------------------------------------------------------------------------|--------------------------------------|---------|----------|----------------------|----------|----------|
| Symbol               | Parameter                                                                  | Conditions                           | Min.    | Max.     | Min.                 | Max.     | Unit     |
| t <sub>PD</sub>      | Propagation Delay                                                          | From SDA to<br>SDx, or SCL to<br>SCx | -       | 0.3      | -                    | 0.3      | ns       |
| f <sub>SCL</sub>     | SCL Clock Frequency                                                        |                                      | 0       | 100      | 0                    | 400      | kHz      |
| t <sub>BUF</sub>     | Bus free time between<br>a STOP and START<br>condition                     |                                      | 4.7     | -        | 1.3                  | -        | us       |
| t <sub>HD;STA</sub>  | Hold time (repeated)<br>START condition                                    |                                      | 4.0     | -        | 0.6                  | -        | us       |
| t <sub>LOW</sub>     | Low Period of the SCL<br>Clock                                             |                                      | 4.7     | -        | 1.3                  | -        | us       |
| t <sub>HIGH</sub>    | High Period of the SCL<br>Clock                                            |                                      | 4.0     | -        | 0.6                  | -        | us       |
| t <sub>su;sta</sub>  | Set-up Time for a<br>repeated START<br>condition                           |                                      | 4.7     | -        | 0.6                  | -        | us       |
| t <sub>su;sto</sub>  | Set-up Time for STOP condition                                             |                                      | 4.0     | -        | 0.6                  | -        | us       |
| t <sub>HD;DAT</sub>  | Data Hold Time                                                             |                                      | 0       | 3.45     | 0                    | 0.9      | us       |
| $t_{\text{SU;DAT}}$  | Data Set-up Time                                                           |                                      | 250     | -        | 100                  | -        | ns       |
| t <sub>r</sub>       | Rise Time of both SDA and SCL Signals                                      |                                      | -       | 1000     | 20+0.1C <sub>b</sub> | 300      | ns       |
| t <sub>f</sub>       | Fall Time of both SDA and SCL Signals                                      |                                      | -       | 300      | 20+0.1C <sub>b</sub> | 300      | ns       |
| $C_{b}$              | Capacitive Load for<br>each bus line                                       |                                      | -       | 400      | -                    | 400      | pF       |
| t <sub>SP</sub>      | Pulse Width of spikes<br>that must be<br>suppressed by the<br>input filter |                                      | -       | 50       | -                    | 50       | ns       |
| $t_{VD;DAT}$         | Data Valid Time                                                            | HIGH-to-LOW<br>LOW-to-HIGH           | -       | 1<br>0.6 | -                    | 1<br>0.6 | us<br>us |
| t <sub>VD;ACK</sub>  | Data Valid<br>Acknowledge Time                                             |                                      | -       | 1        | -                    | 1        | us       |
| RESET_               | N                                                                          | -                                    | -       | -        |                      | -        | •        |
| t <sub>w(rst)L</sub> | Low-level Reset Time                                                       |                                      | 4       | -        | 4                    | -        | ns       |
| t <sub>rst</sub>     | Reset Time                                                                 | SDA clear                            | -       | 500      | -                    | 500      | ns       |
| t <sub>rec;sta</sub> | Recovery Time to<br>START Condition                                        |                                      | 0       | -        | 0                    | -        | ns       |

| Oursela al           | Denometer                                                               | Que dition o                      | Fast-mo              | de plus | 1 Jun 14 |
|----------------------|-------------------------------------------------------------------------|-----------------------------------|----------------------|---------|----------|
| Symbol               | Parameter                                                               | Conditions                        | Min.                 | Max.    | Unit     |
| t <sub>PD</sub>      | Propagation Delay                                                       | From SDA to SDx, or<br>SCL to SCx | -                    | 0.3     | ns       |
| f <sub>SCL</sub>     | SCL Clock Frequency                                                     |                                   | 0                    | 1000    | kHz      |
| t <sub>BUF</sub>     | Bus free time between a STOP and START condition                        |                                   | 0.5                  | -       | us       |
| t <sub>HD;STA</sub>  | Hold time (repeated) START condition                                    |                                   | 0.26                 | -       | us       |
| t <sub>LOW</sub>     | Low Period of the SCL Clock                                             |                                   | 0.5                  | -       | us       |
| t <sub>HIGH</sub>    | High Period of the SCL Clock                                            |                                   | 0.26                 | -       | us       |
| t <sub>SU;STA</sub>  | Set-up Time for a repeated START condition                              |                                   | 0.26                 | -       | us       |
| t <sub>su;sto</sub>  | Set-up Time for STOP condition                                          |                                   | 0.26                 | -       | us       |
| t <sub>HD;DAT</sub>  | Data Hold Time                                                          |                                   | 0                    | -       | us       |
| t <sub>SU;DAT</sub>  | Data Set-up Time                                                        |                                   | 50                   |         | ns       |
| t <sub>r</sub>       | Rise Time of both SDA and SCL Signals                                   |                                   | -                    | 120     | ns       |
| t <sub>f</sub>       | Fall Time of both SDA and SCL Signals                                   |                                   | 20+0.1C <sub>b</sub> | 120     | ns       |
| $C_{b}$              | Capacitive Load for each bus line                                       |                                   |                      | 550     | pF       |
| t <sub>SP</sub>      | Pulse Width of spikes that<br>must be suppressed by the<br>input filter |                                   | 0                    | 50      | ns       |
| t <sub>VD;DAT</sub>  | Data Valid Time                                                         | HIGH-to-LOW<br>LOW-to-HIGH        | -                    | 0.45    | us<br>us |
| $t_{VD;ACK}$         | Data Valid Acknowledge Time                                             |                                   | -                    | 0.45    | us       |
| RESET_N              |                                                                         |                                   |                      |         |          |
| t <sub>w(rst)L</sub> | Low-level Reset Time                                                    |                                   | 100                  | -       | ns       |
| t <sub>rst</sub>     | Reset Time                                                              | SDA clear                         | 500                  | -       | ns       |
| t <sub>rec;sta</sub> | Recovery Time to START<br>Condition                                     |                                   | 0                    | -       | ns       |

## NCT5948Y/W

# nuvoTon







#### **10. ORDERING INFORMATION**

| PART NUMBER | PACKAGE TYPE | SUPPLIED AS                                  | PRODUCTION FLOW  |
|-------------|--------------|----------------------------------------------|------------------|
| NCT5948Y    | QFN24        | E Shape (Tray)<br>T Shape (T&R), MOQ=4Kpcs   | Commercial Grade |
| NCT5948W    | TSSOP24      | E Shape (Tube)<br>T Shape (T&R), MOQ=2.5Kpcs | Commercial Grade |

#### **11. TOP MARKING SPECIFICATION**



1<sup>st</sup> line: Nuvoton logo

2<sup>nd</sup> line: Part number: **NCT5948Y** 

3<sup>rd</sup> line: Assembly tracking code

530: Package made in year 2015, week 30

**<u>G</u>**: Assembly house code

A: IC Version

SB: Nuvoton Internal use code



1<sup>st</sup> line: Nuvoton logo

2<sup>nd</sup> line: Part number: NCT5948W

3<sup>rd</sup> line: Assembly tracking code

530: Package made in year 2015, week 30

**<u>G</u>**: Assembly house code

A: IC Version

SB: Nuvoton Internal use code



## ηυνοτοη

#### **12. TAPING SPECIFICATION**

#### 12.1 QFN 24L 4X4 mm<sup>2</sup>



FEEDING DIRECTION

12.2 TSSOP 24L 4.4x7.8 MM<sup>2</sup>



FEEDING DIRECTION  $\rightarrow$ 



#### **13. PACKAGE DIMENSION OUTLINE**







### 13.2 TSSOP 24L 4.4x7.8 MM<sup>2</sup>, Pitch: 0.65 MM



#### **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.