

# L9963T

# Automotive general purpose SPI to isolated SPI transceiver



# **Features**

- AEC-Q100 qualified
- Full ISO26262 compliant, ASIL-D systems ready
- Compatible with both 3.3 V and 5 V logics
- Supports both XFMR and Capacitive isolation
- 10 MHz SPI peripheral for SPI Slave operation. Configurable SPI frequency (250 kHz to 8 MHz) for SPI Master operation
- 333 kbps and 2.66 Mbps Vertical InterFace (VIF) for isolated SPI communication
- Low standby current

# **Application**

- Automotive: 48 V and high-voltage systems
- Backup energy storage systems and UPS
- Industrial communication networks
- Portable and semi-portable equipment
- Remote sensors

# **Description**

lectronics sales office

L9963T is a general purpose SPI to isolated SPI transceiver intended to create a communication bridge between devices located into different voltage domains.

L9963T is able to transfer communication data incoming from a classical 4-wire based SPI interface to a 2-wire isolated interface (and viceversa).

The transceiver supports both transformer and capacitive isolation, since the isolated signal generated according to a proprietary protocol is suitable to be transmitted over both decoupling circuitries.

The device can be configured either as Slave or as Master of the SPI bus and supports any protocol made of SPI frames 8 to 64 bit long. The transceiver manages the transfer of the information without performing any protocol check.

SPI peripheral can work up to 10 MHz when configured as Slave. SPI clock frequency can be programmed among (250 kHz; 1 MHz; 4 MHz; 8 MHz) when configured as Master.

Isolated SPI peripheral features two different operating modes: slow @333 kbps and fast @2.66 Mbps.

The asynchronicity between the two sides is internally managed, allowing all possible configuration frequencies on both peripherals to be used in application.

L9963T features an internal queue of 3 slots for the frames received on the SPI port and a queue of 20 slots for the ones received on the isolated SPI side. This allows buffering and decoupling the two different clock domains.

The device is natively compatible with L9963 isolated SPI, allowing its usage in the BMS applications.

L9963T is compatible with both 3.3 V and 5 V logics.

 Product status link

 L9963T

 Order code
 Package
 Packing

 Order code
 Package
 Packing
 Tube

 L9963T
 SO16N
 Tape&Reel

 Product label



# 1 Block diagram and pin description

# **1.1** Block diagram

57



# Figure 1. Block diagram

# 1.2 Pin description



Figure 2. Pin connection diagram (top view)

| Pin #     | 1                        | Гуре                                            | Local/<br>Global | Active | Description                                                                                                                                                                                                             |
|-----------|--------------------------|-------------------------------------------------|------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                          |                                                 |                  | POWER  |                                                                                                                                                                                                                         |
| VDD       | P                        | ower                                            | Local            | -      | 5V supply input for internal logic and isolated SPI                                                                                                                                                                     |
| MO        |                          | lowor                                           | Local            |        | Digital Output Buffer Supply.                                                                                                                                                                                           |
| VIO       | P                        | ower                                            | Local            | -      | Connect either to 5 V or to 3.3 V supply.                                                                                                                                                                               |
| GND       | G                        | round                                           | Local            | -      | Device Ground                                                                                                                                                                                                           |
|           |                          |                                                 |                  | SPI    |                                                                                                                                                                                                                         |
|           |                          |                                                 |                  |        | SPI Serial Data Output.                                                                                                                                                                                                 |
| SDO       | Digital Out              | put (Push-Pull)                                 | Local            | -      | Needs external pull up/pull down resistor to define inactive level.                                                                                                                                                     |
| SCK       | Digital Input/<br>Output | NSLAVE = 0 →<br>Digital Input                   | Local            | _      | SPI Serial Clock.                                                                                                                                                                                                       |
| UUIT      | (Push-Pull)              | NSLAVE = 1 →<br>Digital Output                  | Local            |        | Internally pulled down with 100 $k\Omega$                                                                                                                                                                               |
|           |                          |                                                 |                  |        | SPI Serial Data Input.                                                                                                                                                                                                  |
| SDI       | Digi                     | tal Input                                       | Local            | -      | Internally pulled down with a 100 $\mbox{k}\Omega$ resistor for safety purposes.                                                                                                                                        |
|           | Digital Input/           | NSLAVE = 0 →                                    |                  |        | SPI Chip Select.                                                                                                                                                                                                        |
| NCS       | Output<br>(Push-Pull)    | Digital Input<br>NSLAVE = 1 →<br>Digital Output | Local            | -      | Internally pulled up with a 100 k $\Omega$ resistor for safety purposes.                                                                                                                                                |
|           |                          |                                                 |                  |        | SDO Buffer Not Empty flag.                                                                                                                                                                                              |
|           |                          | ) → BNE Digital<br>(Push-Pull)                  | Local            | High   | It is set high when at least one frame is in the RX buffer.<br>It is set low when RX buffer is empty. When L9963T is<br>configured as Slave, connect this pin to MCU GPIO for<br>interrupt/polling based communication. |
|           |                          |                                                 |                  |        | SPI Clock Polarity selection input.                                                                                                                                                                                     |
| BNE/CPOL  |                          |                                                 |                  |        | Latched during Trimming & Config Latch.                                                                                                                                                                                 |
|           |                          | → CPOL Digital                                  | Local            | -      | Connect either to VDD (CPOL = 1) or to GND (CPOL = 0).                                                                                                                                                                  |
|           | 1                        | nput                                            |                  |        | Internally pulled down (active).                                                                                                                                                                                        |
|           |                          |                                                 |                  |        | Input filtered with RC filter having f <sub>CUT_DIG_IN</sub> cut frequency.                                                                                                                                             |
|           |                          |                                                 |                  |        | SPI Slave/Master selection.                                                                                                                                                                                             |
|           |                          |                                                 |                  |        | Latched during Trimming & Config Latch                                                                                                                                                                                  |
| NSLAVE    | Digi                     | tal Input                                       | Local            | -      | Connect to GND to select Slave operation. Connect to VDD to select Master operation.                                                                                                                                    |
|           |                          |                                                 |                  |        | Internally pulled down (active).                                                                                                                                                                                        |
|           |                          |                                                 |                  |        | Input filtered with RC filter having f <sub>CUT_DIG_IN</sub> cut frequency.                                                                                                                                             |
|           |                          |                                                 |                  |        | Transmitter enable signal.                                                                                                                                                                                              |
| TXEN/CPHA | NSLAVE = 0 → TXEN Digita |                                                 | Local            | High   | Set high to enable the TX activity. Pull down to disable TX. Any data received on the SDI line while TXEN is low will be discarded and not stored into TX buffer.                                                       |
|           |                          | nput                                            |                  |        | Internally pulled up (active).                                                                                                                                                                                          |
|           |                          |                                                 |                  |        | Input filtered with RC filter having f <sub>CUT_DIG_IN</sub> cut frequency.                                                                                                                                             |

# Table 1. Pin list description

| Pin #      | Туре                                 | Local/<br>Global | Active  | Description                                                                                                                                                          |
|------------|--------------------------------------|------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |                                      |                  |         | SPI Clock Phase selection input.                                                                                                                                     |
|            |                                      |                  |         | Latched during Trimming & Config Latch.                                                                                                                              |
| TXEN/CPHA  | NSLAVE = 1 → CPHA Digital<br>Input   | Local            | -       | Connect either to VDD (CPHA = 1) or to GND (CPHA = 0).                                                                                                               |
|            |                                      |                  |         | Internally pulled up (active).                                                                                                                                       |
|            |                                      |                  |         | Input filtered with RC filter having f <sub>CUT_DIG_IN</sub> cut frequency.                                                                                          |
|            |                                      |                  |         | SPI Master Clock selection.                                                                                                                                          |
|            |                                      |                  |         | Latched during Trimming & Config Latch.                                                                                                                              |
| SPICLKFREQ | Analog Input                         | Local            | -       | Leave open to set minimum frequency. Connect a pull down resistor to set a higher frequency.                                                                         |
|            |                                      |                  |         | Input filtered with RC filter having f <sub>CUT_DIG_IN</sub> cut frequency.                                                                                          |
|            |                                      | ISO              |         | SPI                                                                                                                                                                  |
| ISOP       | Analog Input/Output                  | Global           | -       | Isolated SPI Positive terminal                                                                                                                                       |
| ISOM       | Analog Input/Output                  | Global           | -       | Isolated SPI Negative terminal                                                                                                                                       |
|            |                                      |                  |         | Isolated SPI TX amplitude selection.                                                                                                                                 |
| TXAMP      | Digital Input                        | Local            | -       | Set low to select low amplitude/low threshold. Set high to select high amplitude/high threshold.                                                                     |
|            |                                      |                  |         | Internally pulled up with a 100 $k\Omega$ resistor.                                                                                                                  |
|            |                                      |                  |         | Isolated SPI operating frequency selection.                                                                                                                          |
| ISOFREQ    | Digital Input                        | Local            |         | Pull high to set high frequency.                                                                                                                                     |
| 1301 KEQ   | Digital input                        | LUCAI            | -       | Pull down to set low frequency.                                                                                                                                      |
|            |                                      |                  |         | Internally pulled down (active).                                                                                                                                     |
|            |                                      | E                | DISABLE |                                                                                                                                                                      |
|            |                                      |                  |         | Transceiver Disable Input.                                                                                                                                           |
|            |                                      |                  |         | Pull it up with external resistor connected to VIO. When DIS is high, L9963 enters in low power mode. When DIS is low, L9963T is enabled and working in Normal mode. |
| DIS        | Digital Input/Output (Open<br>Drain) | Local            | High    | It can be either pulled-down by the MCU to enable the<br>unit, or pulled down internally when a wakeup condition<br>occurs, in order to interrupt the MCU.           |
|            |                                      |                  |         | Pin is internally pulled up with 100 k $\Omega$ resistor.                                                                                                            |
|            |                                      |                  |         | Input filtered with RC filter having f <sub>CUT_DIG_IN</sub> cut frequency.                                                                                          |

# 2 Product electrical and thermal ratings

# 2.1 Supply ranges

51

Figure 3 lists the product power supply ranges:

- Within the range of functionality the part operates as specified and without parameter deviations. All the functionalities and the electrical parameters are guaranteed.
- If either the upper or the lower limited operating range is reached, the device may not operate properly. Only a limited set of functionalities and electrical parameters are guaranteed. However, neither damage nor parameter deviation occurs, and the device will operate properly once returned to the range of functionality.
- If AMR are violated, permanent damage or parametric deviation may occur.



Note: all voltages are related to the potential at substrate ground GND.

# 2.2 Operating range

#### Table 2. Pin operating range

| Pin                                              | Condition                         | Min | Тур | Max | Unit |
|--------------------------------------------------|-----------------------------------|-----|-----|-----|------|
| VDD                                              | Supply pin                        | 4.5 | -   | 5.5 | V    |
| VIO                                              | Digital Output Buffers supply pin | 3.0 | -   | 5.5 | V    |
| DIS, ISOFREQ, BNE/CPOL, TXAMP, TXEN/CPHA, NSLAVE | Digital I/Os                      | 0   | -   | VIO | V    |
| ISOP + ISOM  / 2                                 | Isolated SPI Common Mode Voltage  | 1   | 1.2 | 1.4 | V    |
| ISOP – ISOM                                      | Isolated SPI Differential Voltage | 0   | -   | 2.5 | V    |
| SDO, SCK, SDI, NCS                               | SPI pins                          | 0   | -   | VIO | V    |
| SPICLKFREQ                                       | Analog Input                      | 0   | -   | VDD | V    |

Note:

Download

all voltages are related to the potential at substrate ground GND.

|          | 590 - Rev 4 |  |
|----------|-------------|--|
| ded from | Arrow.com.  |  |

# 2.3 Absolute maximum rating

57

# Table 3. Absolute maximum rating

| Symbol                                              | Parameter                                        | Min  | typ | Max       | Unit |
|-----------------------------------------------------|--------------------------------------------------|------|-----|-----------|------|
| VIO, VDD                                            | Supply Input Voltage                             | -0.3 | -   | 6.5       | V    |
| BNE/CPOL, NSLAVE, DIS, TXEN/CPHA,<br>ISOFREQ, TXAMP | Digital I/Os                                     | -0.3 | -   | 6.5       | V    |
| ISOP, ISOM                                          | Analog I/Oson isolated SPI side                  | -0.3 | -   | 6.5       | V    |
| SDO, SCK, SDI, NCS                                  | Serial Peripheral Interface Communicati on Ports | -0.3 | -   | VIO + 0.3 | V    |
| SPICLKFRQ                                           | Analog Input for SPI clock frequency selection   | -0.3 | -   | 6.5       | V    |

Note: all voltages are related to the potential at substrate ground GND.

# 2.4 ESD protection

# Table 4. ESD protection

| Item                                                                                        |                         | Min  | Тур | Max | Unit |
|---------------------------------------------------------------------------------------------|-------------------------|------|-----|-----|------|
| All pins Except Isolated Communication Terminals and Global pins <sup>(1)</sup>             | HBM <sup>(2)</sup>      | -2   | -   | 2   | κv   |
| Isolated Communication Terminals <sup>(1)(2)</sup> and Global pins versus all GND connected |                         | -4   | -   | 4   | κv   |
| All pins except Corner Pins                                                                 | CDM <sup>(3)</sup>      | -500 | -   | 500 | V    |
| Corner Pins                                                                                 | CDIVIC                  | -750 | -   | 750 | V    |
| All pins                                                                                    | Latch up <sup>(4)</sup> | -100 | -   | 100 | mA   |

<sup>1.</sup> Tested per AEC-Q100-002.

2. Isolated Communication Terminals: ISOP, ISOM.

- 3. Tested per AEC-Q100-011.
- 4. Tested per AEC-Q100-004, Class-2, Level-A.

Note: pins are all GND connected together.

# 2.5 Temperature ranges and thermal data

# Table 5. Temperature ranges and thermal data

| Symbol               | Parameter                                           |     | Тур | Мах | Unit |
|----------------------|-----------------------------------------------------|-----|-----|-----|------|
| T <sub>amb</sub>     | Operating and testing temperature (ECU environment) | -40 | -   | 105 | °C   |
| Tj                   | Junction temperature for all parameters             |     | -   | 125 | °C   |
| T <sub>stg</sub>     | Storage temperature                                 |     | -   | 125 | °C   |
| R <sub>THj-amb</sub> | Thermal resistance junction-to-ambient              | -   | -   | 90  | °C/W |

# 2.6 Power mangement

All parameters are tested and guaranteed in the following conditions, unless otherwise specified: -40  $^{\circ}$ C < Tj < 125  $^{\circ}$ C

| Symbol                   | Parameter          | Condition                                                       | Min | Тур | Max | Unit |
|--------------------------|--------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| Power Supply VDD         |                    |                                                                 |     |     |     |      |
| V <sub>VDD</sub>         | Supply Voltage     | FullyOperational                                                | 4.5 | -   | 5.5 | V    |
| VDD(NORMAL_COMM)         | Supply Current     | NormalMode, DIS = 0 and continuos communication                 | -   | 9   | 14  | mA   |
| I <sub>VDD(NORMAL)</sub> | Supply Current     | NormalMode, DIS = 0                                             | 5   | 6.5 | 8   | mA   |
| I <sub>VDD(SLEEP)</sub>  | Supply Current     | Sleep Mode, DIS = 1                                             | -   | -   | 64  | μA   |
|                          |                    | Power Supply VIO                                                |     |     |     |      |
| V <sub>VIO</sub>         | Supply Voltage     |                                                                 | 3.0 | -   | 5.5 | V    |
| IVIO(NORMAL_COMM)        | VIO Supply Current | NormalMode, DIS = 0 and continuous communication<br>Design info | -   | -   | 12  | mA   |
| IVIO(NORMAL)             | VIO Supply Current | NormalMode, DIS = 0                                             | 1.5 | 2.5 | 3.5 | mA   |
| I <sub>VIO(SLEEP)</sub>  | VIO Supply Current | Sleep Mode, DIS = 1                                             | -   | -   | 1   | μA   |

#### Table 6. Power management

To optimize power consumption, the device selectively disables unnecessary peripherals according to FSM state and **NSLAVE** pin value latched at first power up.

# Table 7. Device configuration according to NSLAVE pin

| FSM STATE                    | TRIMMING AND<br>CONFIG | STAND-BY                         | NOR                       | MAL                        |
|------------------------------|------------------------|----------------------------------|---------------------------|----------------------------|
| Resource                     | NSLAVE not<br>latched  | NSLAVE latched<br>but don't care | NSLAVE = 0 (SPI<br>Slave) | NSLAVE = 1 (SPI<br>Master) |
| Main Oscillator Monitor      | Disabled               | Disabled                         | Ena                       | bled                       |
| V3V3_MAIN Monitor            | Disabled               | Disabled                         | Ena                       | bled                       |
| V3V3_STBY Monitor            | Disabled               | Disabled                         | Ena                       | bled                       |
| BG STBY                      | Enabled                | Enabled                          | Ena                       | bled                       |
| BG Main (STBY Monitor)       | Disabled               | Disabled                         | Ena                       | bled                       |
| SDO Output Buffer            | Disabled               | Disabled                         | Enabled only wh           | en NCS is active           |
| SCK Output Buffer            | Disabled               | Disabled                         | Disabled                  | Enabled                    |
| SCK Input Buffer             | Disabled               | Disabled                         | Ena                       | bled                       |
| SDI Input Buffer             | Disabled               | Disabled                         | Ena                       | bled                       |
| NCS Output Buffer            | Disabled               | Disabled                         | Disabled                  | Enabled                    |
| NCS Input Buffer             | Disabled               | Disabled                         | Ena                       | bled                       |
| BNE/CPOL Output Buffer       | Disabled               | Disabled                         | Enabled                   | Disabled                   |
| BNE/CPOL Input Buffer        | Enabled                | Disabled                         | Enabled                   | Enabled                    |
| NSLAVE Input Buffer          | Enabled                | Disabled                         | Disabled                  |                            |
| TXEN/CPHA Input Buffer       | Enabled                | Disabled                         | Enabled                   | Disabled                   |
| SPICLKFREQ Input Comparators | Enabled                | Disabled                         | Disabled                  |                            |
| ISOP TX                      | Disabled               | Disabled                         | Ena                       | bled                       |

| FSM STATE                    | TRIMMING AND<br>CONFIG | STAND-BY                         | NORMAL                                                                        |                            |  |
|------------------------------|------------------------|----------------------------------|-------------------------------------------------------------------------------|----------------------------|--|
| Resource                     | NSLAVE not<br>latched  | NSLAVE latched<br>but don't care | NSLAVE = 0 (SPI<br>Slave)                                                     | NSLAVE = 1 (SPI<br>Master) |  |
| ISOM RX                      | Disabled               | Disabled                         | Ena                                                                           | bled                       |  |
| ISOM RX Wake up              | Disabled               | Enabled                          | Disa                                                                          | ıbled                      |  |
| TXAMP Input Buffer           | Disabled               | Disabled                         | Ena                                                                           | bled                       |  |
| ISOFREQ Input Buffer         | Disabled               | Disabled                         | Enabled                                                                       |                            |  |
| DIS Input Buffer             | Disabled               | Enabled                          | Ena                                                                           | bled                       |  |
| DIS Open Drain Driver        | Disabled               | Disabled                         | Enabled only if wakeup from VIF detected, an<br>pulled down for TDIS_PULLDOWN |                            |  |
| NSLAVE Pull down             | Enabled                | Disabled                         | Disa                                                                          | ıbled                      |  |
| BNE/CPOL Pull down           | Enabled                | Disabled                         | Enabled                                                                       |                            |  |
| TXEN/CPHA Pull up            | Enabled                | Disabled                         | Enabled                                                                       |                            |  |
| SPICLKFREQ Pull up & Divider | Enabled                | Disabled                         | Disabled                                                                      |                            |  |

# 3 Functional description

In the following paragraphs, the functionalities of the device are listed and described in detail.

# 3.1 Internal oscillators

L9963T features two internal oscillators for both main and stand-by functionalities.

# Table 8. Device oscillators

| Symbol                | PARAMETER                          | MIN | ТҮР | MAX | UNIT |
|-----------------------|------------------------------------|-----|-----|-----|------|
| f <sub>MAIN_OSC</sub> | Internal MAIN Oscillator frequency | 15  | 16  | 17  | MHz  |
| fstby_osc             | Internal STBY Oscillator frequency | 24  | 32  | 50  | kHz  |

# **3.2** Pin configuration

All device pins are hereby described.

# 3.2.1 Digital I/Os

In the following paragraph, the functionality of the Digital I/Os is explained.

BNE/CPOL, TXEN/CHPA are used as standard digital input (Schmitt trigger) or digital output (Output buffer) configuration, depending on the configuration defined by digital NSLAVE pin.

DIS is used as standard digital input (Schmitt trigger) or digital output (Open Drain) configuration, depending on the state the device is in. When it's in STAND-BY state and a wake up comes from ISO line the DIS pin is driven low by L9963T.

NSLAVE, ISOFREQ, TXAMP are used as standard digital input (Schmitt trigger) for the configuration of device.

# 3.2.1.1 SPI pin

**SDO, SCK, SDI, NCS** pins implement the SPI peripheral, whose configuration depends on the **NSLAVE** value latched at first power up:

- SDI is always configured as digital input. It is internally pulled down with RIN\_PD in order to generate a 0x0 frame in case of pin loss (purpose is to lead to CRC violation in safety applications). Its buffer is enabled only in Normal state.
- SDO is always configured as digital output. Its buffer is enabled only if NCS is asserted. An external pull
  up/pull down resistor defines the inactive level of the line.
- SCK, NCS can be either configured as digital input (NSLAVE = 0, SPI Slave) or as digital output (NSLAVE = 1, SPI Master):
  - SCK pin is internally pulled down with RIN\_PD in order to stabilize clock signal to logic '0' in case of pin loss.
  - NCS pin is internally pulled up with RIN\_PU in order to disable SPI peripheral in case of pin loss.
  - When SCK and NCS are configured as digital input (NSLAVE = 0), the output buffers are permanently disabled after Trimming & Config Latch is left.
  - When SCK and NCS are configured as digital output (NSLAVE = 1), the NCS inactive level is high, and it is actively forced by the output buffer while no SPI communication is ongoing. The SCK inactive level depends on the CPOL value latched in **Trimming & Config Latch** state, and it is actively forced by the output buffer while no SPI communication is ongoing.

The selective enable/disable of the buffers helps reducing the power consumption of the device when SPI works at high frequencies.

# 3.2.1.2 NSLAVE

**NSLAVE** pin is latched by the standby logic in the **Trimming & Config Latch** state, **3T<sub>OSC\_STBY</sub>** after POR\_MAIN release. It must be either shorted to VDD or to GND. The internal pull-down is enabled only while in **Trimming & Config Latch** state. This allows reducing power consumption. Once **Trimming & Config Latch** state is left, the **NSLAVE** input buffer is permanently disabled, since it is no longer needed.

**NSLAVE** selects SPI Master (**NSLAVE = 1**) or Slave (**NSLAVE = 0**) operation and determines the Digital I/Os configuration as described in Table 7.

To increase immunity to BCI and guarantee a correct latch of the **NSLAVE** pin during each power-up, the input is filtered with an integrated RC filter having  $f_{CUT DIG IN}$  cut frequency.



### Figure 4. NSLAVE pin structure

# 3.2.1.3 DIS

**DIS** is a Digital Input-Output pin featuring an internal pull-up resistor towards V3V3\_STBY. Its purpose is to be driven by open-drain outputs. Its functionality is summarized as follows:

- Input: it is an active high Disable input driven by the MCU:
  - When DIS is released by the MCU longer than T<sub>RC\_DELAY</sub> +T<sub>DIS\_DEGLITCH</sub> the device starts the Go To Sleep sequence that will bring L9963T to Stand-by state (refer to L9963T FSM).
  - When DIS is pulled down by the MCU longer than T<sub>RC\_DELAY</sub> + (1/ f<sub>STBY\_OSC</sub>) the device moves from Stand-by state to Regulators enabling state and then to Normal state.
- Output: when L9963T is in Stand-by state, and a wakeup event by isolated SPI occurs, it moves to Regulators enabling state and then to Normal state. Once the latter is reached, DIS is internally pulleddown by logic for T<sub>DIS\_PULLDOWN</sub> in order to trigger an interrupt in the MCU or a wake up event on a PMIC. After T<sub>DIS\_PULLDOWN</sub> expires, DIS is released, and if not kept low by an external source, L9963T moves back to Stand-by state.

To protect **DIS** internal open drain driver in case of external short to VDD, a current limitation circuitry limits the current to I<sub>DIS\_LIM</sub>.



# Figure 5. DIS pin structure

#### 3.2.1.4 ISOFREQ

**ISOFREQ** pin is a digital input used to switch ISOline bit rate:

- ISOFREQ = 1 selects fast operation: bit time is TBIT\_LENGTH\_FAST •
- ISOFREQ = 0 selects slow operation: bit time is TBIT\_LENGTH\_SLOW

**ISOFREQ** sampling depends on device state and configuration:

### Table 9. ISOFREQ sampling strategy

| L9963T<br>state       | L9963T<br>configuration      | ISOFREQ sampling                                                                                                                                                                                                                                                                                                                                                                                                | Note                                                                                                     |
|-----------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Slave (NSLAVE =<br>0) |                              | The <b>ISOFREQ</b> pin is latched upon <b>NCS</b> assertion. Therefore, it<br>must be stable at least <b>T</b> <sub>ISOFREQ_DEGLITCH</sub> + <b>T</b> <sub>ISOFREQ_SETUP</sub><br>before NCS assertion. Moreover, ISOFREQ must be kept stable<br><b>T</b> <sub>ISOFREQ_HOLD</sub> after NCS assertion in order to fulfil hold time<br>constraints.<br>The new bit rate setting is immediately applied to the RX | In case several SPI<br>frames are being pushed<br>into the TX queue, the                                 |
| Normal<br>state       |                              | interface, while it is applied to the TX interface after the SPI<br>frame has been completely transmitted over the isolated SPI<br>interface. This allows <b>Managing ISOFREQ And TXAMP Pins</b><br><b>For Communicating With L9963</b>                                                                                                                                                                         | setting applied once the<br>TX interface is in idle<br>depends on the last one<br>latched (no pipelining |
|                       | Master (NSLAVE = 1)          | The ISOFREQ setting is simply resynchronized ( <b>T</b> <sub>ISOFREQ_SETUP</sub> and <b>T</b> <sub>ISOFREQ_HOLD</sub> requirements still apply) and deglitched ( <b>T</b> <sub>ISOFREQ_DEGLITCH</sub> filter still present), but it is not latched upon NCS assertion.                                                                                                                                          | supported).                                                                                              |
| Stand-by state        | Slave/Master<br>(NSLAVE = X) | The new ISOFREQ setting is latched during the wake up sequence. Hence, the ISOFREQ pin shall be stable $T_{ISOFREQ\_SETUP}$ before the DIS high $\rightarrow$ low transition is applied and shall not change during $T_{WAKEUP}$ .                                                                                                                                                                              | -                                                                                                        |
| Reset<br>state        | Slave/Master<br>(NSLAVE = X) | The initial ISOFREQ setting is latched during the first power up sequence. Hence, the ISOFREQ pin shall be stable before VDD is applied and shall not change during <b>T</b> <sub>FIRST_POWERUP</sub> .                                                                                                                                                                                                         | -                                                                                                        |

The new bit rate of L9963T must be compatible with the one of all other units communicating on the same bus.



The internal pull-down guarantees a limp home operation in low frequency in case of pin-loss.

### 3.2.1.5 BNE/CPOL

**BNE/CPOL** is a digital input/output pin whose configuration depends on the value of NSLAVE latched during **Trimming & Config Latch**:

- When NSLAVE = 0 (Slave configuration), this pin acts as BNE (Buffer Not Empty) digital output and its purpose is to implement interrupt based communication with the MCU. When asserted high, it means that the RX queue stores at least one frame.
- When **NSLAVE = 1** (Master configuration), this pin acts as digital input for the selection of **CPOL** (Clock POLarity):
  - CPOL = 0 (shorted to GND) implies that the clock inactive level (when NCS is high) is low.
  - CPOL = 1 (shorted to VDD) implies that the clock inactive level (when NCS is high) is high.

The internal pull-down is always enabled during Trimming & Config Latch and in Normal state.

The **BNE** output buffer is disabled if NSLAVE = 1 has been latched during **Trimming & Config Latch.** The **CPOL** input buffer is permanently enabled.

In case NSLAVE = 0 has been latched during **Trimming & Config Latch**, **BNE** output buffer is kept enabled while in **Normal state**. A short to GND/VDD detection is implemented to protect the **BNE** output buffer. If the value forced on the BNE output buffer differs from the one sampled by the CPOL input buffer for more than T<sub>BNE\_SHORT\_DET</sub>, the BNE output buffer is put into HiZ. Automatic re-engagement of the BNE output buffer occurs upon next wakeup sequence (MCU needs to toggle DIS pin).

# Figure 7. BNE/CPOL pin structure



# 3.2.1.6 TXEN/CPHA

**TXEN\_CPHA** is a digital input pin whose configuration depends on the value of NSLAVE latched during **Trimming & Config Latch**:

- When NSLAVE = 0 (Slave Configuration) the pin works as transmitter enable input TXEN:
  - MCU should release TXEN (or pull it up actively) prior to NCS assertion in order to enable the transmission of the data from SDI input buffer to the TX queue (and then to the isolated SPI interface).
    - In case the communication protocol does not feature any burst read capability, each command sent by the master unit will generate a single answer from the addressed slave unit. Hence TXEN pin can be connected to VDD in order to keep the transmitter permanently enabled.
  - In case of burst read operations, where user SW has to empty the RX queue without transmitting any frame on the isolated SPI, the TXEN input must be pulled down before beginning the burst read.
    - Even if data on the SDI line is discarded while TXEN = 0, it is highly recommended that MCU sends dummy frames (or intentionally corrupted frames) on the SDI line during the burst read.
       In the event of TXEN stuck high, such frames will generate errors according to the implemented communication protocol.
  - To avoid chopping frames currently being transmitted, the TXEN pin is latched upon NCS assertion.
     Therefore, it must be stable at least T<sub>TXEN\_DEGLITCH</sub> + T<sub>TXEN\_SETUP</sub> before NCS assertion. Moreover, TXEN must be kept stable T<sub>TXEN HOLD</sub> after NCS assertion in order to fulfil hold time constraints.

- When NSLAVE = 1 (Master configuration), this pin acts as digital input for the selection of CPHA (Clock PHAse). It is latched during Trimming & Config Latch and should be therefore either shorted to GND or to VDD:
  - CPHA = 0 (shorted to GND) implies that the SDI signal will be sampled upon the first SCK edge after NCS assertion.
  - CPHA = 1 (shorted to VDD) implies that the SDI signal will be sampled upon the second SCK edge after NCS assertion.

The internal pull-up is enabled when L9963T is in Trimming & Config Latch and is kept enabled in Normal state in order to allow a correct driving of the pin by the open-drain output of the MCU. Moreover, in case of pin loss, the pull-up guarantees a limp home operation where the transmitter is always enabled. To guarantee standby consumption requirements, the pull-up is disabled while in Stand-by state.



#### Figure 8. TXEN/CPHA pin structure

#### TXAMP 3.2.1.7

57/

**TXAMP** pin can be used to switch between the two possible ISOline TX amplitude configurations:

- TXAMP = 0 selects low TX amplitude (RDIFF ISO OUTL)
- TXAMP = 1 selects high TX amplitude (RDIFF\_ISO\_OUTH)

**TXAMP** sampling depends on the device state and configuration:

### Table 10. TXAMP sampling strategy

| L9963T<br>state | L9963T<br>configuration | TXAMP sampling                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Note                                                                                                                                                               |
|-----------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Normal<br>state | Slave (NSLAVE =<br>0)   | The <b>TXAMP</b> pin is latched upon <b>NCS</b> assertion. Therefore, it must<br>be stable at least <b>T<sub>TXAMP_DEGLITCH + T<sub>TXAMP_SETUP</sub></sub></b> before NCS<br>assertion. Moreover, TXAMP must be kept stable <b>T<sub>TXAMP_HOLD</sub></b><br>after NCS assertion in order to fulfil hold time constraints.<br>The new amplitude setting is applied to the TX interface after the<br>SPI frame has been completely transmitted over the isolated SPI<br>interface. This allows <b>Managing ISOFREQ And TXAMP Pins For</b><br><b>Communicating With L9963</b> . | In case several SPI<br>frames are being<br>pushed into the TX<br>queue, the setting<br>applied depends<br>on the last one<br>latched (no pipelining<br>supported). |

| L9963T<br>state   | L9963T<br>configuration      | TXAMP sampling                                                                                                                                                                                                                                                                                                                                                                       | Note                                                                                                                                                               |
|-------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Normal<br>state   | Master (NSLAVE =<br>1)       | The TXAMP setting is simply resynchronized ( $T_{TXAMP\_SETUP}$<br>and $T_{TXAMP\_HOLD}$ requirements still apply) and deglitched<br>( $T_{TXAMP\_DEGLITCH}$ filter still present), but it is not latched upon NCS<br>assertion. The new amplitude setting is applied to the TX interface<br>as soon as the transmission of the SPI frame over the isolated SPI<br>interface begins. | In case several SPI<br>frames are being<br>pushed into the TX<br>queue, the setting<br>applied depends<br>on the last one<br>latched (no pipelining<br>supported). |
| Stand-by<br>state | Slave/Master<br>(NSLAVE = X) | The new TXAMP setting is latched during the wakeup sequence.<br>Hence, the TXAMP pin shall be stable $T_{TXAMP\_SETUP}$ before the DIS high $\rightarrow$ low transition is applied and shall not change during $T_{WAKEUP}$ .                                                                                                                                                       | -                                                                                                                                                                  |
| Reset<br>state    | Slave/Master<br>(NSLAVE = X) | The initial TXAMP setting is latched during the first power up sequence. Hence, the TXAMP pin shall be stable before VDD is applied and shall not change during <b>T</b> <sub>FIRST_POWERUP</sub> .                                                                                                                                                                                  | -                                                                                                                                                                  |

It is recommended to apply the same TXAMP setting to all the devices communicating on the bus, in order to keep a constant SNR in every communication phase.

In order to meet standby consumption requirements, MCU must release the open drain output connected to **TXAMP** while L9963T is in **Stand-by state**.





# 3.2.1.8 Electrical parameters - Digital I/O

# 3.2.1.8.1 Digital input

All parameters are tested and guaranteed in the following conditions, unless otherwise specified: 4.5 V  $\leq$  V<sub>VDD</sub>  $\leq$  5.5 V ; -40 °C < Tj < 125 °C

# Table 11. Digital input electrical characteristics

| Symbol            | Parameters                | Test conditions | Min | Тур | Max | Unit |
|-------------------|---------------------------|-----------------|-----|-----|-----|------|
| V <sub>IN_L</sub> | Logic input low voltage.  | -               | -   | -   | 0.8 | V    |
| V <sub>IN_H</sub> | Logic input high voltage. | -               | 1.8 | -   | -   | V    |

| Symbol                        | Parameters                                                                                                                                                                                                                                                              | Test conditions                        | Min   | Тур | Max   | Unit |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------|-----|-------|------|
| V <sub>IN_HYS</sub>           | Input hysteresis.                                                                                                                                                                                                                                                       | Calculation<br>V <sub>IN_H-VIN_L</sub> | 0.15  | -   | 0.4   | V    |
| fcut_dig_in                   | Input Buffer RC filter. Applies to BNE_CPOL, NSLAVE, TXEN_CPHA, SPICLKFREQ, DIS.                                                                                                                                                                                        | Design info, not tested in ATE         | 0.7   | -   | 1     | MHz  |
| T <sub>RC_DELAY</sub>         | Analog delay introduced by the $f_{\mbox{CUT\_DIG\_IN}}$ RC filter.                                                                                                                                                                                                     | VIO = 3.3 V                            | -     | -   | 700   | ns   |
| R <sub>IN_PD</sub>            | Input pull down resistor. Applies to SCK, SDI.                                                                                                                                                                                                                          | -                                      | 70    | 100 | 130   | kΩ   |
| R <sub>IN_PU</sub>            | Input pull up resistor. Applies to NCS, TXAMP, DIS.                                                                                                                                                                                                                     | -                                      | 70    | 100 | 130   | kΩ   |
| T <sub>TXEN_DEGLITCH</sub>    | Up/Reset counter to avoid glitches on TXEN input. The counter counts up if TXEN is stable. The counter is reset upon a TXEN glitch (whatever slope). TXEN must be stable at least $T_{TXEN_{DEGLITCH}}$ before the NCS assertion.                                       |                                        | 562.5 | 625 | 687.5 | ns   |
| T <sub>TXEN_HOLD</sub>        | TXEN hold time after the NCS assertion.                                                                                                                                                                                                                                 | _                                      | -     | -   | 300   | ns   |
| T <sub>TXAMP_</sub> DEGLITCH  | Up/Reset counter to avoid glitches on TXAMP input. The counter counts up if TXAMP is stable. The counter is reset upon a TXAMP glitch (whatever slope). TXAMP must be stable at least $T_{TXAMP_DEGLITCH} + T_{TXAMP_SETUP}$ before the NCS assertion.                  | Guaranteed by SCAN                     | 562.5 | 625 | 687.5 | ns   |
| T <sub>TXAMP_HOLD</sub>       | TXAMP hold time after the NCS assertion.                                                                                                                                                                                                                                | _                                      | -     | -   | 300   | ns   |
| T <sub>ISOFREQ_DEGLITCH</sub> | Up/Reset counter to avoid glitches on ISOFREQ<br>input. The counter counts up if ISOFREQ is stable.<br>The counter is reset upon a ISOFREQ glitch<br>(whatever slope). ISOFREQ must be stable at least<br>TISOFREQ_DEGLITCH+TISOFREQ_SETUP before the NCS<br>assertion. |                                        | 562.5 | 625 | 687.5 | ns   |
| TISOFREQ_HOLD                 | ISOFREQ hold time after the NCS assertion.                                                                                                                                                                                                                              |                                        | -     | -   | 300   | ns   |
| I <sub>IN_PD</sub>            | Input pull down current. Applies to NSLAVE, ISOFREQ, BNE/CPOL.                                                                                                                                                                                                          | -<br>V <sub>PIN</sub> = 5 V 35         |       | 50  | 65    | μA   |
| I <sub>IN PU</sub>            | Input pull up current. Applies to TXEN/CPHA.                                                                                                                                                                                                                            | V <sub>PIN</sub> = 0 V                 | 35    | 50  | 65    | μA   |

# 3.2.1.8.2 Digital output

# 3.2.1.8.2.1 Output buffer

All parameters are tested and guaranteed in the following conditions, unless otherwise specified: 4.5 V  $\leq$  V<sub>VDD</sub>  $\leq$  5.5 V ; -40 °C < Tj < 125 °C

| Table 12. Output buffer electrical characteristics |
|----------------------------------------------------|
|----------------------------------------------------|

| Symbol                     | Parameters                                               | Test conditions                                                                         | Min     | Тур | Max | Unit |
|----------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|-----|-----|------|
| V <sub>OUT_L</sub>         | Low output level.                                        | I = 2 mA                                                                                | 0       | -   | 0.4 | V    |
| V <sub>OUT_H</sub>         | High output level.                                       | I = -2 mA                                                                               | VIO-0.4 | -   | VIO | V    |
| T <sub>OUT_trans</sub>     | Digital output Rise and Fall time.<br>Not valid for SDO. | Cload = 12 0pF 20-80% on rising edge<br>of DIG_OUT 80-20% on falling edge of<br>DIG_OUT | 5       | -   | 400 | ns   |
| T <sub>BNE_SHORT_DET</sub> | BNE output short detection filter time.                  | Guaranteed by SCAN                                                                      | -       | 5   | -   | μs   |

# 3.2.1.8.2.2 Open drain (DIS)

All parameters are tested and guaranteed in the following conditions, unless otherwise specified:  $4.5 \text{ V} \le V_{\text{VDD}} \le 5.5 \text{ V}$ ; -40 °C < Tj < 125 °C

#### Table 13. Open drain electrical characteristics

| Symbol                    | Parameters                                                                                                                                                            | Test conditions                                                            | Min | Тур | Max | Unit |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| VDISL                     | -                                                                                                                                                                     | DIS output level when the pull<br>down stage is ON I <sub>DIS</sub> = 5 mA | -   | -   | 0.4 | V    |
| I <sub>DIS_LIM</sub>      | -                                                                                                                                                                     | DIS output current limitation for $V_{\text{DIS}}$ = 5 V                   | 8   | -   | 18  | mA   |
| T <sub>DIS_PULLDOWN</sub> | Time interval after POR_MAIN when DIS pin is<br>internally pulled-down, upon a wake up by VIF.<br>Purpose is to trigger interrupt in the MCU or wake<br>up on a PMIC. | Guaranteed by SCAN                                                         | -   | 800 | -   | ms   |
| T <sub>DIS_DEGLITCH</sub> | Up/Reset counter to avoid positive glitches on DIS<br>input when the L9963T is in Normal state. The<br>counter counts up if DIS = 1, while it is reset if DIS =<br>0. | Guaranteed by SCAN                                                         | 1   | 2   | 3   | μs   |

# 3.2.2 Analog input

# 3.2.2.1 SPICLKFREQ

**SPICLKFREQ** pin is an analog input, compared to four thresholds by a set of analog comparators. An external resistor  $R_{CLKPD}$  must be connected between SPICLKFREQ and GND, in order to generate a voltage  $V_{SPICLKFREQ} = R_{CLKPD} * I_{SPICLKFREQPU}$ .

The code obtained from these 4 comparators outputs (as indicated in the following table) is latched in the **Trimming & Config Latch** to determine the SPI Clock frequency when L9963T works in Master mode (**NSLAVE** = 1).

### Figure 10. SPICLKFREQ thresholds



#### Table 14. SPICLKFREQ thresholds

| V <sub>SPICLKFREQ</sub> [V] (typ.)                                  | Vcode [3:0] | SCLK Frequency |
|---------------------------------------------------------------------|-------------|----------------|
| V <sub>SPICLKFREQ</sub> ≥ V <sub>CLKTH4</sub>                       | 1111        | 250 kHz        |
|                                                                     | 1110        | 250 kHz        |
|                                                                     | 1101        | 250 kHz        |
|                                                                     | 1100        | 250 kHz        |
| Circuit malfunction                                                 | 1011        | 250 kHz        |
|                                                                     | 1010        | 250 kHz        |
|                                                                     | 1001        | 250 kHz        |
|                                                                     | 1000        | 250 kHz        |
| V <sub>CLKTH3</sub> ≤ V <sub>SPICLKFREQ</sub> < V <sub>CLKTH4</sub> | 0111        | 8 MHz          |
|                                                                     | 0110        | 250 kHz        |
| Circuit malfunction                                                 | 0101        | 250 kHz        |

| V <sub>SPICLKFREQ</sub> [V] (typ.)                                  | Vcode [3:0] | SCLK Frequency |
|---------------------------------------------------------------------|-------------|----------------|
| Circuit malfunction                                                 | 0100        | 250 kHz        |
| V <sub>CLKTH2</sub> ≤ V <sub>SPICLKFREQ</sub> < V <sub>CLKTH3</sub> | 0011        | 4 MHz          |
| Circuit malfunction                                                 | 0010        | 250 kHz        |
| $V_{CLKTH1} \le V_{SPICLKFREQ} \le V_{CLKTH2}$                      | 0001        | 1 MHz          |
| V <sub>SPICLKFREQ</sub> < V <sub>CLKTH1</sub>                       | 0000        | 250 kHz        |

Refer to Table 15 for the recommended selection of the external pull down resistor.

# Table 15. Recommended components for SPI clock frequency selection in master mode

| SCLK Frequency | Recommended R <sub>SPICLKFREQ</sub> [kΩ] | R <sub>SPICLKFREQ</sub> Tolerance [%] |
|----------------|------------------------------------------|---------------------------------------|
| 250 kHz        | Short to GND                             | -                                     |
| 1 MHz          | 9.31                                     | 10                                    |
| 4 MHz          | 16.2                                     | 5                                     |
| 8 MHz          | 22.9                                     | 1                                     |

The 4 analog comparators are BISTed during **Trimming & Config Latch** and, in case the BIST fails, the slowest SCLK configuration is chosen (250 kHz).

MCU is supposed to implement a communication timeout mechanism able to detect slower than normal communication bit rate.

The biasing current ISPICLKFREQPU, the comparators and voltage divider are disabled once **Trimming & Config Latch** is left, in order to avoid unnecessary power consumption.

# Figure 11. SPICLKFREQ pin structure



# 3.2.2.2 Electrical parameters - Analog input

All parameters are tested and guaranteed in the following conditions, unless otherwise specified: 4.5 V  $\leq$  V<sub>VDD</sub>  $\leq$  5.5 V ; -40 °C < Tj < 125 °C

| Symbol              | Parameters                                                                    | Test conditions                          | Min   | Тур  | Max   | Unit |
|---------------------|-------------------------------------------------------------------------------|------------------------------------------|-------|------|-------|------|
| V <sub>CLKTH4</sub> | Input Voltage Thresold                                                        | Ramp on SPICLKFREQ                       | -2.5% | 2.64 | +2.5% | V    |
| V <sub>CLKTH3</sub> | Input Voltage Thresold                                                        | Ramp on SPICLKFREQ                       | -2.5% | 1.98 | +2.5% | V    |
| V <sub>CLKTH2</sub> | Input Voltage Thresold                                                        | Ramp on SPICLKFREQ                       | -3%   | 1.32 | +3%   | V    |
| V <sub>CLKTH1</sub> | Input Voltage Thresold                                                        | Ramp on SPICLKFREQ                       | -7%   | 0.66 | +7%   | V    |
| ISPICLKFREQPU       | Bias current on SPICLKFREQ, active only in <b>Trimming &amp; Config Latch</b> | 0.75 V < V <sub>SPICLKFREQ</sub> < 2.5 V | -11%  | 100  | +11%  | μA   |

# Table 16. Analog input electrical characteristics

# 3.3 Device functional states

# 3.3.1 L9963T FSM

The following picture shows all L9963T possible states.



Different state transition sequences occur according to the following different scenarios:

- First power up: Reset state → Stand-by state → Regulators enabling state → Trimming & Config Latch → Normal state (see Figure 13). The first power up sequence lasts T<sub>FIRST POWERUP</sub>.
- Wake up: Stand-by state → Regulators enabling state → Normal state. See Figure 14 for an example of the wake up sequence triggered by a frame received on the vertical interface. In case of wake up triggered by DIS release, the state transition is the same. The wake up sequence lasts T<sub>WAKEUP</sub>.
- Go To Sleep: Normal state → Regulators disabling state → Stand-by state. The go to sleep sequence lasts T<sub>GO2SLP</sub>.





### Figure 14. Wake up sequence



# **3.3.2** Reset state

When VDD is below the value triggering the power up, the device is not functional. No operation is possible while under reset.

#### 3.3.3 Stand-by state

This state is entered either from Reset state or from Regulators disabling state:

- Transition from Regulators disabling state only occurs upon DIS low → high transition while L9963T is in Normal state. DIS input signal is filtered in both analog (T<sub>RC\_DELAY</sub>) and digital (T<sub>DIS\_DEGLITCH</sub>) domains.
- Transition from Reset state only occurs upon first power up, after POR\_STBY release.

While in standby, the logic checks the FirstPowerupDone latch, whose reset value is '0' upon first power up:

- In case **FirstPowerupDone = 0**, the first power up has never been accomplished. Hence, the device moves to **Regulators enabling state**, regardless of any wake up source state.
- In case FirstPowerupDone = 1, the first power up has already been accomplished. Hence, the device is kept in Stand-by state and eventual transitions are determined by the wake up sources.

When a wake up source is asserted, it triggers the wake up sequence that will move L9963 to **Regulators** enabling state. The possible wakeup sources are:

- The deassertion of **DIS** pin, pulled down by an external open drain source (T<sub>RC\_DELAY</sub> + (1/ f<sub>STBY\_OSC</sub>) filter applies).
- The detection of at least N<sub>MIN\_ISO\_WUP\_EDGES</sub> pulses within T<sub>WAKEUP\_TIMEOUT\_ISO</sub> on the ISOline.

#### 3.3.4 Regulators enabling state

This is a transitional state reached from Stand-by state.

While L9963T is in this state, it enables the V3V3 regulator and the OSCI\_MAIN.

During this process lasting  $T_{WAKEUP}$  the device must not be sensitive to **DIS** pin, SPI interface and ISOline sources. Once a wake up sequence is started, it cannot be interrupted.

The **Regulators enabling state** is left upon POR\_MAIN release. Next state depends on **FirstPowerupDone** latch:

- In case FirstPowerupDone = 0, the first power up has never been accomplished. Hence, the device moves to Trimming & Config Latch.
- In case FirstPowerupDone = 1, the first power up has already been accomplished. Hence, the device
  moves to Normal state.

# 3.3.5 Trimming and config latch

This state is entered from the **Regulators enabling state** the first time the device is powered up (FirstPowerupDone = 0).

While in this state, the device must:

- Download the OTP data.
- Latch the configuration inputs (NSLAVE, CPHA, CPOL, SPICLKFREQ)storing them into the STBY logic registers according to Table 7.

SPICLKFREQ comes from a set of comparators that must be checked by an internal BIST before latching the comparator output. In case the BIST fails, a default 0 value (corresponding to the slowest SPI configuration) must be stored into the related stand-by internal register.

Stand-by registers hold their value as long as the POR\_STBY stays deasserted.

While in this state, L9963T is not sensitive to SPI/VIF activity and wake up conditions (DIS/VIF).

This phase must safely go to an end and may last a maximum time interval of T<sub>SETUP LATCH</sub>.

After this phase has come to an end, the FirstPowerupDone latch is set to "1" in the standby logic and the device moves to **Normal state**.

# 3.3.6 Normal state

While in this state, all references and main logic are powered. Both communication interfaces are ready for data TX/RX activity.

This state is reached either from **Trimming & Config Latch** (first power up) or from **Regulators enabling state** (following a normal wake up sequence):

- When woken up by an activity on the ISOline, once Normal state is reached, the device must neglect the DIS pin value (even if it is high) and, on the contrary, it must drive the DIS pin low for T<sub>DIS\_PULLDOWN</sub> (please note that DIS is an input/output pin). Such a strategy allows to generate an interrupt into the MCU, or to trigger a wake up into a PMIC device. Once T<sub>DIS\_PULLDOWN</sub> expires, L9963T releases the DIS pull down and unmasks the DIS deglitched input. If the MCU or the PMIC have been correctly woken up, they will confirm their activity by pulling down the DIS pin externally, so that L9963T will be kept in Normal state. Otherwise, DIS will be found asserted (high) and the IC will move back to Regulators disabling state.
- When woken up by the DIS pin itself the device must start listening to the deglitched DIS pin as soon as it enters the Normal state.

To detect a "Go to Sleep" condition, the DIS pin status must be constantly monitored through a synchronousdeglitch filter (**T**<sub>DIS DEGLITCH</sub>, implemented in the main logic through the main oscillator).

Its effect is cascaded to the passive RC filter placed on the input comparator (T<sub>RC\_DELAY</sub>).

When DIS is sensed "high", the main logic raises a signal that triggers the "Go To Sleep" sequence in the IC FSM. L9963T moves to **Regulators disabling state** and finally to **Stand-by state**.

# 3.3.7 Regulators disabling state

This is a transitional state reached from **Normal state** during a "Go To Sleep" sequence.

While in this state, the V3V3\_MAIN regulator and main oscillator enable signals are deasserted, leading to POR\_MAIN assertion and reset of the main logic.

POR\_MAIN assertion marks the transition to Stand-by state.

Even if the main logic is still alive while the device is in **Regulators disabling state**, it must not be sensitive to external pins (wake up sources, COM interfaces, etc.). Once started, a "Go To Sleep" sequence cannot be interrupted.

# 3.3.8 Electrical parameters - FSM

All parameters are tested and guaranteed in the following conditions, unless otherwise specified:  $4.5 \text{ V} \le V_{\text{VDD}} \le 5.5 \text{ V}$ ; -40 °C < Tj < 125 °C

| Symbol                         | Parameters                                                                   | Test conditions    | Min | Тур | Мах  | Unit |
|--------------------------------|------------------------------------------------------------------------------|--------------------|-----|-----|------|------|
| T <sub>FIRST_POWERUP</sub>     | Time needed to perform first power up sequence (refer to <b>L9963T FSM</b> ) | -                  | -   | -   | 1.25 | ms   |
| T <sub>WAKEUP</sub>            | Time from wake up detection to ISOL-ISOP ready to transmit                   | -                  | -   | -   | 1.06 | ms   |
| T <sub>GO2SLP</sub>            | Time needed to perform a power down sequence (refer to L9963T FSM)           | -                  | -   | -   | 400  | μs   |
| N <sub>MIN_ISO_WUP_EDGES</sub> | -                                                                            | Guaranteed by SCAN | -   | -   | 8    | -    |
| TWAKEUP_TIMEOUT_ISO            | Timeout of the pulse counter for wake up detection (isolated SPI)            | Tested by SCAN     | 150 | -   | 630  | μs   |

#### Table 17. FSM electrical parameters

# 3.4 Serial communication interface

L9963T integrates two communication interfaces:

- SPI interface can be used for the local data exchange with a master MCU (NSLAVE = 0) or with a generic slave IC (NSLAVE = 1). SPI electrical parameters are listed in Table 21.
- Isolated SPI interface can be used for global/local isolated communication with another L9963T or with an ISOLine compatible device (such as L9963). ISOLine electrical parameters are listed in Section 3.4.4.1.1.1 Electrical parameters ISO receiver and Section 3.4.4.1.2.1 Electrical parameters ISO transmitter.

The throughputs on the 2 communication interfaces are different and not related. The two interfaces can work at the same time.

# 3.4.1 Frame input/output management

L9963T manages the asynchronicity and the different throughputs between SPI and ISOline (ISOline usually slower than SPI). It does it by buffering the incoming frames into queues then propagating them outside when possible.

Queues are managed according to their status (empty, not empty, full) and according to device I/Os.

L9963T mechanisms are frame-based but the device totally neglects frame's contents, thus not performing any protocol check.

The allowed frame length in terms of bits is not fixed, it can vary in the **N<sub>BIT\_PER\_FRAME\_RANGE</sub>** range, on a frame by frame basis.

# 3.4.1.1 Input from ISOline interface

The device detects the end of an incoming frame if no valid bit has been received for at least **ISO\_RX\_EOF**. When the end of frame is detected, the frame is transferred into the RX queue as a single frame.

Being ISO\_TX\_IF greater than ISO\_RX\_EOF, a correct frame handling is guaranteed by design.

After the end of frame event, any new valid ISOLine bit must be considered as the first one of a new frame.

Any frame whose bit length is in the allowed NBIT\_PER\_FRAME\_RANGE is stored into the RX queue.

The RX queue size is **MAX\_RX\_QUEUE\_FRAME\_NUMBER** frame. In case of FIFO full, any incoming frame replaces the last received one.

#### 3.4.1.2 Input from SPI interface

When the device is configured as SPI Slave (**NSLAVE = 0**), it detects the start of frame sensing the assertion of NCS (chip select) and the end of frame sensing NCS deassertion.

In case the device is configured as SPI Master (**NSLAVE = 1**), L9963T directly manages the start/end of frame by driving NCS and SCK according to the SPI parameters in Table 21.

Between the start and end of frame events, the incoming synchronous bit on **SDI** pin are accepted and, if their number is in the allowed **NBIT\_PER\_FRAME\_RANGE** range, the frame is stored into TX queue, provided that the **TXEN** pin is high. In case of FIFO full and TXEN pin high the incoming frame replaces the last received frame. In case the **TXEN** pin is latched low at the start of frame, the data incoming on SDI pin is discarded and not stored into the TX queue. This typically happens when the MCU is performing a burst read on the RX queue (e.g. after having issued a burst command to an L9963 device). The TX queue can contain up to **MAX\_TX\_QUEUE\_FRAME\_NUMBER** frames. Such frames can have different length (within the **N**BIT\_PER\_FRAME\_RANGE). Frames with different length can be stored at the same time in the TX queue.

#### 3.4.1.3 Output to ISOline interface

When the TX queue is not empty, the device transfers the frames not read yet towards the ISOline, following a FIFO approach.

The propagation of the queued frames is done as soon as the ISOline is sensed IDLE, meaning that the peripheral has finished transmitting previous frames from TX queue itself and it is not busy receiving frames from outside.

Frames transmitted towards the ISOline are separated with an inter-frame delay **ISO\_TX\_IF** depending on the frequency configuration:

- 8<sub>TBIT\_LENGTH\_FAST</sub> (ISOFREQISOFREQ = 1)
- 4<sub>TBIT LENGTH SLOW</sub> (ISOFREQ = 0)

Such an inter-frame delay is needed in order to guarantee a correct split between the different frames by the ISOline receiver on the other communication side.

### 3.4.1.4 Output to SPI interface

#### 3.4.1.4.1 Output to SPI interface in case of Master transceiver (NSLAVE = 1)

When the RX queue is not empty L9963T asserts the NCS pin towards the external Slave device and starts sending out the RX queue content following a FIFO approach.

SCLK frequency has been latched while in Trimming & Config Latch and will not vary during device operation.

#### 3.4.1.4.2 Output to SPI interface in case of Slave transceiver (NSLAVE = 0)

Whenever the RX queue is not empty (it contains at least a not-yet-read frame), the **BNE** pin must be set high in order to perform interrupt based communication with the Master MCU.

As soon as the microprocessor asserts the NCS, L9963T starts sending out the RX queue content following a FIFO approach. Each bit is sent synchronously with SCK provided by the microprocessor itself. The timings of SDO with respect to SCK and NCS must follow the electrical characteristics listed in Table 21. In case RX queue is empty (**BNE = 0**) and MCU still performs a read access, the SDO buffer is left in HiZ.

Values read by the MCU on its SDI pin depend on the external pull up/pull down resistor.

# 3.4.2 Communication parameters

#### Table 18. Communication parameters

| Symbol                    | Parameters                                                                                                                       | Test conditions           | Min | Тур   | Max  | Unit  |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----|-------|------|-------|
| NBIT_PER_FRAME_RANGE      | Frame width                                                                                                                      | Design info               | 8   | -     | 64   | bit   |
| MAX_TX_QUEUE_FRAME_NUMBER | TX queue size                                                                                                                    | Design info               | -   | -     | 3    | frame |
| MAX_RX_QUEUE_FRAME_NUMBER | RX queue size                                                                                                                    | Design info               | -   | -     | 20   | frame |
| ISO_IDLE                  | Minimum ISOline inactivity time,<br>measured in respect to the last valid                                                        | ISOFREQ = 0<br>(Slow ISO) | 11  | 13.75 | 16.5 |       |
|                           | received bit. Marks the recognition of<br>the IDLE state. Must be always greater<br>than <b>ISO_TX_IF</b> to avoid TX conflicts. | ISOFREQ = 1<br>(Fast ISO) | 3.4 | 4.25  | 5.1  | μs    |

| Symbol                                                                                           | Parameters                                                                                                                                                     | Test conditions           | Min  | Тур | Max  | Unit |
|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|-----|------|------|
|                                                                                                  | Interframe delay applied by L9963T to the transimission of two consecutive                                                                                     | ISOFREQ = 0<br>(Slow ISO) | 7.3  | 9.1 | 10.9 |      |
| ISO_TX_IF                                                                                        | frames stored in the TXFIFO. Must be<br>always greater than <b>ISO_RX_EOF</b> to<br>allow correct EOF recognition by the<br>L9963T receiver on the other side. | ISOFREQ = 1<br>(Fast ISO) | 2.25 | 2.8 | 3.36 | us   |
|                                                                                                  | Minimum inter-frame delay between two consecutive received frames.                                                                                             | ISOFREQ = 0<br>(Slow ISO) | 4.8  | 6   | 7.2  |      |
| 130_RX_EOF                                                                                       | ISO_RX_EOF Marks the recognition of the EOF (End Of Frame).                                                                                                    | ISOFREQ = 1<br>(Fast ISO) | 1.44 | 1.8 | 2.16 | us   |
| N <sub>MIN_ISO_WAKEUP_EDGES</sub> Minimum number of isolated SPI pulses that triggers a wake up. |                                                                                                                                                                | Tested by SCAN            | -    | 8   | -    | -    |

# 3.4.3 Serial Peripheral Interface (SPI)

The SPI pinout is listed in the following tables:

#### Table 19. L9963T Pin used as SPI

| L9963T pin | SPI function            | Configuration              |
|------------|-------------------------|----------------------------|
| SDI        | Serial Data Input (SDI) | Digital Input              |
| NCS        | Chip Select (CS)        | Digital Input. Active Low. |
| SCK        | Serial Clock (SCK)      | Digital Input.             |
| SDO        | Serial Data Out (SDO)   | Digital Output             |

# Table 20. SPI interface quick look

| Parameter                     | Description                             |
|-------------------------------|-----------------------------------------|
| Single Frame Length           | NBIT_PER_FRAME_RANGE                    |
| Max. Frequency                | 10 MHz (NSLAVE = 0), 8 MHz (NSLAVE = 1) |
| CPOL                          | '0' (NSLAVE = 0); CPOL (NSLAVE = 1)     |
| СРНА                          | '1' (NSLAVE = 0); CPHA (NSLAVE = 1)     |
| Master or Slave configuration | Slave (NSLAVE = 0); Master (NSLAVE = 1) |

# 3.4.3.1 Electrical parameters - SPI

All parameters are tested and guaranteed in the following conditions, unless otherwise specified: 4.5 V  $\leq$  V<sub>VDD</sub>  $\leq$  5.5 V ; -40 °C < Tj < 105 °C

| Symbol               | Parameters                                  | Test conditions  | Min  | Тур | Max | Unit | Note                                                    |  |  |  |
|----------------------|---------------------------------------------|------------------|------|-----|-----|------|---------------------------------------------------------|--|--|--|
|                      | Parameters for L9963T SPI Slave (NSLAVE =0) |                  |      |     |     |      |                                                         |  |  |  |
| F <sub>CLK_SPI</sub> | CLK frequency (50% duty cycle)              | Application info | -    | -   | 10  | MHz  | -                                                       |  |  |  |
| T <sub>cll</sub>     | Minimum time CLK = LOW                      | Application info | 42.5 | -   | -   | ns   | Allocating a 15% clock<br>uncertainty to the SPI Master |  |  |  |
| T <sub>clh</sub>     | Minimum time CLK = HIGH                     | Application info | 42.5 | -   | -   | ns   | Allocating a 15% clock<br>uncertainty to the SPI Master |  |  |  |

### Table 21. SPI electrical parameters

| Symbol             | Parameters                                                                                                  | Test conditions                                                                                                                                                                                                      | Min                                        | Тур                            | Max                          | Unit                             | Note                                                                                                                                                                    |
|--------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------|------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>pcld</sub>  | Propagation delay (time<br>passed after propagating SCK<br>edge @ at SDO active)                            | Cload = 60 pF Valid for<br>SDO                                                                                                                                                                                       | -                                          | -                              | 30                           | ns                               | 60% of ½ Tclk @ 10 MHz                                                                                                                                                  |
| T <sub>lead</sub>  | time passed after NCS H/L<br>edge @ first SCK edge                                                          | Application info                                                                                                                                                                                                     | 100                                        | -                              | -                            | ns                               | -                                                                                                                                                                       |
| T <sub>scld</sub>  | SDI input setup time (time<br>passed after SDI data valid @<br>sampling SCK edge)                           | Application info                                                                                                                                                                                                     | 10                                         | -                              | -                            | ns                               | 20% of ½ Tclk @ 10 MHz                                                                                                                                                  |
| T <sub>hcld</sub>  | SDI input hold time (time<br>passed after propagating SCK<br>edge @ SDI data "not valid<br>anymore")        | Application info                                                                                                                                                                                                     | 10                                         | -                              | -                            | ns                               | 20% of ½ Tclk @ 10 MHz                                                                                                                                                  |
| T <sub>sclch</sub> | Time passed after CLK -> CPOL @ NCS H/L edge                                                                | F <sub>CLK_SPI</sub> = 10 MHz                                                                                                                                                                                        | 75                                         | -                              | -                            | ns                               | -                                                                                                                                                                       |
| T <sub>lag</sub>   | Time passed after CLK -><br>CPOL @ NCS L/H edge                                                             | F <sub>CLK_SPI</sub> = 10 MHz                                                                                                                                                                                        | 100                                        | -                              | -                            | ns                               | -                                                                                                                                                                       |
| Thclch             | CLK high after NCS high                                                                                     | F <sub>CLK_SPI</sub> = 10 MHz                                                                                                                                                                                        | 100                                        | -                              | -                            | ns                               | -                                                                                                                                                                       |
| Tonncs             | NCS min high time                                                                                           | F <sub>CLK_SPI</sub> = 10 MHz                                                                                                                                                                                        | 300                                        | -                              | -                            | ns                               | > 4 T <sub>MAIN_OSC</sub> max value<br>(considering f <sub>MAIN_OSC</sub> = 15<br>MHz)                                                                                  |
| T <sub>pchdz</sub> | NCS L/H to SDO @ high impedance                                                                             | F <sub>CLK_SPI</sub> = 10 MHz<br>Cload = 60 pF                                                                                                                                                                       | -                                          | -                              | 75                           | ns                               | < <t<sub>onncs</t<sub>                                                                                                                                                  |
| T <sub>csdv</sub>  | NCS H/L to SDO active                                                                                       | F <sub>CLK_SPI</sub> = 10 MHz<br>Cload = 60 pF                                                                                                                                                                       | -                                          | -                              | 75                           | ns                               | -                                                                                                                                                                       |
|                    | Para                                                                                                        | meters for L9963T SPI M                                                                                                                                                                                              | aster (N                                   | SLAV                           | E = 1)                       |                                  |                                                                                                                                                                         |
| FCLK_SPI           | CLK frequency (50% duty cycle)                                                                              | Design info                                                                                                                                                                                                          | 0.25                                       | -                              | 8                            | MHz                              | Selectable among 250 kHz,<br>MHz, 4 MHz, 8 MHz                                                                                                                          |
|                    |                                                                                                             | F <sub>CLK_SPI</sub> = 8 MHz                                                                                                                                                                                         | 58.6                                       | 62.5                           | -                            | ns                               |                                                                                                                                                                         |
| T <sub>cll</sub>   | Minimum time CLK = LOW                                                                                      | F <sub>CLK_SPI</sub> = 4 MHz                                                                                                                                                                                         | 117.2                                      | 125                            | -                            | ns                               | Considering 6.25% internal                                                                                                                                              |
| ' CII              |                                                                                                             | F <sub>CLK_SPI</sub> = 1 MHz                                                                                                                                                                                         | 468.8                                      | 500                            | -                            | ns                               | clock uncertainty                                                                                                                                                       |
|                    |                                                                                                             | F <sub>CLK_SPI</sub> = 250 kHz                                                                                                                                                                                       | 1.88                                       | 2                              | -                            | μs                               |                                                                                                                                                                         |
|                    |                                                                                                             |                                                                                                                                                                                                                      |                                            |                                |                              |                                  |                                                                                                                                                                         |
|                    |                                                                                                             | F <sub>CLK_SPI</sub> = 8 MHz                                                                                                                                                                                         | 58.6                                       | 62.5                           | -                            | ns                               |                                                                                                                                                                         |
| Т.,,,              | Minimum time CLK = HIGH                                                                                     | F <sub>CLK_SPI</sub> = 8 MHz<br>F <sub>CLK_SPI</sub> = 4 MHz                                                                                                                                                         | 58.6<br>117.2                              | 62.5<br>125                    | -                            | ns<br>ns                         | Considering 6.25% internal                                                                                                                                              |
| T <sub>clh</sub>   | Minimum time CLK = HIGH                                                                                     |                                                                                                                                                                                                                      |                                            |                                |                              |                                  | Considering 6.25% internal<br>clock uncertainty                                                                                                                         |
| T <sub>clh</sub>   | Minimum time CLK = HIGH                                                                                     | F <sub>CLK_SPI</sub> = 4 MHz                                                                                                                                                                                         | 117.2                                      | 125                            | -                            | ns                               |                                                                                                                                                                         |
| T <sub>clh</sub>   | Minimum time CLK = HIGH<br>Propagation delay (time<br>passed after propagating SCK<br>edge @ at SDO active) | F <sub>CLK_SPI</sub> = 4 MHz<br>F <sub>CLK_SPI</sub> = 1 MHz                                                                                                                                                         | 117.2<br>468.8                             | 125<br>500                     | -                            | ns<br>ns                         |                                                                                                                                                                         |
|                    | Propagation delay (time passed after propagating SCK                                                        | $F_{CLK\_SPI} = 4 \text{ MHz}$ $F_{CLK\_SPI} = 1 \text{ MHz}$ $F_{CLK\_SPI} = 250 \text{ kHz}$ $F_{CLK\_SPI} = 10 \text{ MHz}$                                                                                       | 117.2<br>468.8                             | 125<br>500<br>2                |                              | ns<br>ns<br>µs                   | clock uncertainty<br>50% of ½ Tclk @ 10MHz                                                                                                                              |
| T <sub>pcld</sub>  | Propagation delay (time<br>passed after propagating SCK<br>edge @ at SDO active)                            | $F_{CLK\_SPI} = 4 \text{ MHz}$ $F_{CLK\_SPI} = 1 \text{ MHz}$ $F_{CLK\_SPI} = 250 \text{ kHz}$ $F_{CLK\_SPI} = 10 \text{ MHz}$ $Cload = 60 \text{ pF}$                                                               | 117.2<br>468.8<br>1.88<br>-                | 125<br>500<br>2<br>-           | -<br>-<br>-<br>25            | ns<br>ns<br>µs<br>ns             | clock uncertainty<br>50% of ½ Tclk @ 10MHz<br>(Constrained by Slave spec)<br>Less important when CPHA                                                                   |
|                    | Propagation delay (time passed after propagating SCK                                                        | $F_{CLK\_SPI} = 4 \text{ MHz}$ $F_{CLK\_SPI} = 1 \text{ MHz}$ $F_{CLK\_SPI} = 250 \text{ kHz}$ $F_{CLK\_SPI} = 10 \text{ MHz}$ $Cload = 60 \text{ pF}$ $F_{CLK\_SPI} = 8 \text{ MHz}$                                | 117.2<br>468.8<br>1.88<br>-<br>1           | 125<br>500<br>2<br>-           | -<br>-<br>25<br>1.51         | ns<br>ns<br>µs<br>ns<br>µs       | clock uncertainty<br>50% of ½ Tclk @ 10MHz<br>(Constrained by Slave spec)<br>Less important when CPHA<br>1 because the first SPI data<br>bit is propagated by the first |
| T <sub>pcld</sub>  | Propagation delay (time<br>passed after propagating SCK<br>edge @ at SDO active)                            | $F_{CLK\_SPI} = 4 \text{ MHz}$ $F_{CLK\_SPI} = 1 \text{ MHz}$ $F_{CLK\_SPI} = 250 \text{ kHz}$ $F_{CLK\_SPI} = 10 \text{ MHz}$ $Cload = 60 \text{ pF}$ $F_{CLK\_SPI} = 8 \text{ MHz}$ $F_{CLK\_SPI} = 4 \text{ MHz}$ | 117.2<br>468.8<br>1.88<br>-<br>1<br>1<br>1 | 125<br>500<br>2<br>-<br>-<br>- | -<br>-<br>25<br>1.51<br>1.51 | ns<br>ns<br>µs<br>ns<br>µs<br>µs | clock uncertainty<br>50% of ½ Tclk @ 10MHz                                                                                                                              |

| Symbol             | Parameters                                                                                           | Test conditions                | Min | Тур | Мах  | Unit | Note                                                  |
|--------------------|------------------------------------------------------------------------------------------------------|--------------------------------|-----|-----|------|------|-------------------------------------------------------|
| T <sub>hcld</sub>  | SDI input hold time (time<br>passed after propagating SCK<br>edge @ SDI data "not valid<br>anymore") | F <sub>CLK_SPI</sub> = 10 MHz  | 10  | -   | -    | ns   | 20% of ½ Tclk @ 10 MHz<br>(Constrained by Slave spec) |
|                    |                                                                                                      | F <sub>CLK_SPI</sub> = 8 MHz   | 1   | -   | 1.51 | μs   |                                                       |
| т.                 | CLK togglo before NCS - high                                                                         | F <sub>CLK_SPI</sub> = 4 MHz   | 1   | -   | 1.51 | μs   |                                                       |
| T <sub>lag</sub>   | CLK toggle before NCS = high                                                                         | F <sub>CLK_SPI</sub> = 1 MHz   | 4   | -   | 7.72 | μs   | -                                                     |
|                    |                                                                                                      | F <sub>CLK_SPI</sub> = 250 kHz | 4   | -   | 7.72 | μs   |                                                       |
|                    |                                                                                                      | F <sub>CLK_SPI</sub> = 8 MHz   | 1   | -   | 1.44 | μs   |                                                       |
| т                  | CLK toggle before NCS = high                                                                         | F <sub>CLK_SPI</sub> = 4 MHz   | 1   | -   | 1.44 | μs   |                                                       |
| Tonncs             | CER loggie belore NCS – high                                                                         | F <sub>CLK_SPI</sub> = 1 MHz   | 4   | -   | 5.72 | μs   | -                                                     |
|                    |                                                                                                      | F <sub>CLK_SPI</sub> = 250 kHz | 4   | -   | 5.72 | μs   |                                                       |
| T <sub>pchdz</sub> | NCS L/H to SDO high impedance                                                                        | Cload = 30 pF Valid for<br>SDO | -   | -   | 75   | ns   | << T <sub>onnes</sub>                                 |
| T <sub>csdv</sub>  | NCS H/L to SDO active                                                                                | Cload = 30 pF Valid for<br>SDO | -   | -   | 75   | ns   | 75% of $T_{lead}$ important when CPHA=0               |

# 3.4.4 Isolated Serial Peripheral Interface

The Isolated SPI interface allows units with different ground levels and/or on different boards to communicate with each other. Physically the interface is based on twisted-pair wire. The isolated SPI pinout is listed in the following tables:

#### Table 22. L9963T pins used as isolated SPI

| L9963T Pin | SPI function                       | Configuration       |
|------------|------------------------------------|---------------------|
| ISOP       | positive differential input/output | Analog Input/Output |
| ISOM       | negative differential input/output | Analog Input/Output |

#### Table 23. Isolated SPI quick look

| Parameter      | Description                                                                      |  |  |
|----------------|----------------------------------------------------------------------------------|--|--|
| Protocol       | Half-Duplex / Out of frame                                                       |  |  |
| Max. Bit-rate  | 2.66 Mbps (high speed configuration, ISOFREQ = 1)                                |  |  |
| wax. Dit-I die | 333 kbps (low speed configuration, ISOFREQ = 0, default if pin is left floating) |  |  |

The transmission line on the isolated SPI exploits a single twisted pair. Communication data is transmitted/ received over a pulse-shaped signal, in a half-duplex protocol.

Line bit rate can be selected by programming the **ISOFREQ** device pin.

A single bit is made of a pulse time ( $T_{PULSE}$ ) followed by two pause slices ( $2T_{PULSE}$ ):

- T<sub>PULSE</sub> = 2T<sub>BIT\_HIGH\_LOW\_FAST</sub> for the high speed configuration (ISOFREQ = 1)
- T<sub>PULSE</sub> = 2T<sub>BIT HIGH LOW SLOW</sub> for the low speed configuration (ISOFREQ = 0)







### 3.4.4.1 ISO communicator receiver and transmitter

An isolated receiver and transmitter are connected to the couple of pins and ISOP/M. Depending on the communication phase, they can be enabled or disabled.

# 3.4.4.1.1 ISO communicator receiver

The receiver is able to convert a differential input signal into a single ended signal that is provided to the logic:

- While in **Normal state**, in order to guarantee a correct communication, the input common mode must stand within VCM\_ISO\_IN limits.
- When in **Stand-by state**, the ISOP and ISOM pins are not biased with a common mode. If the device receives a series of differential pulses longer than **NMIN\_ISO\_WAKEUP\_EDGES**, a wake up condition is triggered. Pulse amplitude must be higher than **Wakeup\_thr** in order to be counted.

# 3.4.4.1.1.1 Electrical parameters - ISO receiver

All parameters are tested and guaranteed in the following conditions, unless otherwise specified:  $4.5 \text{ V} \le \text{V}_{\text{VDD}} \le 5.5 \text{ V}$ ; -40 °C < Tambient < 105 °C

| Symbol                   | Parameters                                                             | Test condition                                                               | Min | Тур | Max | Unit |
|--------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|------|
| V                        | Differential input voltage  V(ISOP) – V(ISOM)                          |                                                                              | 100 | 250 | 220 |      |
| V <sub>DIFF_ISO_IN</sub> | threshold                                                              | $V_{CM_{ISO_{IN}}} = 0 V$ , $V_{CM_{ISO_{IN}}} = 1.4 V$                      | 180 | 250 | 320 | mV   |
| V <sub>CM_ISO_IN</sub>   | Input voltage common mode range                                        | V(ISOP) + V(ISOM)  /2 Design info                                            | -   | 1.2 | -   | V    |
| R <sub>ISO_DIFF</sub>    | Differential input resistance                                          | VIF enabled, no communication Resistance measured between ISOP and ISOM pins | 5   | -   | 15  | kΩ   |
| R <sub>ISO_EXT</sub>     | External termination resistance connected between ISOxP and ISOxM pins | Application info                                                             | -   | 120 | -   | Ω    |
| IISO_LEAK                | ISO input leakage current                                              | 0V < ISOP/M, ISOP/M < VDD                                                    | -   | -   | 5   | μA   |
| T <sub>DET_MIN_WU</sub>  | Minimum pulse duration to be detected                                  | Design info                                                                  | 50  | -   | -   | ns   |
| Wakeup_thr               | Wake up comparator threshold                                           | V(ISOP) – V(ISOM)                                                            | 80  | 150 | 230 | mV   |

#### Table 24. Isolated receiver electrical parameters

|   | Symbol | Parameters | Test condition                                      | Min | Тур | Max | Unit |
|---|--------|------------|-----------------------------------------------------|-----|-----|-----|------|
| ſ |        |            | $V_{CM\_ISO\_IN} = 0 V$ , $V_{CM\_ISO\_IN} = 1.4 V$ |     |     |     |      |

# **3.4.4.1.2** ISO communicator transmitter

The transmitter is able to translate a single ended logic signal into a differential one output on the ISOP-ISOM pins. Bit symbols are shown in Figure 15.

Transmitter output impedance can be programmed via **TXAMP** pin among R<sub>DIFF\_ISO\_OUTL</sub> and R<sub>DIFF\_ISO\_OUTH</sub> values. It affects transmitted pulse amplitude, as described in **TXAMP** dedicated paragraph.

In order to work properly, the transmitter needs to be terminated with an **RISO\_EXT** resistor connected between ISOP and ISOM pins. This allows generating differential signals with an amplitude suitable to be interpreted by the **ISO Communicator Receiver**.

#### 3.4.4.1.2.1 Electrical parameters - ISO transmitter

All parameters are tested and guaranteed in the following conditions, unless otherwise specified:  $4.5 \text{ V} \le \text{V}_{\text{VDD}} \le 5.5 \text{ V}$ ; -40 °C < Tambient < 105 °C

| Symbol                         | Parameters                                                                                    | Test condition                                                                                                             | Min | Тур   | Max | Unit |
|--------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| R <sub>DIFF_ISO_OUTL</sub>     | Total output resistance: sum of pull up<br>and pull down resistance contribution              | Rpullup measured with $V_{CM\_ISO\_IN}$<br>= 1.5 V Rpulldown measured with $V_{CM\_ISO\_IN}$ = 0.9 V T <sub>XAMP</sub> = 0 | 310 | 440   | 570 | Ω    |
| RDIFF_ISO_OUTH                 |                                                                                               | Rpullup measured with $V_{CM\_ISO\_IN}$<br>= 1.5 V Rpulldown measured with $V_{CM\_ISO\_IN}$ = 0.9 V <sub>TXAMP</sub> = 0  | 170 | 244   | 310 | Ω    |
| V <sub>CM_ISO_OUT</sub>        | Output voltage common mode                                                                    | V(ISOP) + V(ISOM) /2                                                                                                       | 1   | -     | 1.4 | V    |
| T <sub>BIT_HIGH_LOW_FAST</sub> | High/low level bit duration into<br>a whole period in case of high<br>frequency configuration | Guarantee by SCAN                                                                                                          | -   | 62.5  | -   | ns   |
| T <sub>BIT_HIGH_LOW_SLOW</sub> | High/low level bit duration into a whole period in case of low frequency configuration        | Guarantee by SCAN                                                                                                          | -   | 500   | -   | ns   |
| T <sub>BIT_LENGTH_FAST</sub>   | Bit duration with high frequency configured                                                   | Guarantee by SCAN                                                                                                          | -   | 375   | -   | ns   |
| T <sub>BIT_LENGTH_SLOW</sub>   | Bit duration with low frequency configured                                                    | Guarantee by SCAN                                                                                                          | -   | 3     | -   | μs   |
| F <sub>ISO_FAST</sub>          | Isolated Communication Rate                                                                   | I <sub>SOFREQ</sub> = 1<br>Application info                                                                                | -   | 2.66  | -   | Mbps |
| FISO_SLOW                      | Isolated Communication Rate                                                                   | I <sub>SOFREQ</sub> = 0<br>Application info                                                                                | -   | 333.3 | -   | Kbps |

# Table 25. Isolated transmitter electrical parameters

# **3.5** Safety and diagnostic features

This paragraph lists all the safety mechanisms implemented in L9963T.

# 3.5.1 Bandgap monitor

Two BG references are used, to guarantee independency between monitor functions. In case a BG shifts in respect to the other, the device is kept under POR.



The oscillator used for the main logic functionalities and digital timings is monitored with a redundant oscillator that is electrically independent from the main one. Redundant oscillator is used just for safety purpose, in order to check a possible drift condition.

In case a failure is detected, communication is inhibited in both directions since ISOline and SPI blocks are kept disabled. If fault disappears, the device becomes fully functional again and any **BNE Short Detection** is reset, thus re-engaging the BNE output.

#### Table 26. Main oscillator electrical parameters

| Sym   | bol   | Parameters                              | Test conditions      | Min   | Тур | Max   | Unit |
|-------|-------|-----------------------------------------|----------------------|-------|-----|-------|------|
| FAUX_ | OSC   | Internal redundant Oscillator frequency |                      | 15    | 16  | 17    | MHz  |
| Freq_ | _diff | Oscillator drift detection threshold    | Guaranteed by design | +/-12 | -   | +/-22 | %    |

# **3.5.3 BNE short detection**

A short to GND/VDD detection is implemented to protect the **BNE** output buffer. If the value forced on the BNE output buffer differs from the one sampled by the CPOL input buffer for more than T<sub>BNE\_SHORT\_DET</sub>, the BNE output buffer is put into HiZ.

Automatic re-engagement of the BNE output buffer occurs upon next **Stand-by state** to **Normal state** transition (MCU needs to toggle DIS pin).

### 3.5.4 SPICLKFREQ Comparator BIST

The analog comparators used for latching **SPICLKFREQ** value are BISTed during **Trimming & Config Latch**. In case the BIST fails, the slowest SCLK configuration is chosen (250 kHz).

MCU is supposed to implement a communication timeout mechanism able to detect slower than normal communication bit rate.

# 4 Application information

57

# 4.1 ISO lines circuit - Transformer-Based insulation

The transformer-based insulation is recommended for global communication lines between different modules in a distributed BMS. It offers better insulation and higher immunity to BCI, being the transformer an intrinsic common mode filter.





| Table 27. | Transformer-Based | ISO | lines | BOM |
|-----------|-------------------|-----|-------|-----|
|           | Handron Badda     |     |       |     |

| Components            | Value | Unit | Max.<br>Tolerance | Rating | Comments                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------|-------|------|-------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>TERM</sub>     | 60    | Ω    | 10%               | 1/16 W | Termination resistance. Differential output signal amplitude can be calculated with the following equation:<br>$V_{ISO_{DIFF}} = V_{COM} \times \frac{R_{TERM}}{R_{DIFF\_ISO\_OUT}}$                                                                                                                                                                                             |
| С <sub>СМ_КНZ</sub>   | 6.8   | nF   | 10%               | 10 V   | Filter common mode noise in the kHz range (inverter and other power converters). Pole introduced is:<br>$f_{cut\_khz} = \frac{R_{ISO} \frac{1}{DIFF}}{nC_{CM\_KHZ} \times \left(\frac{R_{ISO} \frac{1}{DIFF}}{2} + R_{TERM} + 7.2 k\Omega\right)}$ Do not exceed 10 nF, otherwise common mode settling time upon ISO port enable will last too long.                             |
| С <sub>СМ_МН</sub>    | 22    | pF   | 10%               | 16 V   | Filter common mode noise in the MHz range for improved BCI immunity.<br>Pole introduced is:<br>$f_{cut\_khz} = \frac{1}{2\pi C_{CM\_MHZ} \times R_{TERM}}$ Do not exceed 47 pF, otherwise differential output signal in high frequency mode might be strongly distorted.                                                                                                         |
| C <sub>ESD_VCOM</sub> | 1     | μF   | 10%               | 16 V   | Deviate energy clamped by DESD directly to GND, preventing any ESD strike from affecting other PCB components. Total capacity on the VCOM pin must be equal to 2.2 $\mu$ F. Hence, in BMS configuration, the recommended capacity distribution is: 1 $\mu$ F as CESD_VCOM on the ISOH clamp, 1 $\mu$ F as CESD_VCOM on the ISOL clamp, 200 nF as CVCOM directly on the VCOM pin. |

| Components       | Value | Unit | Max.<br>Tolerance | Rating  | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|-------|------|-------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D <sub>ESD</sub> | -     | _    | -                 | -       | The USBLC6-2SC6Y is the recommended ESD clamp device. It also protects the circuitry from spikes caused by a sudden short to battery on the global ISO lines. Care must be taken while routing the component on the PCB in order to minimize inductive spikes upon ESD strikes. Refer to the <i>AN2689 - Protection of automotive electronics from electrical hazards, guidelines for design and component selection</i> , section 5 – PCB layout recommendations. |
| TRANSF           | -     | -    | -                 | 3.75 kV | The ESMIT-4180/A is recommended for isolated communication interface                                                                                                                                                                                                                                                                                                                                                                                               |

# 4.2 ISO lines circuit – Capacitive-Based insulation

The capacitive-based insulation is recommended for local communication lines between different L9963T in a centralized BMS. It helps reducing the bill of material, while still guaranteeing common mode filtering between stacked devices.



Figure 17. Capacitive-Based ISO lines circuit

Table 28. Capacitive-Based ISO lines BOM

| Components          | Value | Unit | Max.<br>Tolerance | Rating | Comments                                                                                                                                                                                                                                                                                                                                      |
|---------------------|-------|------|-------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>TERM</sub>   | 60    | Ω    | 10%               | 1/16 W | Termination resistance. Differential output signal amplitude can be calculated with the following equation:<br>$V_{ISO_{DIFF}} = V_{COM} \times \frac{R_{TERM}}{R_{DIFF\_ISO\_OUT}}$                                                                                                                                                          |
| С <sub>СМ_КНZ</sub> | 6.8   | nF   | 10%               | 10 V   | Filter common mode noise in the kHz range (inverter and other power converters). Pole introduced is:<br>$f_{cut\_khz} = \frac{1}{\pi C_{CM\_KHZ} \times \left(\frac{R_{ISO}_{DIFF}}{2} + T_{TERM} + 7.2 \ k\Omega\right)}$ Do not exceed 10 nF, otherwise common mode settling time upon ISO port enable will last too long. Connect to AGND. |
| C <sub>ISOP</sub>   | 47    | nF   | 10%               | 100 V  | Filters the common mode, while letting the differential mode pass. It acts as a high-pass filter with a cutoff frequency of:<br>$f_{cut} = \frac{1}{2\pi \left[ \left( \frac{R_{DIF\_ISO\_OUT}}{2} \parallel R_{TERMO} \right) + R_{TERM} \right] \times C_{ISOP}}$                                                                           |
| C <sub>ISOM</sub>   | 47    | nF   | 10%               | 100 V  | Filters the common mode, while letting the differential mode pass. It acts as a high-pass filter with a cutoff frequency of:<br>$f_{cut} = \frac{1}{2\pi \left[ \left( \frac{R_{DIF\_ISO\_OUT}}{2} \parallel R_{TERMO} \right) + R_{TERM} \right] \times C_{ISOP}}$                                                                           |



# 4.3 Communication scenarios

The following section lists the different communication scenarios where L9963T can be exploited.

# 4.3.1 Dual access ring

The dual access ring topology allows for a higher communication integrity level, guaranteeing recovery upon single open failure on communication wires. It requires 2 SPI peripherals on the MCU, an additional transceiver unit and another transformer on the MASTER PCB.



# Figure 18. Distributed BMS in dual access ring topology



# Figure 19. Centralized BMS in dual access ring topology

# 4.3.2 Generic application

Figure 20 represents a generic application scenario where a master MCU communicates with a generic slave IC located on a different PCB. Communication occurs via two L9963T:

- An L9963T configured as slave translates the SPI frames of the MCU to isolated SPI signals.
- The second L9963T on the right side is configured as SPI Master (NSLAVE = 1) pushing the frames to the slave IC, and sending the information backward.



### Figure 20. Generic application

# 4.4 Managing ISOFREQ and TXAMP pin for communicating with L9963T

Both L9963T and L9963 feature the capability of communicating with different bit rate and amplitude settings. In order to avoid losing frames upon bit rate/amplitude switching, the following indications must be followed:

- To switch both devices from low to high frequency:
- 1. Set ISOFREQ = 1
- 2. Send the command programming L9963 **iso\_freq\_sel** bit to **0b11**. L9963T will send the frame in low frequency, but L9963 will answer back in high frequency. L9963T is already configured to receive answers in high frequency and no data will be lost.
- To switch both devices from high to low frequency:
  - 1. Set ISOFREQ = 0
  - Send the command programming L9963 iso\_freq\_sel bit to 0b00. L9963T will send the frame in high frequency, but L9963 will answer back in low frequency. L9963T is already configured to receive the answers in low frequency and no data will be lost.

Switching the amplitude alters the communication SNR. In principle, L9963 and L9963T could correctly communicate even if their amplitude settings are different. However, it is recommended to configure both devices with the same amplitude in order to reach a robust SNR.

- To switch both devices from low to high amplitude:
  - 1. Set TXAMP = 1
  - 2. Send the command programming L9963 **out\_res\_tx\_iso** bit to **0b11**. L9963T will send the frame with low amplitude, but L9963 will answer back with high amplitude. L9963T is now configured to send frames with high amplitude.
- To switch both devices from high to low amplitude:
  - 1. Set TXAMP = 0
  - 2. Send the command programming L9963 **out\_res\_tx\_iso** bit to **0b00**. L9963T will send the frame with high amplitude, but L9963 will answer back with low amplitude. L9963T is now configured to send frames with low amplitude.

# 5 Mission profile

57

The following section contains the ECU mission profile considered for the L9963T. Device is Grade 2 qualified.

|             | Application      |          |
|-------------|------------------|----------|
| Ti /Th [°C] | Distribution [%] | Time [h] |
| -40         | 1                | 80       |
| 10          | 1.5              | 120      |
| 45          | 3.2              | 256      |
| 60          | 4.5              | 360      |
| 70          | 6.2              | 496      |
| 80          | 8.1              | 648      |
| 85          | 8.8              | 704      |
| 90          | 9.3              | 744      |
| 95          | 9.6              | 768      |
| 100         | 9.8              | 784      |
| 105         | 9.9              | 792      |
| 110         | 9.6              | 768      |
| 115         | 8.4              | 672      |
| 120         | 6.1              | 488      |
| 125         | 4                | 320      |
| Sum         | 100              | 8000     |

# Table 29. Ambient temperature distribution

# 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

# 6.1 SO16N (10x4x1.25 mm) package information



# Figure 21. SO16N (10x4x1.25 mm) package outline

| Symbol               |      | Dimensions in mm |       |  |  |  |  |
|----------------------|------|------------------|-------|--|--|--|--|
|                      | Min. | Тур.             | Max.  |  |  |  |  |
| A                    | -    | -                | 1.75  |  |  |  |  |
| A1                   | 0.10 | -                | 0.25  |  |  |  |  |
| A2                   | 1.25 | -                | -     |  |  |  |  |
| b                    | 0.31 | -                | 0.51  |  |  |  |  |
| С                    | 0.17 | -                | 0.25  |  |  |  |  |
| D <sup>(1)(2)</sup>  | 9.80 | 9.90             | 10.00 |  |  |  |  |
| E                    | 5.80 | 6.00             | 6.20  |  |  |  |  |
| E1 <sup>(2)(3)</sup> | 3.80 | 3.90             | 4.00  |  |  |  |  |
| е                    | -    | 1.27             | -     |  |  |  |  |
| h                    | 0.25 | -                | 0.50  |  |  |  |  |
| L                    | 0.40 | -                | 1.27  |  |  |  |  |
| k                    | 0    | -                | 8     |  |  |  |  |
| ccc                  | -    | -                | 0.10  |  |  |  |  |

### Table 30. SO16N (10x4x1.25 mm) package mechanical data

1. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm in total (both side).

2. Dimensions referred to the bottom side of the package.

3. Dimension "E1" does not include interlead flash or protrusions. Interlead flash, or protrusions or shall not exceed 0.25 mm per side.



#### Figure 22. Recommended footprint

Parts marked as ES are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted to run a qualification activity prior to any decision to use these engineering samples.

# **Revision history**

| Date        | Version | Changes                                                                                                                 |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------------|
| 08-Gen-2021 | 1       | Initial release.                                                                                                        |
| 22-Jun-2021 | 2       | Minor text changes in <i>Table 30. SO16N (10x4x1.25 mm) package mechanical data.</i><br>Removed section <i>Errata</i> . |
| 29-Mar-2022 | 3       | Minor text changes in Table 1. Pin list description.                                                                    |
| 29-Jul-2022 | 4       | Minor text changes in Table 30. SO16N (10x4x1.25 mm) package mechanical data.                                           |

# Table 31. Document revision history

# Contents

| 1 | Bloc | k diagra                               | am and pin description               | .2  |  |  |  |  |  |
|---|------|----------------------------------------|--------------------------------------|-----|--|--|--|--|--|
|   | 1.1  | Block of                               | diagram                              | . 2 |  |  |  |  |  |
|   | 1.2  | Pin des                                | scription                            | . 2 |  |  |  |  |  |
| 2 | Prod | Product electrical and thermal ratings |                                      |     |  |  |  |  |  |
|   | 2.1  | Supply                                 | ranges                               | . 5 |  |  |  |  |  |
|   | 2.2  | Operat                                 | ing range                            | . 5 |  |  |  |  |  |
|   | 2.3  | Absolu                                 | te maximum rating                    | . 6 |  |  |  |  |  |
|   | 2.4  | ESD pi                                 | rotection                            | . 6 |  |  |  |  |  |
|   | 2.5  | Tempe                                  | rature ranges and thermal data       | . 6 |  |  |  |  |  |
|   | 2.6  | Power                                  | mangement                            | . 7 |  |  |  |  |  |
| 3 | Fund | ctional o                              | description                          | .9  |  |  |  |  |  |
|   | 3.1  | Interna                                | I oscillators                        | . 9 |  |  |  |  |  |
|   | 3.2  | Pin cor                                | nfiguration                          | . 9 |  |  |  |  |  |
|   |      | 3.2.1                                  | Digital I/Os                         | . 9 |  |  |  |  |  |
|   |      | 3.2.2                                  | Analog input                         | 17  |  |  |  |  |  |
|   | 3.3  | Device                                 | functional states                    | 20  |  |  |  |  |  |
|   |      | 3.3.1                                  | L9963T FSM                           | 20  |  |  |  |  |  |
|   |      | 3.3.2                                  | Reset state                          | 22  |  |  |  |  |  |
|   |      | 3.3.3                                  | Stand-by state                       | 22  |  |  |  |  |  |
|   |      | 3.3.4                                  | Regulators enabling state            | 22  |  |  |  |  |  |
|   |      | 3.3.5                                  | Trimming and config latch            | 23  |  |  |  |  |  |
|   |      | 3.3.6                                  | Normal state                         | 23  |  |  |  |  |  |
|   |      | 3.3.7                                  | Regulators disabling state           | 23  |  |  |  |  |  |
|   |      | 3.3.8                                  | Electrical parameters - FSM          | 24  |  |  |  |  |  |
|   | 3.4  | Serial of                              | communication interface              | 24  |  |  |  |  |  |
|   |      | 3.4.1                                  | Frame input/output management        | 24  |  |  |  |  |  |
|   |      | 3.4.2                                  | Communication parameters             | 25  |  |  |  |  |  |
|   |      | 3.4.3                                  | Serial Peripheral Interface (SPI)    | 26  |  |  |  |  |  |
|   |      | 3.4.4                                  | Isolated Serial Peripheral Interface |     |  |  |  |  |  |
|   | 3.5  | Safety                                 | and diagnostic features              | 30  |  |  |  |  |  |



|     |         | 3.5.1     | Bandgap monitor                                        | . 30 |
|-----|---------|-----------|--------------------------------------------------------|------|
|     |         | 3.5.2     | Main oscillator monitor                                | . 31 |
|     |         | 3.5.3     | BNE short detection                                    | . 31 |
|     |         | 3.5.4     | SPICLKFREQ Comparator BIST                             | . 31 |
| 4   | Appli   | cation i  | nformation                                             | .32  |
|     | 4.1     | ISO line  | es circuit - Transformer-Based insulation              | . 32 |
|     | 4.2     | ISO line  | es circuit – Capacitive-Based insulation               | . 33 |
|     | 4.3     | Commu     | nication scenarios                                     | . 34 |
|     |         | 4.3.1     | Dual access ring                                       | . 34 |
|     |         | 4.3.2     | Generic application                                    | . 35 |
|     | 4.4     | Managir   | ng ISOFREQ and TXAMP pin for communicating with L9963T | . 36 |
| 5   | Missi   | on prof   | ile                                                    | .37  |
| 6   | Pack    | age info  | ormation                                               | .38  |
|     | 6.1     | SO16N     | (10x4x1.25 mm) package information.                    | . 38 |
| Rev | ision ł | nistory . |                                                        | .40  |

# List of tables

| Table 1.  | Pin list description                                                    | 3  |
|-----------|-------------------------------------------------------------------------|----|
| Table 2.  | Pin operating range                                                     | 5  |
| Table 3.  | Absolute maximum rating                                                 | 6  |
| Table 4.  | ESD protection                                                          | 6  |
| Table 5.  | Temperature ranges and thermal data                                     | 6  |
| Table 6.  | Power management.                                                       | 7  |
| Table 7.  | Device configuration according to NSLAVE pin                            | 7  |
| Table 8.  | Device oscillators                                                      | 9  |
| Table 9.  | ISOFREQ sampling strategy                                               | 11 |
| Table 10. | TXAMP sampling strategy.                                                | 14 |
| Table 11. | Digital input electrical characteristics                                | 15 |
| Table 12. | Output buffer electrical characteristics                                |    |
| Table 13. | Open drain electrical characteristics                                   | 17 |
| Table 14. | SPICLKFREQ thresholds                                                   |    |
| Table 15. | Recommended components for SPI clock frequency selection in master mode | 18 |
| Table 16. | Analog input electrical characteristics                                 |    |
| Table 17. | FSM electrical parameters                                               | 24 |
| Table 18. | Communication parameters.                                               |    |
| Table 19. | L9963T Pin used as SPI                                                  |    |
| Table 20. | SPI interface quick look                                                | 26 |
| Table 21. | SPI electrical parameters                                               |    |
| Table 22. | L9963T pins used as isolated SPI                                        | 28 |
| Table 23. | Isolated SPI quick look                                                 |    |
| Table 24. | Isolated receiver electrical parameters                                 | 29 |
| Table 25. | Isolated transmitter electrical parameters                              | 30 |
| Table 26. | Main oscillator electrical parameters.                                  | 31 |
| Table 27. | Transformer-Based ISO lines BOM                                         | 32 |
| Table 28. | Capacitive-Based ISO lines BOM.                                         |    |
| Table 29. | Ambient temperature distribution                                        |    |
| Table 30. | SO16N (10x4x1.25 mm) package mechanical data                            |    |
| Table 31. | Document revision history                                               | 10 |

# List of figures

| Figure 1.  | Block diagram                                 | 2  |
|------------|-----------------------------------------------|----|
| Figure 2.  | Pin connection diagram (top view).            | 2  |
| Figure 3.  | Supply ranges                                 | 5  |
| Figure 4.  | NSLAVE pin structure                          | 10 |
| Figure 5.  | DIS pin structure.                            | 11 |
| Figure 6.  | ISOFREQ pin structure                         | 12 |
| Figure 7.  | BNE/CPOL pin structure                        | 13 |
| Figure 8.  | TXEN/CPHA pin structure                       | 14 |
| Figure 9.  | TXAMP pin structure                           | 15 |
| Figure 10. | SPICLKFREQ thresholds.                        | 17 |
| Figure 11. | SPICLKFREQ pin structure                      | 18 |
| Figure 12. | L9963T FSM                                    | 20 |
| Figure 13. | First power up sequence                       | 21 |
| Figure 14. | Wake up sequence                              | 22 |
| Figure 15. | Isolated SPI pulse shape and logical meaning  | 29 |
| Figure 16. | Transformer-Based ISO lines circuit           | 32 |
| Figure 17. | Capacitive-Based ISO lines circuit.           | 33 |
| Figure 18. | Distributed BMS in dual access ring topology  | 34 |
| Figure 19. | Centralized BMS in dual access ring topology. | 35 |
| Figure 20. | Generic application                           | 35 |
| Figure 21. | SO16N (10x4x1.25 mm) package outline          | 38 |
| Figure 22. | Recommended footprint.                        | 39 |

#### IMPORTANT NOTICE - READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics - All rights reserved