# TMC208K, TMC28KU CMOS Multiplier 8 x 8 Bit, 45 ns, 65 ns ## **Description** The TMC208K and TMC28KU are high-speed 8 x 8 bit parallel multipliers which operate at a 45 or 65 ns cycle time (22.2 or 15.3 MHz multiplication rate). The multiplicand and multiplier are both two's complement numbers in the TMC208K and unsigned magnitude numbers in the TMC28KU, yielding a full precision 16-bit product. Individually clocked input and output registers are provided to maximize system throughput and simplify bus interfacing. These registers are constructed using positive-edge-triggered D-type flip-flops. Built with Raytheon Semiconductor La Jolla's OMICRON-CTM CMOS process, the TMC208K and TMC28KU are pin and function compatible with the MPY008H and MPY08HU yet operate with greater speeds at much less power dissipation. ### **Features** - ♦ 45 or 65 ns multiply time - 8 x 8 bit parallel multiplication with 16-bit product output - ♦ Three-state outputs - ♦ TTL compatible - Available in an 40-pin CERDIP or plastic DIP ## TMC208K - ♦ Pin compatible with MPY008H - Two's complement multiplication #### TMC28KU - Pin compatible with MPY08HU - Unsigned magnitude multiplication ## **Applications** - Array processors - ♦ Video processors - Radar signal processors - ♦ FFT processors - General purpose digital signal processors - Microcomputer/minicomputer accelerators ## **TMC208K Functional Block Diagram** ## TMC28KU Functional Block Diagram ### **Functional Description** #### General Information The TMC208K and TMC28KU have three functional sections: input registers, an asynchronous multiplier array and output registers. The input registers store the two 8-bit numbers which are to be multiplied and the instruction which controls output rounding. The rounding control is used when a single-word output is desired. Each input operand is stored independently, simplifying multiplication by a constant. The asynchronous multiplier array is a network of AND gates and adders designed to handle two's complement numbers in the TMC208K or unsigned magnitude numbers in the TMC28KU. The output registers hold the product as two 8-bit words, the Most Significant Product (MSP) and the Least Significant Product (LSP). Three-state output drivers allow the multipliers to be used on a bus, or allow the MSP and LSP to be multiplexed over the same 8-bit output lines. ### **Signal Definitions** #### **Power** Vnn, GND The TMC208K and TMC28KU operate from a single +5 Volt supply. All power and ground lines must be connected #### **Data Inputs** $X_{7-1}, Y_{7-1}$ The TMC208K has two 8-bit two's complement data inputs labeled X and Y. The TMC28KU has two 8-bit unsigned magnitude data inputs labeled X and Y. The Most Significant Bits (MSBs), X7 and Y7, carry the sign information for the two's complement notation in the TMC208K. The remaining bits are $X_{R-1}$ and YR-D with XD and YD the LSBs. The input and output formats for fractional and integer two's complement, and fractional and integer unsigned magnitude notations are shown in Figures 1 through 4. #### **Data Outputs** $P_{15-0}$ The TMC208K has a 16-bit two's complement output which is the product of the two input X and Y values. The TMC28KU has a 16-bit unsigned magnitude output which is the product of the two input X and Y values. This output is divided into two 8-bit output words, the MSP and LSP. The MSB of both the MSP and the LSP is the sign bit in the TMC208K. The input and output formats for fractional and integer two's complement, and fractional and integer unsigned magnitude notations are shown in Figures 1 through 4. Note that since +1 cannot be exactly represented in fractional two's complement notation, some provision for handling the case $(-1) \times (-1)$ must be made. The TMC208K outputs a -1 in this case. As a result, external error handling provisions may be required. #### Clocks CLK P CLK X, CLK Y The TMC208K and TMC28KU have three clock lines, one for each input register (CLK X and CLK Y) and one for the product register (CLK P). Data present at the inputs of these registers are loaded into the registers on the rising edge of the appropriate clock. In the TMC208K, the RND input is registered and clocked in on the rising edge of the logical OR of both CLK X and CLK Y. Special attention to the clock signals is required if normally HIGH clock signals are used. Problems with loading this control signal can be avoided by the use of normally LOW clocks. In the TMC28KU, the RND input is registered and clocked in on the rising edge of CLK X. #### **Controls** TRIM, TRIL TRIM and TRIL are the three-state enable lines for the MSP and the LSP. The output driver is in the high-impedance state when TRIM or TRIL is HIGH, and enabled when LOW. TRIM and TRIL are not registered. RND When RND (Round) is HIGH, a one is added to the MSB of the LSP. A one will be added to the P6 bit in the 208K or to the P7 bit in the 28KU. Note that rounding always occurs in the positive direction. In some applications this may introduce a systematic bias. The RND input is registered and used when a rounded 8-bit product is desired. #### **Package Interconnections** | Signal<br>Type | Signal<br>Name | Function | B5, N5 Package | |----------------|-------------------|------------------------|------------------| | Power | v <sub>DD</sub> | Supply Voltage | 30 | | | GND | Ground | 32 | | Data Inputs | x <sub>7-0</sub> | X Input Word | 22-15 | | | Y <sub>7-D</sub> | Y Input Word | 35-33, 31, 29-26 | | Data Outputs | P <sub>15-8</sub> | MSP Output | 36-40, 1-3 | | | P <sub>7-0</sub> | LSP Output | 7-14 | | Clocks | CLK X | X Register Clock | 23 | | | CLK Y | Y Register Clock | 24 | | | CLK P | Product Register Clock | 4 | | Controls | TRIM | MSP Three-State | 5 | | | TRIL | LSP Three-State | 6 | | | RND | Round | 25 | Figure 1. Fractional Two's Complement Notation (TMC208K) Figure 2. Integer Two's Complement Notation (TMC208K) | POINT | BINARY | | | | | | | | | | | | | | | | |------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----|----|-----------------|-----|-----------------|-----------------|-----------------|-----------------| | SIGNAL | X <sub>0</sub> | х1 | X <sub>2</sub> | Х3 | Х4 | X <sub>5</sub> | X <sub>6</sub> | X <sub>7</sub> | | | | | | | | | | DIGIT VALL | 20 | 21 | 22 | 2 <sup>3</sup> | 24 | 25 | 26 | -27 | | | | | | | | | | | | | | | | | | | | | | | | | | | | SIGNAL | Yo | Υ1 | Y <sub>2</sub> | Y3 | Y4 | Y <sub>5</sub> | Y6 | ¥7 | | | | | | | | | | DIGIT VALU | 2 <sup>0</sup> | 21 | 22 | 23 | 24 | 25 | 26 | -27 | | | | | | | | | | | | | | | | | | | | | | | | | | | | SIGNAL | P <sub>0</sub> | P <sub>1</sub> | P <sub>2</sub> | Р3 | P <sub>4</sub> | P <sub>5</sub> | P <sub>6</sub> | P7 | PB | Pg | P <sub>10</sub> | P11 | P <sub>12</sub> | P <sub>13</sub> | P <sub>14</sub> | P <sub>15</sub> | | DIGIT VALL | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 214 | 27 | 28 | 29 | 210 | 211 | 212 | 213 | .214 | | | | | | | LSP | | | | MSP | | | | | | | | Figure 3. Fractional Unsigned Magnitude Notation (TMC28KU) Figure 4. Integer Unsigned Magnitude Notation (TMC28KU) Figure 5. Timing Diagram Figure 6. Equivalent Input Circuit Figure 7. Equivalent Output Circuit Figure 8. Threshold Levels For Three-State Measurements #### **Application Discussion** #### Multiplication By A Constant Multiplication by a constant requires that the constant be loaded into the desired input register and that the register not be loaded again until a new constant is desired. The multiply cycle then consists of loading new data and strobing the output register. #### Selection Of Numeric Format Essentially, the difference between integer, mixed and fractional notation in system design is only conceptual. For example, the TMC208K and TMC28KU do not differentiate between this operation: $$6 \times 2 = 12$$ and this operation: $$(6/8) \times (2/8) = 12/64$$ The difference lies in constant scale factors (in this case, a factor of 8 in the multiplier and multiplicand and a factor of 64 in the product). However, these scale factors do have implications for hardware design. Because common design practice assigns a fixed value to any given line land input and output signals often share the same linel, the scale factors determine the connection of the output pins of any multiplier in a system. As a result, only two choices are normally made: integer or fractional notation. If integer notation is used, the LSBs of the multiplier, multiplicand and product all have the same value. If fractional notation is used, the MSBs of the multiplier, multiplie ## DC characteristics within specified operating conditions 1 | | | | Temperature Range | | | | | |------------------|------------------------------------------|---------------------------------------------------------------------------------------|-------------------|------|------|----------|-------| | | | | Star | dard | Exte | Extended | | | Parame | eter | Test Conditions | Min | Max | Min | Max | Units | | DDQ | Supply Current, Quiescent | V <sub>DD</sub> = Max, V <sub>IN</sub> = 0V | | 5 | | 5 | mA | | IDDU | Supply Current, Unloaded | V <sub>DD</sub> = Max, TRIM, TRIL = 5V, f = 10MHz | | 50 | | 50 | mA | | | | V <sub>DD</sub> - Max, TRIM, TRIL - 5V, f - 22MHz | | 100 | | 100 | mA | | կլ | Input Current, Logic LOW | V <sub>DD</sub> = Max, V <sub>IN</sub> = 0V | , | -10 | | - 10 | μA | | 1 <sub>IH</sub> | Input Current, Logic HIGH | V <sub>DD</sub> - Max, V <sub>IN</sub> - V <sub>DD</sub> | | 10 | | 10 | μΑ | | VOL | Output Voltage, Logic LOW | V <sub>DD</sub> = Min, I <sub>QL</sub> = Max | | 0.4 | | 0.4 | ٧ | | v <sub>OH</sub> | Output Voltage, Logic HIGH | V <sub>DD</sub> = Min, I <sub>OH</sub> = Max | 2.4 | | 2.4 | | ٧ | | I <sub>OZL</sub> | Hi-Z Output Leakage Current, Output LOW | V <sub>DD</sub> = Max, V <sub>IN</sub> = 0V | | -40 | | -40 | μA | | I <sub>OZH</sub> | Hi-Z Output Leakage Current, Output HIGH | V <sub>DD</sub> - Max, V <sub>IN</sub> - V <sub>DD</sub> | | 40 | | 40 | μA | | los | Short-Circuit Output Current | V <sub>DD</sub> = Max, Output HIGH, one pin to<br>ground,<br>one second duration max. | | -100 | | 100 | mA | | Ci | Input Capacitance | T <sub>A</sub> = 25°C, f = 1MHz | | 10 | | 10 | pF | | $\overline{c_0}$ | Output Capacitance | T <sub>A</sub> = 25°C, f = 1MHz | | 10 | | 10 | pF | - 1. Actual test conditions may vary from those shown, but guarantee operation as specified. - 2. 2f = 20 MHz for ETR. ### AC characteristics within specified operating conditions | | | | | Temperature Range | | | | |------------------|------------------------------------|-------------------------------------------------|-----|-------------------|-----|------|-------| | | | | | ndard | | nded | 1 | | Parame | eter | Test Conditions | Min | Max | Min | Max | Units | | t <sub>MPY</sub> | Multiply Time | V <sub>DD</sub> - Min | | | | | | | | ŀ | TMC208K, TMC28KU | | 65 | | 70 | ns | | | | TMC208K-1, TMC28KU-1 | | 45 | | 50 | ns | | <sup>t</sup> PWL | Clock Pulse Width, LOW | V <sub>DD</sub> - Min | 15 | | 15 | | ns | | <sup>t</sup> PWH | Clock Pulse Width, HIGH | V <sub>DD</sub> - Min | 15 | | 15 | | ns | | ts | Input Setup Time | TMC208K, TMC28KU | 25 | | 30 | | ns | | | | TMC208K-1, TMC28KU-1 | 20 | | 25 | | ns | | <sup>t</sup> н | Input Hold Time | | 0 | | 0 | | ns | | t <sub>D</sub> | Output Delay | V <sub>DD</sub> = Min, C <sub>LOAD</sub> = 40pF | | | | _ | | | | | TMC208K, TMC28KU | | 40 | | 45 | ns | | | | TMC208K-1, TMC28KU-1 | | 25 | | 30 | ns | | <sup>1</sup> ENA | Three-State Output Enable Delay 1 | V <sub>DD</sub> = Min, C <sub>LDAD</sub> = 40pF | | | | | | | | | TMC208K, TMC28KU | | 40 | 1 | 45 | ns | | | | TMC208K-1, TMC28KU-1 | | 20 | | 25 | ns | | <sup>t</sup> dis | Three-State Output Disable Delay 1 | V <sub>DD</sub> = Min, C <sub>LOAD</sub> = 40pF | | | | | | | | 1 | TMC208K, TMC28KU | | 40 | | 45 | ns | | | 1 | TMC208K-1, TMC28KU-1 | | 20 | | 25 | ns | Note: 1. All transitions are measured at a 1.5V level except for $t_{\mbox{DIS}}$ and $t_{\mbox{ENA}}$ Absolute maximum ratings (beyond which the device may be damaged) 1 | Supply Volta | e0.5 to +7.0V | |---------------|----------------------------------------------------------------| | Input Voltage | -0.5 to (V <sub>DD</sub> + 0.5)V | | Output | | | | Applied voltage <sup>2</sup> | | | Forced current <sup>3,4</sup> | | | Short-circuit duration (single output in HIGH state to ground) | | Temperature | | | | Operating, case | | | junction | | | Lead, soldering (10 seconds) | | | Storage -65 to +150°C | #### Notes: - Absolute maximum ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied. - 2. Applied voltage must be current limited to specified range and measured with respect to GND. - 3. Forcing voltage must be limited to specified range. - 4. Current is specified as conventional current flowing into the device. #### **Operating conditions** | • | Temperature Range | | | | | | | | |-----------------|--------------------------------|------|-------------------|------|-----|-----|------|-------| | | | | Standard Extended | | | | | [ | | Parameter | | Min | Nom | Max | Min | Nom | Max | Units | | v <sub>DD</sub> | Supply Voltage | 4.75 | 5.0 | 5.25 | 4.5 | 5.0 | 5,5 | ٧ | | VIL | Input Voltage, Logic LOW | | | 0.8 | | | 0.8 | ٧ | | VIH | Input Voltage, Logic HIGH | 2.0 | | | 2.0 | | | ٧ | | l <sub>OL</sub> | Output Current, Logic LOW | | | 4.0 | | | 4.0 | mA | | ОН | Output Current, Logic HIGH | | | -2.0 | | | -2.0 | mA | | T <sub>A</sub> | Ambient Temperature, Still Air | 0 | | 70 | | | | °C | | T <sub>C</sub> | Case Temperature | | | | -55 | | 125 | °C | ### **Ordering Information** | Product<br>Number | Temperature | Screening | Package | Package<br>Marking | |-------------------|------------------------------------|-------------|--------------------|--------------------| | TMC208KB5C | STD - T <sub>A</sub> = 0 to 70°C | Commercial | 40-pin CERDIP | 208KB5C | | TMC208KB5C1 | STD - TA = 0 to 70°C | Commercial | 40-pin CERDIP | 208KB5C1 | | TMC208KB5V | EXT - $T_C = -55$ to 125°C | MIL-STD-883 | 40-pin CERDIP | 208KB5V | | TMC208KB5V | EXT - T <sub>C</sub> = -55 to 125℃ | MIL-STD-883 | 40-pin CERDIP | 208KB5V1 | | TMC208KN5C | STD - T <sub>A</sub> = 0 to 70°C | Commercial | 40-pin Plastic DIP | 208KN5C | | TMC208KN5C1 | STD - T <sub>A</sub> = 0 to 70°C | Commercial | 40-pin Plastic DIP | 208KN5C1 | | TMC28KUB5C | STD - T <sub>A</sub> = 0 to 70℃ | Commercial | 40-pin CERDIP | 28KUB5C | | TMC28KUB5C1 | STD - T <sub>A</sub> = 0 to 70°C | Commercial | 40-pin CERDIP | 28KUB5C | | TMC28KUB5V | EXT - T <sub>C</sub> = -55 to 125℃ | MIL-STD-883 | 40-pin CERDIP | 28KUB5V | | TMC28KUB5V1 | EXT - T <sub>C</sub> = -55 to 125℃ | MIL-STD-883 | 40-pin CERDIP | 28KUB5V | | TMC28KUN5C | STD - T <sub>A</sub> = 0 to 70°C | Commercial | 40-pin Plastic DIP | 28KUN5C | | TMC28KUN5C1 | STD - $T_A = 0$ to $70^{\circ}$ C | Commercial | 40-pin Plastic DIP | 28KUN5C | | TMC208KR2C | STD - T <sub>A</sub> = 0 to 70°C | Commercial | 44 J-Lead PLCC | 208KR2C | | TMC208KR2C1 | STD - $T_A = 0$ to $70^{\circ}$ C | Commercial | 44 J-Lead PLCC | 208KR2C1 | | TMC28KUR2C | STD - T <sub>A</sub> = 0 to 70°C | Commercial | 44 J-Lead PLCC | 28KUR2 | | TMC28KUR2C1 | STD - T <sub>A</sub> = 0 to 70℃ | Commercial | 44 J-Lead PLCC | 28KUR20 | | | | | | |