



# Central Semiconductor Corp.

www.centralsemi.com

# DESCRIPTION:

The CENTRAL SEMICONDUCTOR CTLTVS5-4 is a 4-line TVS/Diode array packaged in a TLM1031 surface mount case. With its ultra low capacitance, this device was designed to protect four high speed data or transmission lines from over-voltage transients and ESD damage.

# MARKING CODE: CTL5

# FEATURES:

Low capacitance

- HDMI Interface Protection
- Tablets, Monitors, Displays, Smart Phones

• USB 3.0 Power and Data Line Protection

Ethernet Ports

**APPLICATIONS:** 

- Low clamping voltage
- Protects four I/O lines

| MAXIMUM RATINGS: (T <sub>A</sub> =25°C)            | SYMBOL                            |             | UNITS |
|----------------------------------------------------|-----------------------------------|-------------|-------|
| Peak Pulse Current (8x20µs)                        | IPP                               | 2.5         | А     |
| Peak Power Dissipation (8x20µs)                    | PPK                               | 32.5        | W     |
| Electrical Fast Transient (IEC 61000-4-4) (5x50ns) | EFT                               | 40          | А     |
| ESD Voltage (IEC 61000-4-2, Air)                   | VESD                              | 15          | kV    |
| ESD Voltage (IEC 61000-4-2, Contact)               | VESD                              | 8.0         | kV    |
| Operating and Storage Junction Temperature         | т <sub>Ј</sub> , т <sub>stg</sub> | -55 to +150 | °C    |

# ELECTRICAL CHARACTERISTICS PER DIODE: (T<sub>A</sub>=25°C)

| Maximum<br>Reverse<br>Stand-off | Break            | erse<br>down<br>tage | Maximum<br>Reverse<br>Leakage<br>Current | Maxi<br>Clamping<br>I/O to | y Voltage         | Typical<br>TLP Clamping<br>Voltage |       | Typical<br>Dynamic<br>Resistance | Maximum Off State<br>Junction Capacitance<br>(V <sub>R</sub> =0, f=1.0MHz) |            |
|---------------------------------|------------------|----------------------|------------------------------------------|----------------------------|-------------------|------------------------------------|-------|----------------------------------|----------------------------------------------------------------------------|------------|
| Voltage                         | I/O to           | GND                  | I/O to GND                               | (8x2                       | 0µs)              | (Not                               | te 1) | (Note 1)                         | I/O to GND                                                                 | I/O to I/O |
| V <sub>RWM</sub>                | V <sub>Z</sub> @ | 1.0mA                | I <sub>R</sub> @ V <sub>RWM</sub>        | V <sub>C</sub> @           | 则 I <sub>PP</sub> | V <sub>CL</sub> @ I <sub>PP</sub>  |       | R <sub>DYN</sub>                 | СJ                                                                         | СJ         |
| v                               | MIN<br>V         | MAX<br>V             | μΑ                                       | v                          | А                 | v                                  | А     | Ω                                | pF                                                                         | pF         |
| 5.0                             | 6.0              | 9.0                  | 1.0                                      | 12                         | 1.0               | 12                                 | 4.0   | 0.5                              | 0.8                                                                        | 0.4        |
| 5.0                             | 0.0              | 9.0                  | 1.0                                      | 13                         | 2.5               | 14                                 | 8.0   | 0.5                              | 0.0                                                                        | 0.4        |

Note 1: Transmission Line Pulse (TLP) conditions:  $Z_0=50\Omega$ , tp=100ns

R4 (4-September 2015)







## DIMENSIONS INCHES MILLIMETERS SYMBOL MIN MAX MIN MAX 0.037 0.041 0.95 1.05 А 2.55 В 0.096 0.100 2.45 С 0.000 0.002 0.00 0.05 D 0.018 0.022 0.45 0.55 Е 0.020 0.50 F 0.012 0.016 0.30 0.40 G 0.006 0.010 0.15 0.25

0.014 0.018 0.35

0.35 0.45 0.45 0.45 0.45 0.45

**TLM1031 CASE - MECHANICAL OUTLINE** 

LEAD CODE:

Н

| 1) I/O    | 6) N/C    |
|-----------|-----------|
| 2) I/O    | 7) N/C    |
| 3) Ground | 8) Ground |
| 4) I/O    | 9) N/C    |
| 5) I/O    | 10) N/C   |
|           |           |

MARKING CODE: CTL5

PIN CONFIGURATION



www.centralsemi.com

SCHEMATIC



R4 (4-September 2015)







# TYPICAL ELECTRICAL CHARACTERISTICS









www.centralsemi.com

R4 (4-September 2015)









**TYPICAL ELECTRICAL CHARACTERISTICS** 



# T<sub>A</sub>, Ambient Temperature (°C)

R4 (4-September 2015)

www.centralsemi.com

For the latest version of Central Semiconductor's LIMITATIONS AND DAMAGES DISCLAIMER. which is part of Central's Standard Terms and Conditions of sale, visit: www.centralsemi.com/terms

# OUTSTANDING SUPPORT AND SUPERIOR SERVICES

# PRODUCT SUPPORT

Central's operations team provides the highest level of support to insure product is delivered on-time.

- Supply management (Customer portals)
- Inventory bonding
- Consolidated shipping options

# **DESIGNER SUPPORT/SERVICES**

Central's applications engineering team is ready to discuss your design challenges. Just ask.

- Free quick ship samples (2<sup>nd</sup> day air)
- Online technical data and parametric search
- SPICE models
- Custom electrical curves
- · Environmental regulation compliance
- Customer specific screening
- Up-screening capabilities

· Custom product packing

Custom bar coding for shipments

- Special wafer diffusions
- PbSn plating options
- Package details
- Application notes
- · Application and design sample kits
- · Custom product and package development

# **REQUESTING PRODUCT PLATING**

- If requesting Tin/Lead plated devices, add the suffix "TIN/LEAD" to the part number when 1. ordering (example: 2N2222A TIN/LEAD).
- 2. If requesting Lead (Pb) Free plated devices, add the suffix " PBFREE" to the part number when ordering (example: 2N2222A PBFREE).

# CONTACT US

# **Corporate Headquarters & Customer Support Team**

Central Semiconductor Corp. 145 Adams Avenue Hauppauge, NY 11788 USA Main Tel: (631) 435-1110 Main Fax: (631) 435-1824 Support Team Fax: (631) 435-3388 www.centralsemi.com

Worldwide Field Representatives: www.centralsemi.com/wwreps

Worldwide Distributors: www.centralsemi.com/wwdistributors

