# 3.3 V Quad Channel Half-Duplex M-LVDS Driver Receiver

## Description

The NB3N401S is a 3.3 V supply Quad Multipoint Low Voltage Differential Signals (M–LVDS) line drivers and receivers. The device is TIA/EIA–899 compliant. The device offers the Type 1 receiver threshold at 0.0 V and the Type 2 receiver threshold at 0.1 V. The NB3N401S supports four independent Half Duplex bus configurations.

Each of the four sections has Pin (SEL) for selection of Type–1 and Type–2 receivers that detect the bus state with as little as 50 mV of differential input voltage over a common mode voltage range of –1 V to 3.4 V. The Type–1 receivers have near zero thresholds (±50 mV) and exhibit 25 mV of differential input voltage hysteresis to prevent output oscillations with slowly changing signals or loss of input. Type–2 receivers include an offset threshold to provide a detectable voltage under open-circuit, idle-bus, and other faults conditions.

The NB3N401S is offered in a 48 Pin 7 mm  $\times$  7 mm  $\times$  0.9 mm QFN package.

## Features

- Low-Voltage Differential 30 to 55 Ω Line Drivers and Receivers for Signaling Rates Up to 250 Mbps
- Clock Frequencies up to 125 MHz
- Type-1 Receivers Incorporate 25 mV of Hysteresis
- Type-2 Receivers Provide an Offset (100 mV)
- Compatible with TIA/EIA–899 Standard for Multipoint Data Interchange
- Controlled Driver Output Voltage Transition Times for Improved Signal Quality
- -1 V to 3.4 V Common-Mode Voltage Range Allows Data Transfer With up to 2 V of Ground Noise
- Bus Pins High Impedance when Disabled or  $V_{CC} \le 1.5 \text{ V}$
- Independent Enable for each Driver and Receiver
- Independent Select for each Type1 and Type2 Receivers
- M–LVDS Bus Power Up/Down Glitch Free
- Power Down Pin for Device Power Down
- Operating Range:  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} (3.0 \text{ to } 3.6 \text{ V})$
- Operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.
- Enhanced ESD Protection: 7 kV HBM on all the Pins
- These are Pb-Free Devices

## Applications

- Mobile Base Station Back Plane System
- Central Office Switches
- Network Switches



## **ON Semiconductor®**

www.onsemi.com





## MARKING DIAGRAM





## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 14 of this data sheet.



Figure 1. Pinout Diagram (Top View)

| Number                              | Name      | I/О Туре            | Description                                                                                                                                                                                |
|-------------------------------------|-----------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 5, 8, 12                         | DE1-DE4   | INPUT               | Driver Enable Pins – Separate for each Driver, (HIGH = Active, LOW = High Z Output). This Pin will be pulled internally to Logic LOW when left open                                        |
| 2, 11, 15, 16,<br>24, 37, 45, 46    | VCC       |                     | Power Supply Pins. Pins must be connected to power supply to guarantee proper operations                                                                                                   |
| 3, 9, 13, 47                        | A1–A4     | M–LVDS Input/Output | Transceiver Input/Output Pins                                                                                                                                                              |
| 4, 10, 14, 48                       | B1–B4     | M–LVDS Input/Output | Transceiver Invert Input/Output Pins                                                                                                                                                       |
| 6, 7, 18, 23, 27,<br>31, 34, 38, 43 | GND       |                     | Ground Pins. All pins must be connected to Ground to guarantee proper operations                                                                                                           |
| 19, 21, 40, 42                      | RE1-RE4   | INPUT               | Receiver Enable Pins – Separate for each Receiver, (LOW = Active, HIGH = High Z Output). This Pin will be pulled internally to Logic HIGH when left open                                   |
| 20, 22, 39, 41                      | SEL1-SEL4 | INPUT               | Failsafe Enable Pins. Separate for each Receiver section. LOW = Type 1<br>Receiver Input, HIGH = Type 2 Receiver Input. This Pin will be pulled internally<br>to Logic HIGH when left open |
| 25, 28, 32, 35                      | D1-D4     | LVCMOS INPUT        | Driver Input Pins                                                                                                                                                                          |
| 26, 29, 33, 36                      | R1-R4     | LVCMOS OUTPUT       | Receiver Output Pins                                                                                                                                                                       |
| 30                                  | PDN       | INPUT               | Power Down Pin. When pulled Low, Device powers down. (HIGH = Active, LOW = High Z Output). This Pin will be pulled internally to Logic LOW when left open.                                 |
| GNDPAD                              |           |                     | Exposed PAD – Must be connected to GND on the PCB for proper device operation                                                                                                              |
| 17, 44                              | NC        |                     | No Connect (Pins must be left open)                                                                                                                                                        |



Figure 2. Block Diagram

| TYPE1    |                                                             | Inputs |      |        | Ou     | tput |  |
|----------|-------------------------------------------------------------|--------|------|--------|--------|------|--|
| Receiver | $V_{ID} = V_A - V_B$                                        | RE     | SEL  | PDN    |        | R    |  |
|          | V <sub>ID</sub> > 35 mV                                     | L      | L    | н      | [      | Н    |  |
|          | $-35 \text{ mV} \le \text{V}_{\text{ID}} \le 35 \text{ mV}$ | L      | L    | н      |        | ?    |  |
|          | V <sub>ID</sub> < 35 mV                                     | L      | L    | н      |        | L    |  |
|          | Open                                                        | L      | L    | н      |        | ?    |  |
|          | Х                                                           | Open   | Х    | н      |        | Z    |  |
|          | Х                                                           | Х      | Х    | L      |        | Z    |  |
|          | Х                                                           | Н      | Х    | Н      |        | Z    |  |
| TYPE2    |                                                             | Inputs | •    |        | Ou     | tput |  |
| Receiver | $V_{ID} = V_A - V_B$                                        | RE     | SEL  | PDN    | R      |      |  |
|          | V <sub>ID</sub> > 150 mV                                    | L      | Н    | Н      | H<br>? | 1    |  |
|          | $50 \text{ mV} \le \text{V}_{\text{ID}} \le 150 \text{ mV}$ | L      | Н    | Н      |        | ?    |  |
|          | V <sub>ID</sub> < 50 mV                                     | L      | Н    | н      |        | L    |  |
|          | Open                                                        | L      | н    | н      |        | L    |  |
|          | Х                                                           | Open   | Х    | н      |        | Z    |  |
|          | Х                                                           | Н      | Х    | н      |        | Z    |  |
|          | Х                                                           | Х      | Х    | L      |        | Z    |  |
|          | Inputs                                                      | Inputs |      | Enable |        | tput |  |
|          | D                                                           |        | DE   |        | Α      | В    |  |
|          | L                                                           |        | Н    |        | L      | Н    |  |
| Driver   | Н                                                           |        | Н    |        | Н      | L    |  |
|          | OPEN                                                        |        | Н    |        | L      | Н    |  |
|          | Х                                                           |        | OPEN |        | Z      | Z    |  |
|          | Х                                                           |        | L    |        | Z      | Z    |  |

## Table 2. DEVICE FUNCTION TABLE

\*H = HIGH, L = LOW, Z = High Impedance, X Don't Care, ? = Indeterminate (Transition State)

### Table 3. ATTRIBUTES (Note 1)

|                                            | Characteristics                                         | JEDEC Standard JS-001-2014) All Pins |                                   |
|--------------------------------------------|---------------------------------------------------------|--------------------------------------|-----------------------------------|
| ESD Protection                             | Human Body Model (JEDEC Standard JS-001-2014)           | ,                                    | ±7 kV                             |
|                                            | Charged Device Model (JEDEC Standard 22, Method C101–D) | All Pins                             | ±1500 V                           |
| Moisture Sensitivity (N                    | ote 1)                                                  |                                      | Level 3                           |
| Flammability Rating<br>Oxygen Index: 28 to | 34                                                      |                                      | UL-94 Code V-0 A 1/8"<br>28 to 34 |
| Meets or Exceeds JED                       | EC Spec EIA/JESD78 IC Latch-Up Test                     |                                      |                                   |

1. For additional information, see Application Note AND8003/D.

#### Table 4. MAXIMUM RATINGS (Note 1)

| Symbol           | Parameter                               | Condition              | Rating                                                                                  | Unit |
|------------------|-----------------------------------------|------------------------|-----------------------------------------------------------------------------------------|------|
| V <sub>CC</sub>  | Supply Voltage                          |                        | $-0.5 \leq V_{CC} \leq 4.0$                                                             | V    |
| V <sub>IN</sub>  | Input Voltage                           | D, DE, RE, SEL<br>A, B | $\begin{array}{c} -0.5 \leq V_{IN} \leq 4.0 \\ -1.8 \leq V_{IN} \leq 4.0 \end{array}$   | V    |
| V <sub>OUT</sub> | Output Voltage                          | R<br>A or B            | $\begin{array}{c} -0.3 \leq V_{OUT} \leq 4.0 \\ -1.8 \leq V_{OUT} \leq 4.0 \end{array}$ | V    |
| T <sub>A</sub>   | Operating Temperature Range, Industrial |                        | -40 to +85                                                                              | °C   |
| TJ               | Maximum Junction Temperature            |                        | 140                                                                                     | °C   |
| T <sub>STG</sub> | Storage Temperature Range               |                        | -65 to +150                                                                             | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and not valid simultaneously.

If stress limits are exceeded device functional operation is not implied, damage may occur and reliability may be affected.

### **Table 5. THERMAL CHARACTERISTICS**

| Symbol         | Parameter                              | Condition                                                                        | Rating    | Unit |
|----------------|----------------------------------------|----------------------------------------------------------------------------------|-----------|------|
| $\theta_{JP}$  | Thermal Resistance (Junction-to-Pad)   | (Note 2)                                                                         | 1.5 (Тур) | °C/W |
| θJC            | Thermal Resistance (Junction-to-Case)  | (Note 2)                                                                         | 16 (Тур)  | °C/W |
| $\theta_{JB}$  | Thermal Resistance (Junction-to-Board) | (Note 2)                                                                         | 11 (Тур)  | °C/W |
| P <sub>D</sub> | Power Dissipation                      | RE = 0 V, DE = 0 V, CL = 15 pF,<br>VID = 400 mV, 125 MHz,<br>All Other Pins Open | 382 (Max) | mW   |

2. JEDEC standard multilayer board - 2S2P (2 signal, 2 power).

## Table 6. DC CHARACTERISTICS (V\_{CC} = 3.3 V $\pm 0.3$ V, GND = 0 V, T\_A -40°C TO +85°C)

| Symbol           |                            | Parameter                            | Test Conditions                                                                                                                                                                | Min  | Тур | Max | Unit |
|------------------|----------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| ICC              | Power<br>Supply<br>Current | Driver Only                          | Receiver Disabled, Driver Enabled, RE and DE at $V_{CC}$ , $R_L$ = 50 $\Omega$ , 125 MHz, All Others Open, PDN = High                                                          |      |     | 76  | mA   |
|                  |                            | Both Driver and Receiver<br>Disabled | Driver and Receiver Disabled, $\overline{RE}$ at V <sub>CC</sub> ,<br>DE at 0 V, R <sub>L</sub> = No Load, 125 MHz, All Others<br>Open, PDN = High                             |      |     | 10  |      |
|                  |                            | Both Driver and Receiver<br>Enabled  | Driver and Receiver Enabled, $\overline{RE}$ at 0 V,<br>DE at V <sub>CC</sub> , R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 15 pF, 125 MHz,<br>All Others Open, PDN = High |      |     | 165 |      |
|                  |                            | Receiver Only                        | Receiver Enabled, Driver Disabled, RE and DE at 0 V, $R_L$ = 50 $\Omega$ , $C_L$ = 15 pF, 125 MHz, All Others Open, PDN = High                                                 |      |     | 100 |      |
| PDN              | Power D                    | own (PDN = L)                        |                                                                                                                                                                                | -    | -   | 5   | mA   |
| VIH              | Input HIG                  | GH Voltage                           |                                                                                                                                                                                | 2    | -   | VCC | V    |
| V <sub>IL</sub>  | Input LO                   | W Voltage                            |                                                                                                                                                                                | GND  | -   | 0.8 | V    |
| V <sub>BUS</sub> | Voltage a                  | at any Bus Terminal VA. VB           |                                                                                                                                                                                | -1.4 | -   | 3.8 | V    |
| VID              | Magnituc                   | le of Differential Input Voltage     |                                                                                                                                                                                | 0.05 | -   | VCC | V    |

| Symbol              | Parameter                                                                                                | Test Conditions                                                                                                                                                                                                                                        | Min                 | Тур | Max                | Unit |
|---------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|--------------------|------|
| US INPUT            | AND OUTPUT                                                                                               |                                                                                                                                                                                                                                                        | 1                   |     |                    |      |
| I <sub>A</sub>      | Receiver or Transceiver with Driver<br>Disabled Input Current                                            | $V_A = 3.8 V, V_B = 1.2 V$<br>$V_A = -1.4 V, V_B = 1.2 V$                                                                                                                                                                                              | _<br>_32            | -   | 32<br>-            | μΑ   |
| Ι <sub>Β</sub>      | Receiver or Transceiver with Driver<br>Disabled Input Current                                            |                                                                                                                                                                                                                                                        | _<br>_32            |     | 32<br>-            | μA   |
| I <sub>AB</sub>     | Receiver or Transceiver with Driver Disabled Differential Input Current $(I_A - I_B)$                    | $V_A = V_B, -1.4 \text{ V} \le V_A \le 3.8 \text{ V}$                                                                                                                                                                                                  | -4                  | -   | 4                  | μΑ   |
| I <sub>AOFF</sub>   | Receiver or Transceiver Power-Off Input<br>Current                                                       | $ \begin{array}{l} V_A = 3.8 \ V, \ V_B = 1.2 \ V, \ 0 \ V \leq V_{CC} \leq 1.5 \ V \\ V_A = -1.4 \ V, \ V_B = 1.2 V, \ 0 \ V \leq V_{CC} \leq 1.5 \ V \end{array} $                                                                                   | _<br>_32            | _   | 32<br>-            | μΑ   |
| I <sub>BOFF</sub>   | Receiver or Transceiver Power-Off Input<br>Current                                                       | $ \begin{array}{l} {\sf V}_B = 3.8 \ {\sf V}, \ {\sf V}_A = 1.2 {\sf V}, \ 0 \ {\sf V} \leq {\sf V}_{CC} \leq 1.5 \ {\sf V} \\ {\sf V}_B = -1.4 \ {\sf V}, \ {\sf V}_A = 1.2 {\sf V}, \ 0 \ {\sf V} \leq {\sf V}_{CC} \leq 1.5 \ {\sf V} \end{array} $ | _<br>_32            | _   | 32<br>-            | μA   |
| I <sub>ABOFF</sub>  | Receiver or Transceiver Power-Off<br>Differential Input Current (I <sub>AOFF</sub> – I <sub>BOFF</sub> ) | $ \begin{array}{l} V_{A} = V_{B}, \ 0 \ V \leq V_{CC} \leq 1.5 \ V, \\ -1.4 \ V \leq V_{A} \leq 3.8 \ V \end{array} $                                                                                                                                  | -4                  | -   | 4                  | μΑ   |
| C <sub>A</sub>      | Transceiver with Driver Disabled Input Capacitance                                                       | $V_A = 0.4 \sin (30e^{6\pi t}) + 0.5 V$ , $V_B = 1.2 V$                                                                                                                                                                                                | -                   | 5   | -                  | pF   |
| C <sub>B</sub>      | Transceiver with Driver Disabled Input Capacitance                                                       | $V_B = 0.4 \sin (30e^{6\pi t}) + 0.5 V, V_A = 1.2 V$                                                                                                                                                                                                   | -                   | 5   | -                  | pF   |
| C <sub>AB</sub>     | Transceiver with Driver Disabled<br>Differential Input Capacitance                                       | V <sub>AB</sub> = 0.4 sin (30e <sup>6πt</sup> )                                                                                                                                                                                                        | -                   | -   | 3                  | pF   |
| C <sub>A/B</sub>    | Transceiver with Driver Disabled Input Capacitance Balance $(C_A/C_B)$                                   |                                                                                                                                                                                                                                                        | 0.99                | -   | 1.01               |      |
| RIVER               |                                                                                                          |                                                                                                                                                                                                                                                        |                     |     | •                  |      |
| V <sub>AB</sub>     | Differential Output Voltage Amplitude<br>(A, B)                                                          | (Figure 5)                                                                                                                                                                                                                                             | 480                 | -   | 650                | mV   |
| $\Delta  V_{AB} $   | Change in Differential Output Voltage<br>Amplitude between Logic states (A, B)                           | (Figure 5)                                                                                                                                                                                                                                             | -50                 | -   | 50                 | mV   |
| V <sub>OS(SS)</sub> | Steady State Common Mode Output<br>Voltage (A, B)                                                        | (Figure 8)                                                                                                                                                                                                                                             | 0.7                 | -   | 1.1                | V    |
| $\Delta V_{OS(SS)}$ | Change in Steady state Common Mode<br>Output Voltage between Logic states<br>(A, B)                      | (Figure 8)                                                                                                                                                                                                                                             | -50                 | -   | 50                 | mV   |
| V <sub>OS(PP)</sub> | Peak to Peak Common Mode Output<br>Voltage (A, B)                                                        | (Figure 8)                                                                                                                                                                                                                                             | -                   | -   | 150                | mV   |
| V <sub>AOC</sub>    | Maximum Steady State Open Circuit<br>Output Voltage (A, B)                                               | (Figure 7)                                                                                                                                                                                                                                             | 0                   | -   | 2.4                | V    |
| V <sub>BOC</sub>    | Maximum Steady State Open Circuit<br>Output Voltage (A, B)                                               | (Figure 7)                                                                                                                                                                                                                                             | 0                   | -   | 2.4                | V    |
| V <sub>P(H)</sub>   | Voltage Overshoot Low to High Level<br>Output (A, B)                                                     | (Figure 9)                                                                                                                                                                                                                                             | -                   | -   | 1.2V <sub>SS</sub> | V    |
| V <sub>P(L)</sub>   | Voltage Overshoot High to Low Level<br>Output (A, B)                                                     | (Figure 9)                                                                                                                                                                                                                                             | -0.2V <sub>SS</sub> | -   | -                  | V    |
| I <sub>IH</sub>     | High Level Input Current (D, DE)                                                                         | $V_{IH} = 2 V \text{ to } V_{CC}$                                                                                                                                                                                                                      | -                   | -   | 10                 | μA   |
| IIL                 | Low Level Input Current (D, DE)                                                                          | V <sub>IL</sub> = GND to 0.8 V                                                                                                                                                                                                                         | -                   | -   | 10                 | μΑ   |
| I <sub>OS</sub>     | Differential Short Circuit Output Current<br>Amplitude (A, B)                                            | (Figure 6)                                                                                                                                                                                                                                             | -                   | -   | 24                 | mA   |
|                     |                                                                                                          |                                                                                                                                                                                                                                                        |                     |     |                    |      |

## Table 7. ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = 3.3 V ±0.3 V, GND = 0 V, T<sub>A</sub> -40°C to +85°C)

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. External DC Source when used for measurement to have low Ripple/Noise at board input.

| Table 7. ELECTRICAL CHARACTERISTICS (V <sub>CC</sub> = 3.3 V ±0.3 V, GND = 0 V, T <sub>A</sub> -40°C to +85°C) (continued) | ) |
|----------------------------------------------------------------------------------------------------------------------------|---|
|----------------------------------------------------------------------------------------------------------------------------|---|

| Symbol           | Parameter                                                    | Test Conditions                          | Min       | Тур     | Max       | Unit |  |  |
|------------------|--------------------------------------------------------------|------------------------------------------|-----------|---------|-----------|------|--|--|
| RECEIVER         | RECEIVER                                                     |                                          |           |         |           |      |  |  |
| V <sub>IT+</sub> | +ve Going Differential Input Voltage<br>Threshold (A,B)      | Type 1 (Table 8)<br>Type 2 (Table 9)     |           |         | 35<br>150 | mV   |  |  |
| V <sub>IT-</sub> | -ve Going Differential Input Voltage<br>Threshold (A,B)      | Type 1 (Table 8)<br>Type 2 (Table 9)     | -35<br>50 |         |           | mV   |  |  |
| V <sub>HYS</sub> | Differential Input Voltage Hysteresis<br>[VIT+ – VIT–] (A,B) | Type 1 (Table 8)<br>Type 2 (Table 9)     | -<br>-    | 25<br>0 | -<br>-    | mV   |  |  |
| V <sub>OH</sub>  | High Level Output Voltage (R)                                | I <sub>OH</sub> = -8 mA                  | 2.4       | -       | -         | V    |  |  |
| V <sub>OL</sub>  | Low Level Output Voltage (R)                                 | I <sub>OL</sub> = 8 mA                   | -         | -       | 0.4       | V    |  |  |
| I <sub>IH</sub>  | High Level Input Current (RE)                                | $V_{IH} = 2 V \text{ to } V_{CC}$        | -10       | -       | -         | μΑ   |  |  |
| IIL              | Low Level Input Current (RE)                                 | $V_{IL} = GND \text{ to } 0.8 \text{ V}$ | -10       | -       | -         | μΑ   |  |  |
| I <sub>OZ</sub>  | High Impedance Output Current (R)                            | $V_{O} = 0 V \text{ or } V_{CC}$         | -10       | -       | 15        | μΑ   |  |  |

External DC Source when used for measurement to have low Ripple/Noise at board input.

### **DRIVER SWITCHING**

| t <sub>pLH</sub>      | Propagation Delay time, Low to High Level Output       | (Figure 9)                                                                                                                          | 1.3 | 1.9 | 2.4 | ns |
|-----------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|----|
| t <sub>pHL</sub>      | Propagation Delay time, High to Low<br>Level Output    | (Figure 9)                                                                                                                          | 1.3 | 1.9 | 2.4 | ns |
| t <sub>r</sub>        | Differential Output Signal Rise Time                   | (Figure 9)                                                                                                                          | 0.9 | -   | 2   | ns |
| t <sub>f</sub>        | Differential Output Signal Fall Time                   | (Figure 9)                                                                                                                          | 0.9 | -   | 2.2 | ns |
| t <sub>SK(o)</sub>    | Output Skew                                            | (Figure 9)                                                                                                                          | -   | -   | 200 | ps |
| t <sub>SK(pp)</sub>   | Pulse skew   t <sub>PHL</sub> – t <sub>PLH</sub>       | (Figure 9)                                                                                                                          | -   | -   | 150 | ps |
| t <sub>SK(pp)</sub>   | Device to Device Skew (Note 2)                         | (Figure 9)                                                                                                                          | _   | -   | 300 | ps |
| T <sub>JIT(per)</sub> | Periodic Jitter RMS (1 Standard deviation)<br>(Note 1) | 125 MHz Clock Input, $t_r = t_f = 0.5$ ns (10% to 90%), Switching on All Channels (Figure 10)                                       | -   | _   | 2   | ps |
| T <sub>JIT(cc)</sub>  | Cycle to Cycle Jitter RMS<br>(Note 1)                  | 125 MHz Clock Input, $t_r = t_f = 0.5$ ns (10% to 90%), Switching on All Channels (Figure 10)                                       | -   | -   | 9   | ps |
| T <sub>JIT(det)</sub> | Deterministic Jitter<br>(Note 1)                       | Switching on All Channels, 250 Mbps $2^{15}$ –1<br>PRBS Input, t <sub>r</sub> = t <sub>f</sub> = 0.5 ns (10% to 90%)<br>(Figure 10) | -   | -   | 290 | ps |
| T <sub>JIT(r)</sub>   | Random Jitter<br>(Note 1)                              | Switching on All Channels, 250 Mbps $2^{15}$ –1<br>PRBS Input, t <sub>r</sub> = t <sub>f</sub> = 0.5 ns (10% to 90%)<br>(Figure 10) | -   | -   | 16  | ps |
| t <sub>pZH</sub>      | Enable Time, High Impedance to High<br>Level Output    | (Figure 11)                                                                                                                         | -   | -   | 7   | ns |
| t <sub>pZL</sub>      | Enable Time, High Impedance to Low<br>Level Output     | (Figure 11)                                                                                                                         | -   | -   | 7   | ns |
| t <sub>pHZ</sub>      | Disable Time, High Level to High<br>Impedance Output   | (Figure 11)                                                                                                                         | -   | -   | 7   | ns |
| t <sub>pLZ</sub>      | Disable Time, Low Level to High<br>Impedance Output    | (Figure 11)                                                                                                                         | -   | -   | 7   | ns |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Jitter is ensured by Design and characterization
 t<sub>SK(pp)</sub> is the amplitude of the difference in propagation delay time between any specified terminals of two Devices that operates with same Power Supply Voltage, test circuits at same temperature and having identical packages.

| Symbol                | Parameter                                                               | Test Conditions                                                                                           | Min  | Тур       | Max        | Unit |
|-----------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-----------|------------|------|
| RECEIVER              | SWITCHING                                                               |                                                                                                           |      |           |            |      |
| t <sub>pLH</sub>      | Propagation Delay time, Low to High Level Output                        | C <sub>L</sub> = 15 pF (Figure 12)                                                                        | 2.5  | 4.5       | 6.4        | ns   |
| t <sub>pHL</sub>      | Propagation Delay time, High to Low Level Output                        | C <sub>L</sub> = 15 pF (Figure 12)                                                                        | 2.5  | 4.5       | 6.4        | ns   |
| t <sub>r</sub>        | Output Signal Rise Time                                                 | C <sub>L</sub> = 15 pF (Figure 12)                                                                        | 1.4  | -         | 2.65       | ns   |
| t <sub>f</sub>        | Output Signal Fall Time                                                 | C <sub>L</sub> = 15 pF (Figure 12)                                                                        | 1.15 | -         | 2.35       | ns   |
| t <sub>SK(o)</sub>    | Output Skew                                                             | C <sub>L</sub> = 15 pF (Figure 12)                                                                        | -    | -         | 350        | ps   |
| t <sub>SK(pp)</sub>   | Pulse Skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  )<br>Type 1<br>Type 2 | C <sub>L</sub> = 15 pF (Figure 12)                                                                        | -    | 35<br>150 | 210<br>700 | ps   |
| t <sub>SK(pp)</sub>   | Device to Device Skew (Note 2)                                          | C <sub>L</sub> = 15 pF (Figure 12)                                                                        | I    | -         | 800        | ps   |
| T <sub>JIT(per)</sub> | Periodic Jitter RMS<br>(1 Standard Deviation) (Note 1)                  | 125 MHz Clock Input, $t_r = t_f = 0.5$ ns (10% to 90%), Switching on All Channels (Figure 13)             | _    | -         | 6          | ps   |
| T <sub>JIT(cc)</sub>  | Cycle to Cycle Jitter RMS (Note 1)                                      | 125 MHz Clock Input, $t_r = t_f = 0.5$ ns<br>(10% to 90%), Switching on All Channels<br>(Figure 13)       | -    | -         | 13         | ps   |
| T <sub>JIT(det)</sub> | Deterministic Jitter (Note 1)<br>Type 1<br>Type 2                       | Switching on All Channels, 250 Mbps $2^{15}$ –1 PRBS Input, $t_r = t_f = 0.5$ ns (10% to 90%) (Figure 13) | -    |           | 800<br>945 | ps   |
| T <sub>JIT(r)</sub>   | Random Jitter (Note 1)<br>Type 1<br>Type 2                              | Switching on All Channels, 250 Mbps $2^{15}$ –1 PRBS Input, $t_r = t_f = 0.5$ ns (10% to 90%) (Figure 13) | -    |           | 90<br>65   | ps   |
| t <sub>pZH</sub>      | Enable Time, High Impedance to High Level Output                        | C <sub>L</sub> = 15 pF (Figure 14)                                                                        | -    | -         | 15         | ns   |
| t <sub>pZL</sub>      | Enable Time, High Impedance to Low Level Output                         | C <sub>L</sub> = 15 pF (Figure 14)                                                                        | -    | -         | 15         | ns   |
| t <sub>pHZ</sub>      | Disable Time, High Level to High<br>Impedance Output                    | C <sub>L</sub> = 15 pF (Figure 14)                                                                        | _    | -         | 10         | ns   |
| t <sub>pLZ</sub>      | Disable Time, Low Level to High<br>Impedance Output                     | C <sub>L</sub> = 15 pF (Figure 14)                                                                        | -    | -         | 10         | ns   |

## Table 7. ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = $3.3 \text{ V} \pm 0.3 \text{ V}$ , GND = 0 V, T<sub>A</sub> – $40^{\circ}$ C to + $85^{\circ}$ C) (continued)

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
1. Jitter is ensured by Design and characterization
2. t<sub>SK(pp)</sub> is the amplitude of the difference in propagation delay time between any specified terminals of two Devices that operates with same Power Supply Voltage, test circuits at same temperature and having identical packages.



Figure 3. Receiver Voltage and Current Definitions

## Table 8. TYPE 1 RECEIVER INPUT THRESHOLD TEST VOLTAGES

| Applied         | Voltages        | Resulting Differential Input Voltage | Resulting Common Mode Input Voltage | Receiver |
|-----------------|-----------------|--------------------------------------|-------------------------------------|----------|
| V <sub>IA</sub> | V <sub>IB</sub> | V <sub>ID</sub>                      | V <sub>IC</sub>                     | Output   |
| 2.400           | 0.000           | 2.400                                | 1.200                               | Н        |
| 0.000           | 2.400           | -2.400                               | 1.200                               | L        |
| 3.400           | 3.365           | 0.035                                | 3.3825                              | Н        |
| 3.365           | 3.400           | -0.035                               | 3.3825                              | L        |
| -0.965          | -1.000          | 0.035                                | -0.9825                             | Н        |
| -1.000          | -0.965          | -0.035                               | -0.9825                             | L        |

\*H = High Level, L = Low Level, Output State assumes Receiver is Enabled ( $\overline{RE} = L$ )

## Table 9. TYPE 2 RECEIVER INPUT THRESHOLD TEST VOLTAGES

| Applied Voltages |                 | Resulting Differential Input Voltage Resulting Common Mode Input Voltage |                 | Receiver |
|------------------|-----------------|--------------------------------------------------------------------------|-----------------|----------|
| VIA              | V <sub>IB</sub> | V <sub>ID</sub>                                                          | V <sub>IC</sub> | Output   |
| 2.400            | 0.000           | 2.400                                                                    | 1.200           | Н        |
| 0.000            | 2.400           | -2.400                                                                   | 1.200           | L        |
| 3.400            | 3.25            | 0.150                                                                    | 3.325           | Н        |
| 3.400            | 3.35            | 0.050                                                                    | 3.375           | L        |
| -0.850           | -1.000          | 0.150                                                                    | -0.925          | Н        |
| -0.950           | -1.000          | 0.050                                                                    | -0.975          | L        |

\*H = High Level, L = Low Level, Output State assumes Receiver is Enabled ( $\overline{RE} = L$ )











Figure 6. Driver Short-Circuit Test Circuit



Figure 7. Maximum Steady State Output Voltage



Notes:

- 1. All Input pulses are supplied by a Generator having characteristics as follows:  $t_f$  or  $t_f \le 1$  ns, pulse frequency = 1 MHz & Duty cycle = 50 ±5%. 2. Capacitor values indicated is inclusive of fixture and instrumentation Capacitance with 20 mm of the D.U.T. and are ±20%.
- 3. All Resistors are metal Film, Surface Mount, ±1% and located within 20 mm of the D.U.T.

4. The measurement of V<sub>OS(pp)</sub> is made on Test equipment with a -3 dB Bandwidth of at least 1 GHz.

#### Figure 8. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



Notes:

- 1. All Input pulses are supplied by a Generator having characteristics as follows:  $t_f$  or  $t_f \le 1$  ns, pulse frequency = 1 MHz & Duty cycle = 50 ±5%.
- Capacitor values indicated is inclusive of fixture and instrumentation Capacitance with 20 mm of the D.U.T. and are ±20%. 2.
- 3. All Resistors are metal Film, Surface Mount, ±1% and located within 20 mm of the D.U.T.

The measurement is made on Test equipment with a -3 dB Bandwidth of at least 1 GHz. 4.

#### Figure 9. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



- Instrument used for generating Input Pulses and for Jitter measurement Agilent 15433B BERT Stimulus, Tektronix DPO70804 running 1. TDSJIT3 application software.
- Period Jitter and Cycle to Cycle Jitter measured using a 125 MHz 50 ±1% Duty Cycle Clock Input over 75K samples. 2.
- 3. Deterministic Jitter and Random Jitter are measured using 250 Mbps  $2^{15} 1$  PRBS Input, measured over BER =  $10^{-12}$

#### Figure 10. Driver Jitter Measurement Waveforms



Notes:

- 1. All Input pulses are supplied by a Generator having characteristics as follows:  $t_f$  or  $t_f \le 1$  ns, pulse frequency = 1 MHz & Duty cycle = 50 ±5%. 2. Capacitor values indicated is inclusive of fixture and instrumentation Capacitance with 20 mm of the D.U.T. and are ±20%.
- 3. All Resistors are metal Film, Surface Mount, ±1% and located within 20 mm of the D.U.T.
- 4. The measurement is made on Test equipment with a -3 dB Bandwidth of at least 1 GHz.

#### Figure 11. Driver Enable and Disable Time Circuit and Definitions



Notes:

1. All Input pulses are supplied by a Generator having characteristics as follows:  $t_f$  or  $t_f \le 1$  ns, pulse frequency = 1 MHz & Duty cycle = 50 ±5%. The measurement is made on Test equipment with a -3 dB Bandwidth of at least 1 GHz. 2.

#### Figure 12. Receiver Timing Test Circuit Waveforms



Notes:

- 1. Instrument used for generating Input Pulses and for Jitter measurement Agilent 15433B BERT Stimulus, Tektronix DPO70804 running TDSJIT3 application software. 2. Period Jitter and Cycle to Cycle Jitter measured using a 125 MHz 50  $\pm$ 1% Duty Cycle Clock Input over 75K samples. 3. Deterministic Jitter and Random Jitter are measured using 250 Mbps 2<sup>15</sup> – 1 PRBS Input, measured over BER = 10<sup>-12</sup>

Figure 13. Receiver Jitter Measurement Waveforms



Notes:

1. All Input pulses are supplied by a Generator having characteristics as follows:  $t_f$  or  $t_f \le 1$  ns, pulse frequency = 1 MHz & Duty cycle = 50 ±5%. 2. All Resistors are metal Film, Surface Mount, ±1% and located within 20 mm of the D.U.T. 3.  $C_L$  is combination of 20% tolerance low-loss Ceramic Surface Mount Capacitor and fixture Capacitance within 20 mm of the D.U.T.

### Figure 14. Receiver Enable/Disable Time Test Circuit and Waveforms

## EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



Figure 15. Input and Output Schematic Diagrams

#### **ORDERING INFORMATION**

| Device        | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NB3N401SMNTXG | QFN48<br>(Pb–Free) | 2,500 / Tape & Reel   |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





| DOCUMENT NUMBER:                                                                                                                                                      | 98AON06578G Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|--|
| DESCRIPTION:                                                                                                                                                          | QFN48 7X7, 0.50P                                                                                                                                                                                |  | PAGE 1 OF 1 |  |  |  |
| ON Semiconductor and Marca tedemories of Semiconductor Components Induction 11 C day ON Semiconductor or its subsidiaries in the United States and/or other sountries |                                                                                                                                                                                                 |  |             |  |  |  |

ON Semiconductor and we are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

### North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative