

# **MOSFET** - Power, Single N-Channel, WDFN8 25 V, 1.3 mΩ, 150 A

# NTTFS1D8N02P1E

#### **Features**

- Small Footprint for Compact Design
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- DC-DC Converters
- Power Load Switch
- Notebook Battery Management

## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                                                           |            |                            | Symbol                            | Value          | Unit |
|-----------------------------------------------------------------------------------------------------|------------|----------------------------|-----------------------------------|----------------|------|
| Drain-to-Source Volta                                                                               | $V_{DSS}$  | 25                         | V                                 |                |      |
| Gate-to-Source Volta                                                                                | ge         |                            | V <sub>GS</sub>                   | +16, -12       | V    |
| Continuous Drain<br>Current Reuc                                                                    |            | T <sub>C</sub> = 25°C      | I <sub>D</sub>                    | 150            | Α    |
| (Note 1)                                                                                            | Steady     | T <sub>C</sub> = 85°C      | 1                                 | 108            |      |
| Power Dissipation $R_{\theta JC}$ (Note 1)                                                          | State      | T <sub>C</sub> = 25°C      | P <sub>D</sub>                    | 46             | W    |
| Continuous Drain<br>Current R <sub>0.1A</sub>                                                       |            | T <sub>A</sub> = 25°C      | I <sub>D</sub>                    | 36             | Α    |
| (Notes 1, 3)                                                                                        | Steady     | T <sub>A</sub> = 85°C      |                                   | 26             |      |
| Power Dissipation R <sub>θJA</sub> (Notes 1, 3)                                                     | State      | T <sub>A</sub> = 25°C      | P <sub>D</sub>                    | 2.7            | W    |
| Continuous Drain<br>Current R <sub>BJA</sub>                                                        |            | T <sub>A</sub> = 25°C      | I <sub>D</sub>                    | 20             | Α    |
| (Notes 2, 3)                                                                                        | Steady     | T <sub>A</sub> = 85°C      | 1                                 | 14             |      |
| Power Dissipation R <sub>θJA</sub> (Notes 2, 3)                                                     | State      | T <sub>A</sub> = 25°C      | P <sub>D</sub>                    | 0.8            | W    |
| Pulsed Drain Current                                                                                | $T_A = 25$ | °C, t <sub>p</sub> = 10 μs | I <sub>DM</sub>                   | 508            | Α    |
| Single Pulse Drain-to-Source Avalanche<br>Energy (I <sub>L(pk)</sub> = 48.3 A, L = 0.1 mH) (Note 4) |            |                            | E <sub>AS</sub>                   | 117            | mJ   |
| Operating Junction and Storage Temperature Range                                                    |            |                            | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+150 | °C   |
| Lead Temperature Sol<br>dering Purposes (1/8"                                                       |            |                            | TL                                | 260            | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Surface-mounted on FR4 board using a 1 in 2 pad size, 2 oz Cu pad.
- 2. Surface-mounted on FR4 board using minimum pad size, 2 oz Cu pad.
- The entire application environment impacts the thermal resistance values shown.
   They are not constants and are only valid for the particular conditions noted.
   Actual continuous current will be limited by thermal & electro– mechanical application board design. R<sub>θCA</sub> is determined by the user's board design.
- 4. 100% UIS tested at L = 0.1 mH,  $I_{AV}$  = 32 A.

| V <sub>(BR)DSS</sub> | V <sub>(BR)DSS</sub> R <sub>DS(ON)</sub> MAX |       |
|----------------------|----------------------------------------------|-------|
| 25 V                 | 1.3 mΩ @ 10 V                                | 450.4 |
|                      | 1.8 mΩ @ 4.5 V                               | 150 A |

#### **NMOS**





#### WDFN8 (Power33) CASE 483AW

2EMN = Specific Device Code A = Assembly Location

Y = Year WW = Work Week ZZ = Assembly Lot Code

#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

#### THERMAL RESISTANCE RATINGS

| Parameter                                                    |                                          |                                                          |                        |                 | ol   | Max  | Unit       |
|--------------------------------------------------------------|------------------------------------------|----------------------------------------------------------|------------------------|-----------------|------|------|------------|
| Junction-to-Case - Steady State (Note 1)                     |                                          |                                                          |                        |                 | ;    | 2.7  | °C/W       |
| Junction-to-Ambient - Steady State (Note                     | e 1)                                     |                                                          |                        | $R_{\theta JA}$ |      | 47   | 1          |
| Junction-to-Ambient - Steady State (Note                     | e 2)                                     |                                                          |                        | $R_{\theta JA}$ |      | 152  | 1          |
| ELECTRICAL CHARACTERISTICS                                   | T <sub>J</sub> = 25°C unless o           | otherwise specified)                                     |                        |                 | •    |      |            |
| Parameter                                                    | Symbol                                   | Test Condi                                               | tion                   | Min             | Тур  | Max  | Unit       |
| OFF CHARACTERISTICS                                          |                                          |                                                          |                        |                 |      |      |            |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                     | $V_{GS} = 0 \text{ V}, I_D =$                            | = 1 mA                 | 25              |      |      | V          |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /<br>T <sub>J</sub> | I <sub>D</sub> = 1 mA, ref to 25°C                       |                        |                 | 16   |      | mV/°C      |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                         | $V_{GS} = 0 \text{ V}, \qquad T_{J} = 25$                |                        |                 |      | 10   |            |
|                                                              |                                          | V <sub>DS</sub> = 20 V                                   | T <sub>J</sub> = 125°C |                 |      | 100  | μΑ         |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                         | $V_{DS} = 0 \text{ V}, V_{GS} = +$                       | 16 V, –12 V            |                 |      | ±100 | ±nA        |
| ON CHARACTERISTICS (Note 5)                                  |                                          |                                                          |                        |                 |      |      |            |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                      | $V_{GS} = V_{DS}, I_D = 660 \mu A$                       |                        | 1.2             |      | 2.0  | V          |
| Threshold Temperature Coefficient                            | V <sub>GS(TH)</sub> /T <sub>J</sub>      | I <sub>D</sub> = 660 μA, ref                             | f to 25°C              |                 | -4.4 |      | mV/°C      |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                      | V <sub>GS</sub> = 10 V                                   | I <sub>D</sub> = 17 A  |                 | 1.05 | 1.3  | <b>~</b> 0 |
|                                                              |                                          | V <sub>GS</sub> = 4.5 V                                  | I <sub>D</sub> = 13 A  |                 | 1.3  | 1.8  | mΩ         |
| Forward Transconductance                                     | 9FS                                      | V <sub>DS</sub> = 5 V, I <sub>D</sub>                    | = 17 A                 |                 | 118  |      | S          |
| Gate Resistance                                              | R <sub>G</sub>                           | T <sub>A</sub> = 25°                                     | С                      |                 | 0.6  |      | Ω          |
| CHARGES & CAPACITANCES                                       |                                          |                                                          |                        |                 |      |      |            |
| Input Capacitance                                            | C <sub>ISS</sub>                         | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 13 V, f = 1 MHz |                        |                 | 2980 |      |            |
| Output Capacitance                                           | C <sub>OSS</sub>                         |                                                          |                        |                 | 805  |      | pF         |
| Reverse Capacitance                                          | C <sub>RSS</sub>                         |                                                          |                        |                 | 41   |      |            |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                      |                                                          |                        |                 | 17.1 |      |            |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                       | V15 V V1                                                 | 0)/  47.1              |                 | 4    |      |            |

# SWITCHING CHARACTERISTICS, $V_{GS} = 4.5 V$ (Note 5)

Gate-to-Drain Charge

Total Gate Charge

Gate-to-Source Charge

| Turn-On Delay Time  | t <sub>d(ON)</sub>  |                                                  | 21.3 |    |
|---------------------|---------------------|--------------------------------------------------|------|----|
| Rise Time           | t <sub>r</sub>      | V <sub>GS</sub> = 4.5 V, V <sub>DD</sub> = 13 V, | 8    |    |
| Turn-Off Delay Time | t <sub>d(OFF)</sub> | $I_D = 17 \text{ A}, R_G = 6 \Omega$             | 30   | ns |
| Fall Time           | t <sub>f</sub>      |                                                  | 7    |    |

 $Q_{GD}$ 

 $\mathsf{Q}_{\mathsf{GS}}$ 

 $Q_{G(TOT)}$ 

 $V_{GS}$  = 4.5 V,  $V_{DS}$  = 13 V;  $I_D$  = 17 A

 $V_{GS}$  = 10 V,  $V_{DS}$  = 13 V;  $I_D$  = 17 A

2.7

7

39

nC

## SWITCHING CHARACTERISTICS, V<sub>GS</sub> = 10 V (Note 5)

| Turn-On Delay Time  | t <sub>d(ON)</sub>  |                                                 | 13  |    |
|---------------------|---------------------|-------------------------------------------------|-----|----|
| Rise Time           | t <sub>r</sub>      | V <sub>GS</sub> = 10 V, V <sub>DD</sub> = 13 V, | 2.8 | 20 |
| Turn-Off Delay Time | t <sub>d(OFF)</sub> | $I_D$ = 17 A, $R_G$ = 6 $\Omega$                | 44  | ns |
| Fall Time           | t <sub>f</sub>      |                                                 | 5.4 |    |

#### SOURCE-TO-DRAIN DIODE CHARACTERISTICS

| Forward Diode Voltage   | $V_{SD}$        | V <sub>GS</sub> = 0 V,                   | $T_J = 25^{\circ}C$    | 0.77 | 1.2 | \/ |
|-------------------------|-----------------|------------------------------------------|------------------------|------|-----|----|
|                         |                 | I <sub>S</sub> = 17 A                    | T <sub>J</sub> = 125°C | 0.61 |     | V  |
| Reverse Recovery Time   | t <sub>RR</sub> | V <sub>GS</sub> = 0 V, dl/dt = 100 A/μs, |                        | 34   |     | ns |
| Reverse Recovery Charge | $Q_{RR}$        | I <sub>S</sub> = 17 A                    |                        | 22   |     | nC |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>5.</sup> Switching characteristics are independent of operating junction temperatures.

#### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance vs. Gate-to-Source Voltage



Figure 4. On-Resistance vs. Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature



Figure 6. Drain-to-Source Leakage Current vs. Voltage

#### **TYPICAL CHARACTERISTICS**



Figure 7. Capacitance Variation



Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Safe Operating Area



Figure 12.  $I_{\mbox{\scriptsize PEAK}}$  vs. Time in Avalanche

#### **TYPICAL CHARACTERISTICS**



Figure 13. Thermal Characteristics

#### **ORDERING INFORMATION**

| Device         | Marking | Package            | Shipping <sup>†</sup> |
|----------------|---------|--------------------|-----------------------|
| NTTFS1D8N02P1E | 2EMN    | WDFN8<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Α

5

TOP VIEW

FRONT VIEW

В

aaa C

SEE DETAIL 'A'

2X



TERMINAL #1

INDEX AREA

(D/2 X E/2)

☐ aaa C

#### WDFN8 3.30x3.30x0.75, 0.65P CASE 483AW ISSUE B

**DATE 22 MAR 2024** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2018.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JEP95 SEC. 3 SPP-12. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD, EMBEDDED METAL OR MARKED FEATURE.
- ©COPLANARITY APPLIES TO THE EXPOSED PADS AS WELL AS THE TERMINALS.
- SEATING PLANE IS DEFINED BY THE TERMINALS. 'A1' IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.





BOTTOM VIEW

# LAND PATTERN RECOMMENDATION



\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

| DIM | MIL      | LIMETE   | RS   |  |  |
|-----|----------|----------|------|--|--|
|     | MIN      | NOM      | MAX  |  |  |
| Α   | 0.70     | 0.75     | 0.80 |  |  |
| A1  |          |          | 0.05 |  |  |
| A3  | -        | 0.20 REF |      |  |  |
| b   | 0.27     | 0.32     | 0.37 |  |  |
| D   | 3.30 BSC |          |      |  |  |
| D2  | 2.17     | 2.27     | 2.37 |  |  |
| E   | 3.30 BSC |          |      |  |  |
| E2  | 1.56     | 1.66     | 1.76 |  |  |
| е   | (        | 0.65 BSC | )    |  |  |
| e1  |          | 1.95 BSC | ;    |  |  |
| K   | 0.90     |          |      |  |  |
| L   | 0.30     | 0.40     | 0.50 |  |  |
| aaa | 0.10     |          |      |  |  |
| bbb | 0.10     |          |      |  |  |
| ccc | 0.10     |          |      |  |  |
| ddd | 0.05     |          |      |  |  |
| eee |          | 0.05     |      |  |  |

# GENERIC MARKING DIAGRAM\*

XXXX AYWW XXXX = Specific Device Code A = Assembly Location

Y = Year

WW = Work Week

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON13672G               | Electronic versions are uncontrolled except when accessed directly from the Document He<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | WDFN8 3.30x3.30x0.75, 0.6 | 65P                                                                                                                                                                        | PAGE 1 OF 1 |  |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales