











LMV761, LMV762, LMV762Q-Q1

SNOS998I - FEBRUARY 2002 - REVISED OCTOBER 2015

# LMV76x and LMV762Q-Q1 Low-Voltage, Precision Comparator With Push-Pull Output

### **Features**

- $V_S = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ , Typical Values Unless
- Input Offset Voltage 0.2 mV
- Input Offset Voltage (Maximum Over Temp) 1 mV
- Input Bias Current 0.2 pA
- Propagation Delay (OD = 50 mV) 120 ns
- Low Supply Current 300 µA
- CMRR 100 dB
- PSRR 110 dB
- Extended Temperature Range -40°C to +125°C
- Push-Pull Output
- Ideal for 2.7-V and 5-V Single-Supply Applications
- Available in Space-Saving Packages:
  - 6-Pin SOT-23 (Single With Shutdown)
  - 8-Pin SOIC (Single With Shutdown)
  - 8-Pin SOIC and VSSOP (Dual Without Shutdown)
- LMV762Q-Q1 is Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to +125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 1C
  - Device CDM ESD Classification Level M2

# 2 Applications

- Portable and Battery-Powered Systems
- Scanners
- Set-Top Boxes
- High-Speed Differential Line Receiver
- Window Comparators
- **Zero-Crossing Detectors**
- **High-Speed Sampling Circuits**
- Automotive

# 3 Description

The LMV76x devices are precision comparators intended for applications requiring low noise and low input offset voltage. The LMV761 single has a shutdown pin that can be used to disable the device and reduce the supply current. The LMV761 is available in a space-saving 6-pin SOT-23 or 8-Pin SOIC package. The LMV762 dual is available in 8-pin SOIC or VSSOP package. The LMV762Q-Q1 is available VSSOP and SOIC packages.

These devices feature a CMOS input and push-pull output stage. The push-pull output stage eliminates the need for an external pullup resistor.

The LMV76x are designed to meet the demands of small size, low power and high performance required by portable and battery-operated electronics.

The input offset voltage has a typical value of 200 µV at room temperature and a 1-mV limit over temperature.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE BODY SIZE (NOM |                   |  |  |
|-------------|------------------------|-------------------|--|--|
| LMV761      | SOIC (8)               | 4.90 mm × 3.91 mm |  |  |
|             | SOT-23 (6)             | 2.90 mm × 1.60 mm |  |  |
| LMV762      | SOIC (8)               | 4.90 mm × 3.91 mm |  |  |
| LMV762Q-Q1  | VSSOP (8)              | 3.00 mm × 3.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Threshold Detector



# Vos vs Vcc



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



| Table of Conten | ts |
|-----------------|----|
|-----------------|----|

| 1 | Features 1                                                        |    | 7.2 Functional Block Diagram                     | 11 |
|---|-------------------------------------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                                                    |    | 7.3 Feature Description                          |    |
| 3 | Description 1                                                     |    | 7.4 Device Functional Modes                      | 12 |
| 4 | Revision History2                                                 | 8  | Application and Implementation                   | 13 |
| 5 | Pin Configuration and Functions                                   |    | 8.1 Application Information                      | 13 |
| 6 | Specifications4                                                   |    | 8.2 Typical Application                          | 13 |
| U | 6.1 Absolute Maximum Ratings                                      | 9  | Power Supply Recommendations                     | 15 |
|   | 6.2 ESD Ratings: LMV761, LMV762                                   | 10 | Layout                                           | 15 |
|   | 6.3 ESD Ratings: LMV762Q-Q15                                      |    | 10.1 Layout Guidelines                           | 15 |
|   | 6.4 Recommended Operating Conditions                              |    | 10.2 Layout Example                              | 15 |
|   | 6.5 Thermal Information                                           | 11 | Device and Documentation Support                 | 16 |
|   | 6.6 2.7-V Electrical Characteristics                              |    | 11.1 Documentation Support                       | 16 |
|   | 6.7 5-V Electrical Characteristics                                |    | 11.2 Community Resources                         | 16 |
|   | 6.8 2-V Switching Characteristics                                 |    | 11.3 Trademarks                                  | 16 |
|   | 6.9 5-V Switching Characteristics                                 |    | 11.4 Electrostatic Discharge Caution             | 16 |
|   | 6.10 Typical Characteristics8                                     |    | 11.5 Glossary                                    | 16 |
| 7 | Detailed Description         11           7.1 Overview         11 | 12 | Mechanical, Packaging, and Orderable Information | 16 |
|   | 7.1 Overview 11                                                   |    |                                                  |    |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision H (March 2013) to Revision I

**Page** 

### Changes from Revision G (March 2013) to Revision H

Page

Submit Documentation Feedback



# 5 Pin Configuration and Functions





### **Pin Functions for SOT-23**

| PIN |                | T/05 | DECORIDEION             |  |  |
|-----|----------------|------|-------------------------|--|--|
| NO. | NAME           | TYPE | DESCRIPTION             |  |  |
| 1   | +IN            | 1    | Noninverting input      |  |  |
| 2   | V-             | Р    | Negative power terminal |  |  |
| 3   | -IN            | 1    | nverting input          |  |  |
| 4   | OUT            | 0    | Output                  |  |  |
| 5   | SDB            | I    | Shutdown (active low)   |  |  |
| 6   | V <sup>+</sup> | Р    | Positive power terminal |  |  |

### LMV761 (Single) D Package 8-Pin SOIC Top View



# Pin Functions for SOIC (Single)

| PIN |                | TYPE | DESCRIPTION                           |  |  |  |
|-----|----------------|------|---------------------------------------|--|--|--|
| NO. | NAME           | ITPE | DESCRIPTION                           |  |  |  |
| 1   | N/C            | _    | No Connect (not internally connected) |  |  |  |
| 2   | -IN            | 1    | Inverting Input                       |  |  |  |
| 3   | +IN            | 1    | Noninverting Input                    |  |  |  |
| 4   | V-             | Р    | Negative Power Terminal               |  |  |  |
| 5   | SDB            | 1    | Shutdown (active low)                 |  |  |  |
| 6   | OUT            | 0    | Output                                |  |  |  |
| 7   | V <sup>+</sup> | Р    | Positive Power Terminal               |  |  |  |
| 8   | N/C            | _    | No Connect (not internally connected) |  |  |  |

Product Folder Links: LMV761 LMV762 LMV762Q-Q1

Copyright © 2002–2015, Texas Instruments Incorporated

Submit Documentation Feedback



### LMV762, LMV762Q-Q1 (Dual) DBV or DGK Package 8-Pin SOIC or VSSOP Top View



### Pin Functions for SOIC and VSSOP (Dual)

| PIN |                | TVDE | DESCRIPTION                  |  |  |
|-----|----------------|------|------------------------------|--|--|
| NO. | NAME           | TYPE | DESCRIPTION                  |  |  |
| 1   | OUTA           | 0    | Channel A Output             |  |  |
| 2   | -INA           | I    | Channel A Inverting Input    |  |  |
| 3   | +INA           | I    | Channel A Noninverting Input |  |  |
| 4   | V-             | Р    | Negative Power Terminal      |  |  |
| 5   | +INB           | I    | Channel B Noninverting Input |  |  |
| 6   | -INB           | I    | Channel B Inverting Input    |  |  |
| 7   | OUTB           | 0    | Channel B Output             |  |  |
| 8   | V <sup>+</sup> | Р    | Positive Power Terminal      |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

See (1)(2)

|                                                   |                                       | MIN      | MAX     | UNIT |
|---------------------------------------------------|---------------------------------------|----------|---------|------|
| Supply voltage (V <sup>+</sup> – V <sup>-</sup> ) |                                       |          | 5.5     | V    |
| Differential input voltage                        |                                       | Supply \ | /oltage |      |
| Voltage between any two pins Supply Voltage       |                                       | /oltage  |         |      |
| Output short circuit duration (3)                 | Current at input pin                  |          | ±5      | mA   |
| Soldering information                             | Infrared or convection (20 sec.)      |          | 235     | °C   |
|                                                   | Wave soldering (10 sec.) (Lead temp)  |          | 260     | °C   |
| Junction temperature                              |                                       |          | 150     | °C   |
| Storage temperature, T <sub>st</sub>              | Storage temperature, T <sub>stg</sub> |          | 150     | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) Applies to both single supply and split supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output current in excess of ±25 mA over long term may adversely affect reliability.

Product Folder Links: LMV761 LMV762 LMV762Q-Q1

Submit Documentation Feedback



### 6.2 ESD Ratings: LMV761, LMV762

|                    |                                                        |               | VALUE | UNIT |
|--------------------|--------------------------------------------------------|---------------|-------|------|
| )                  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (2) | ± 2000        | \/    |      |
| V <sub>(ESD)</sub> | Electrostatic discharge <sup>(1)</sup>                 | Machine model | ± 200 | V    |

- (1) Unless otherwise specified human body model is 1.5 k $\Omega$  in series with 100 pF. Machine model 200 pF.
- (2) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 ESD Ratings: LMV762Q-Q1

|                                  |                         |                                                         | VALUE  | UNIT |
|----------------------------------|-------------------------|---------------------------------------------------------|--------|------|
| V <sub>(ESD)</sub> Electrostatic | Clastrostatia diagharma | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ± 2000 |      |
|                                  | Electrostatic discharge | Machine model                                           | ± 200  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.4 Recommended Operating Conditions

|                                                   | MIN | MAX  | UNIT |
|---------------------------------------------------|-----|------|------|
| Supply voltage (V <sup>+</sup> – V <sup>-</sup> ) | 2.7 | 5.25 | V    |
| Temperature range                                 | -40 | 125  | °C   |

### 6.5 Thermal Information

|                 |                                            | LMV761   | LMV762, LI   |             |      |
|-----------------|--------------------------------------------|----------|--------------|-------------|------|
|                 | THERMAL METRIC <sup>(1)</sup>              | D (SOIC) | DBV (SOT-23) | DGK (VSSOP) | UNIT |
|                 |                                            | 8 PINS   | 6 PINS       | 8 PINS      |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 190      | 265          | 235         | °C/W |

- For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.
- (2) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>) R<sub>θ,JA</sub>. All numbers apply for packages soldered directly into a PCB.

### 6.6 2.7-V Electrical Characteristics

Unless otherwise specified, all limited ensured for  $T_J = 25^{\circ}C$ ,  $V_{CM} = V^+ / 2$ ,  $V^+ = 2.7 \text{ V}$ ,  $V^- = 0 \text{ V}^-$ .

|                 | PARAMETER                                   | TES.                                                        | T CONDITIONS                                    | MIN <sup>(1)</sup> | TYP <sup>(2)</sup>   | MAX <sup>(1)</sup> | UNIT |
|-----------------|---------------------------------------------|-------------------------------------------------------------|-------------------------------------------------|--------------------|----------------------|--------------------|------|
| V               | land offertuals                             |                                                             |                                                 |                    | 0.2                  |                    | \/   |
| V <sub>OS</sub> | Input offset voltage                        | apply at the tempe                                          | rature extremes (3)                             |                    | mV                   | mv                 |      |
| I <sub>B</sub>  | Input bias current <sup>(4)</sup>           |                                                             |                                                 |                    | 0.2                  | 50                 | pА   |
| Ios             | Input offset current <sup>(4)</sup>         |                                                             |                                                 |                    | 0.001                | 5                  | pA   |
| CMRR            | Common-mode rejection ratio                 | 0 V < V <sub>CM</sub> < V <sub>CC</sub> - 1.3 V             |                                                 | 80                 | 100                  |                    | dB   |
| PSRR            | Power supply rejection ratio                | $V^{+} = 2.7 \text{ V to 5 V}$                              |                                                 | 80                 | 110                  |                    | dB   |
| CMVR            | Input common-mode voltage range             | CMRR > 50 dB                                                | apply at the temperature extremes (3)           | -0.3               |                      | 1.5                | V    |
|                 | Output swing high                           | $I_L = 2 \text{ mA}, V_{ID} = 20$                           | I <sub>L</sub> = 2 mA, V <sub>ID</sub> = 200 mV |                    | V <sup>+</sup> – 0.1 |                    | V    |
| Vo              | Output swing low                            | I <sub>L</sub> = −2 mA, V <sub>ID</sub> = −200 mV           |                                                 |                    | 90                   | 250                | mV   |
|                 | Output short circuit current <sup>(5)</sup> | Sourcing, V <sub>O</sub> = 1.35 V, V <sub>ID</sub> = 200 mV |                                                 | 6                  | 20                   |                    | m ^  |
| Isc             | Output Short circuit current                | Sinking, $V_0 = 1.35 \text{ V}, V_{ID} = -200 \text{ mV}$   |                                                 | 6                  | 15                   |                    | mA   |

- (1) All limits are specified by testing or statistical analysis.
- (2) Typical values represent the most likely parametric norm.
- (3) Maximum temperature ensured range is −40°C to +125°C.
- (4) Specified by design.

(5) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. See *Recommended Operating Conditions* for information on temperature de-rating of this device. Absolute Maximum Rating indicate junction temperature limits beyond which the device may be permanently degraded, either mechanically or electrically.

Product Folder Links: LMV761 LMV762 LMV762Q-Q1

Copyright © 2002–2015, Texas Instruments Incorporated

Submit Documentation Feedback



# 2.7-V Electrical Characteristics (continued)

Unless otherwise specified, all limited ensured for  $T_J = 25^{\circ}C$ ,  $V_{CM} = V^+ / 2$ ,  $V^+ = 2.7 \text{ V}$ ,  $V^- = 0 \text{ V}^-$ .

|                          | PARAMETER                                 | TEST CONDITIONS                               | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |
|--------------------------|-------------------------------------------|-----------------------------------------------|--------------------|--------------------|--------------------|------|
|                          | Supply current LMV761 (single comparator) |                                               |                    | 275                | 700                | μΑ   |
| I <sub>S</sub>           | LMV762, LMV762Q-Q1 (both                  |                                               |                    | 550                |                    |      |
|                          | comparators)                              | apply at the temperature extremes (3)         |                    |                    | 1400               | μA   |
| I <sub>OUT LEAKAGE</sub> | Output leakage I at shutdown              | $\overline{SD}$ = GND, $V_O$ = 2.7 V          |                    | 0.2                |                    | μΑ   |
| I <sub>S LEAKAGE</sub>   | Supply leakage I at shutdown              | $\overline{SD} = GND, V_{CC} = 2.7 \text{ V}$ |                    | 0.2                | 2                  | μΑ   |

### 6.7 5-V Electrical Characteristics

Unless otherwise specified, all limited ensured for T<sub>J</sub> = 25°C, V<sub>CM</sub> = V<sup>+</sup> / 2, V<sup>+</sup> = 5 V, V<sup>-</sup> = 0 V<sup>-</sup>.

|                          | PARAMETER                                   | TEST (                                | CONDITIONS                            | MIN <sup>(1)</sup>    | TYP <sup>(2)</sup>   | MAX <sup>(1)</sup> | UNIT |
|--------------------------|---------------------------------------------|---------------------------------------|---------------------------------------|-----------------------|----------------------|--------------------|------|
| .,                       | land effect values                          |                                       |                                       |                       | 0.2                  |                    | \/   |
| V <sub>OS</sub>          | Input offset voltage                        | apply at the tempera                  | ature extremes (3)                    |                       |                      | 1                  | mV   |
| I <sub>B</sub>           | Input bias current <sup>(4)</sup>           |                                       |                                       |                       | 0.2                  | 50                 | pА   |
| I <sub>OS</sub>          | Input offset current (4)                    |                                       |                                       |                       | 0.01                 | 5                  | рА   |
| CMRR                     | Common-mode rejection ratio                 | $0 V < V_{CM} < V_{CC} - 1$           | 1.3 V                                 | 80                    | 100                  |                    | dB   |
| PSRR                     | Power supply rejection ratio                | V <sup>+</sup> = 2.7 V to 5 V         |                                       | 80                    | 110                  |                    | dB   |
| CMVR                     | Input common-mode voltage range             | CMRR > 50 dB                          | apply at the temperature extremes (3) | -0.3                  |                      | 3.8                | V    |
| V                        | Output swing high                           | $I_L = 4 \text{ mA}, V_{ID} = 200$    | ) mV                                  | V <sup>+</sup> - 0.35 | V <sup>+</sup> - 0.1 |                    | V    |
| Vo                       | Output swing low                            | $I_L = -4 \text{ mA}, V_{ID} = -2$    | 200 mV                                |                       | 120                  | 250                | mV   |
|                          | Output about almost assument (5)            | Sourcing, V <sub>O</sub> = 2.5 V      | V, V <sub>ID</sub> = 200 mV           | 6                     | 60                   |                    | Λ    |
| I <sub>SC</sub>          | Output short circuit current <sup>(5)</sup> | Sinking, $V_0 = 2.5 \text{ V}$ ,      | V <sub>ID</sub> = −200 mV             | 6                     | 40                   |                    | mA   |
|                          | Supply current LMV761 (single comparator)   |                                       |                                       |                       | 225                  | 700                | μΑ   |
| I <sub>S</sub>           | LMV762, LMV762Q-Q1                          |                                       |                                       |                       | 450                  |                    |      |
|                          | (both comparators)                          | apply at the temperature extremes (3) |                                       |                       |                      | 1400               | μΑ   |
| I <sub>OUT LEAKAGE</sub> | Output leakage I at shutdown                | $\overline{SD} = GND, V_O = 5$        | V                                     |                       | 0.2                  |                    | μΑ   |
| I <sub>S LEAKAGE</sub>   | Supply leakage I at shutdown                | $\overline{SD} = GND, V_{CC} = 5$     | V                                     |                       | 0.2                  | 2                  | μΑ   |

<sup>(1)</sup> All limits are specified by testing or statistical analysis.

Submit Documentation Feedback

<sup>(2)</sup> Typical values represent the most likely parametric norm.

<sup>(3)</sup> Maximum temperature ensured range is −40°C to +125°C.

<sup>(4)</sup> Specified by design.

<sup>(5)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. See *Recommended Operating Conditions* for information on temperature de-rating of this device. Absolute Maximum Rating indicate junction temperature limits beyond which the device may be permanently degraded, either mechanically or electrically.



# 6.8 2-V Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                   | TEST CONDITIONS   | MIN | TYP | MAX | UNIT |
|-------------------|-----------------------------|-------------------|-----|-----|-----|------|
|                   | Propagation delay           | Overdrive = 5 mV  |     | 270 |     |      |
| t <sub>PD</sub>   | $R_L = 5.1 \text{ k}\Omega$ | Overdrive = 10 mV |     | 205 |     | ns   |
|                   | $C_L = 50 pF$               | Overdrive = 50 mV |     | 120 |     |      |
| t <sub>SKEW</sub> | Propagation delay skew      |                   |     | 5   |     | ns   |
| t <sub>r</sub>    | Output rise time            | 10% to 90%        |     | 1.7 |     | ns   |
| t <sub>f</sub>    | Output fall time            | 90% to 10%        |     | 1.8 |     | ns   |
| t <sub>on</sub>   | Turnon time from shutdown   |                   |     | 6   |     | μs   |

# 6.9 5-V Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                   | TEST CONDITIONS   | MIN | TYP | MAX | UNIT |
|-------------------|-----------------------------|-------------------|-----|-----|-----|------|
|                   | Propagation delay           |                   |     |     |     |      |
| $t_{PD}$          | $R_L = 5.1 \text{ k}\Omega$ | Overdrive = 10 mV |     | 190 |     | ns   |
|                   | $C_L = 50 \text{ pF}$       | Overdrive = 50 mV |     | 120 |     |      |
| t <sub>SKEW</sub> | Propagation delay skew      |                   |     | 5   |     | ns   |
| t <sub>r</sub>    | Output rise time            | 10% to 90%        |     | 1.7 |     | ns   |
| t <sub>f</sub>    | Output fall time            | 90% to 10%        |     | 1.5 |     | ns   |
| t <sub>on</sub>   | Turnon time from shutdown   |                   |     | 4   |     | μs   |

Product Folder Links: LMV761 LMV762 LMV762Q-Q1

# TEXAS INSTRUMENTS

# 6.10 Typical Characteristics





# **Typical Characteristics (continued)**



Product Folder Links: LMV761 LMV762 LMV762Q-Q1

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**



Product Folder Links: LMV761 LMV762 LMV762Q-Q1

**Transition** 

**Transition** 



# **Detailed Description**

### 7.1 Overview

The LMV76x family of precision comparators is available in a variety of packages and is ideal for portable and battery-operated electronics.

To minimize external components, the LMV76x family features a push-pull output stage where the output levels are power-supply determined. In addition, the LMV761 (single) features an active-low shutdown pin that can be used to disable the device and reduce the supply current.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Basic Comparator

A basic comparator circuit is used to convert analog input signals to digital output signals. The comparator compares an input voltage (VIN) at the noninverting input to the reference voltage (VREF) at the inverting pin. If  $V_{IN}$  is less than  $V_{REF}$  the output  $(V_O)$  is low  $(V_{OL})$ . However, if  $V_{IN}$  is greater than  $V_{REF}$ , the output voltage  $(V_O)$  is high  $(V_{OH})$ .



Figure 19. Basic Comparator Without Hysteresis



Figure 20. Basic Comparator

# 7.3.2 Hysteresis

The basic comparator configuration may oscillate or produce a noisy output if the applied differential input is near the input offset voltage of the comparator, which tends to occur when the voltage on one input is equal or very close to the other input voltage. Adding hysteresis can prevent this problem. Hysteresis creates two switching thresholds (one for the rising input voltage and the other for the falling input voltage). Hysteresis is the voltage difference between the two switching thresholds. When both inputs are nearly equal, hysteresis causes one input to effectively move quickly past the other. Thus, moving the input out of the region in which oscillation may occur.

Product Folder Links: LMV761 LMV762 LMV762Q-Q1



### Feature Description (continued)

Hysteresis can easily be added to a comparator in a noninverting configuration with two resistors and positive feedback Figure 22. The output will switch from low to high when  $V_{IN}$  rises up to  $V_{IN1}$ , where  $V_{IN1}$  is calculated by Equation 1:

$$V_{IN1} = [V_{RFF}(R_1 + R_2)] / R_2 \tag{1}$$

The output will switch from high to low when  $V_{IN}$  falls to  $V_{IN2}$ , where  $V_{IN2}$  is calculated by Equation 2:

$$V_{IN2} = [V_{REF}(R_1 + R_2) - (V_{CC} R_1)] / R_2$$
 (2)

The Hysteresis is the difference between V<sub>IN1</sub> and V<sub>IN2</sub>, as calculated by Equation 3:

$$\Delta V_{IN} = V_{IN1} - V_{IN2} = [V_{REF}(R_1 + R_2) / R_2] - [V_{REF}(R_1 + R_2)] - [(V_{CC} R_1) / R_2] = V_{CC} R_1 / R_2$$
(3)



Figure 21. Basic Comparator With Hysteresis



Figure 22. Noninverting Comparator Configuration

### 7.3.3 Input

The LMV76x devices have near-zero input bias current, which allows very high resistance circuits to be used without any concern for matching input resistances. This near-zero input bias also allows the use of very small capacitors in R-C type timing circuits. This reduces the cost of the capacitors and amount of board space used.

### 7.4 Device Functional Modes

### 7.4.1 Shutdown Mode

The LMV761 features a low-power shutdown pin that is activated by driving  $\overline{SD}$  low. In shutdown mode, the <u>output</u> is in a high-impedance state, supply current is reduced to 20 nA and the comparator is disabled. Driving  $\overline{SD}$  high will turn the comparator on. The  $\overline{SD}$  pin must not be left unconnected due to the fact that it is a high-impedance input. When left unconnected, the output will be at an unknown voltage. Do **not** three-state the  $\overline{SD}$  pin.

The maximum inp<u>ut voltage</u> for SD is 5.5 V referred to ground and is not limited by  $V_{CC}$ . This allows the <u>use</u> of 5-V logic to drive SD while  $V_{CC}$  operates at a lower voltage, such as 3 V. The logic threshold limits for SD are proportional to  $V_{CC}$ .

Submit Documentation Feedback



# 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The LMV76x are single-supply comparators with 120 ns of propagation delay and 300 μA of supply current.

### 8.2 Typical Application

A typical application for a LMV76x comparator is a programmable square-wave oscillator.



Figure 23. Square-Wave Oscillator

### 8.2.1 Design Requirements

The circuit in Figure 23 generates a square wave whose period is set by the RC time constant of the capacitor  $C_1$  and resistor  $R_4$ .  $V^+ = 5$  V unless otherwise specified.

### 8.2.2 Detailed Design Procedure

The maximum frequency is limited by the large signal propagation delay of the comparator and by the capacitive loading at the output, which limits the output slew rate.



Figure 24. Square-Wave Oscillator Timing Thresholds

Copyright © 2002–2015, Texas Instruments Incorporated

Submit Documentation Feedback



# **Typical Application (continued)**

Consider the output of Figure 23 is high to analyze the circuit. That implies that the inverted input  $(V_C)$  is lower than the noninverting input  $(V_A)$ . This causes the  $C_1$  to be charged through  $R_4$ , and the voltage  $V_C$  increases until it is equal to the noninverting input. The value of  $V_A$  at this point is calculated by Equation 4:

$$V_{A1} = \frac{V_{CC} \cdot R_2}{R_2 + R_1 \parallel R_3} \tag{4}$$

If  $R_1 = R_2 = R_3$ , then  $V_{A1} = 2 V_{CC} / 3$ 

At this point the comparator switches pulling down the output to the negative rail. The value of  $V_A$  at this point is calculated by Equation 5:

$$V_{A2} = \frac{V_{CC}(R_2 \parallel R_3)}{R_1 + (R_2 \parallel R_3)}$$
(5)

If  $R_1 = R_2 = R_3$ , then  $V_{A2} = V_{CC} / 3$ .

The capacitor  $C_1$  now discharges through  $R_4$ , and the voltage  $V_C$  decreases until it is equal to  $V_{A2}$ , at which point the comparator switches again, bringing it back to the initial stage. The time period is equal to twice the time it takes to discharge  $C_1$  from 2  $V_{CC}$  / 3 to  $V_{CC}$  / 3, which is given by  $R_4C_1 \times In2$ . Hence, the formula for the frequency is calculated by Equation 6:

$$F = 1 / (2 \times R_4 \times C_1 \times ln2)$$
(6)

### 8.2.3 Application Curve

Figure Figure 25 shows the simulated results of an oscillator using the following values:

- $R_1 = R_2 = R_3 = R_4 = 100 \text{ k}\Omega$
- $C_1 = 100 \text{ pF}, C_L = 20 \text{ pF}$
- V+ = 5 V, V- = GND
- C<sub>STRAY</sub> (not shown) from V<sub>a</sub> to GND = 10 pF



Figure 25. Square-Wave Oscillator Output Waveform

Submit Documentation Feedback



# 9 Power Supply Recommendations

To minimize supply noise, power supplies must be decoupled by a 0.1-μF ceramic capacitor in parallel with a 10-μF capacitor.

Due to the nanosecond edges on the output transition, peak supply currents will be drawn during output transitions. Peak current depends on the capacitive loading on the output. The output transition can cause transients on poorly bypassed power supplies. These transients can cause a poorly bypassed power supply to *ring* due to trace inductance and low self-resonance frequency of high ESR bypass capacitors.

Treat the LMV6x as a high-speed device. Keep the ground paths short and place small (low-ESR ceramic) bypass capacitors directly between the  $V^+$  and  $V^-$  pins.

Output capacitive loading and output toggle rate will cause the average supply current to rise over the quiescent current.

# 10 Layout

### 10.1 Layout Guidelines

The LMV76x is designed to be stable and oscillation free, but it is still important to include the proper bypass capacitors and ground pick-ups. Ceramic 0.1-µF capacitors must be placed at both supplies to provide clean switching. Minimize the length of signal traces to reduce stray capacitance.

### 10.2 Layout Example



Figure 26. Comparator With Hysteresis

Submit Documentation Feedback



# 11 Device and Documentation Support

### 11.1 Documentation Support

### 11.1.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|---------------------|---------------------|
| LMV761     | Click here     | Click here   | Click here          | Click here          | Click here          |
| LMV762     | Click here     | Click here   | Click here          | Click here          | Click here          |
| LMV762Q-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |

### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback

www.ti.com 2-May-2025

### **PACKAGING INFORMATION**

| Orderable<br>part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | (3) Ball material Peak reflow (4) (5) |             | Peak reflow        | Op temp (°C) | Part marking (6) |
|--------------------------|------------|---------------|------------------|-----------------------|---------------------------------------|-------------|--------------------|--------------|------------------|
| LMV761MA                 | Obsolete   | Production    | SOIC (D)   8     |                       | -                                     | Call TI     | Call TI            | -40 to 125   | LMV76<br>1MA     |
| LMV761MA/NOPB            | Active     | Production    | SOIC (D)   8     | 95   TUBE             | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | LMV76<br>1MA     |
| LMV761MAX/NOPB           | Active     | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | LMV76<br>1MA     |
| LMV761MF                 | Obsolete   | Production    | SOT-23 (DBV)   6 | -                     | -                                     | Call TI     | Call TI            | -40 to 125   | C22A             |
| LMV761MF/NOPB            | Active     | Production    | SOT-23 (DBV)   6 | 1000   SMALL T&R      | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | C22A             |
| LMV761MFX                | Obsolete   | Production    | SOT-23 (DBV)   6 | -                     | -                                     | Call TI     | Call TI            | -40 to 125   | C22A             |
| LMV761MFX/NOPB           | Active     | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | C22A             |
| LMV762MA                 | Obsolete   | Production    | SOIC (D)   8     | -                     | -                                     | Call TI     | Call TI            | -40 to 125   | LMV7<br>62MA     |
| LMV762MA/NOPB            | Active     | Production    | SOIC (D)   8     | 95   TUBE             | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | LMV7<br>62MA     |
| LMV762MAX/NOPB           | Active     | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | LMV7<br>62MA     |
| LMV762MM/NOPB            | Active     | Production    | VSSOP (DGK)   8  | 1000   SMALL T&R      | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | C23A             |
| LMV762MMX                | Obsolete   | Production    | VSSOP (DGK)   8  | -                     | -                                     | Call TI     | Call TI            | -40 to 125   | C23A             |
| LMV762MMX/NOPB           | Active     | Production    | VSSOP (DGK)   8  | 3500   LARGE T&R      | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | C23A             |
| LMV762QMA/NOPB           | Active     | Production    | SOIC (D)   8     | 95   TUBE             | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | LMV76<br>2QMA    |
| LMV762QMAX/NOPB          | Active     | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | LMV76<br>2QMA    |
| LMV762QMM/NOPB           | Active     | Production    | VSSOP (DGK)   8  | 1000   SMALL T&R      | Yes                                   | SN          | Level-1-260C-UNLIM | -40 to 125   | C32A             |
| LMV762QMMX/NOPB          | Active     | Production    | VSSOP (DGK)   8  | 3500   LARGE T&R      | Yes                                   | NIPDAU   SN | Level-1-260C-UNLIM | -40 to 125   | C32A             |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



# PACKAGE OPTION ADDENDUM

www.ti.com 2-May-2025

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 18-Oct-2024

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO PI BO W Cavity AO

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV761MAX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV761MF/NOPB   | SOT-23          | DBV                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV761MFX/NOPB  | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV762MAX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV762MM/NOPB   | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV762MMX/NOPB  | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV762QMAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMV762QMM/NOPB  | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV762QMMX/NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



www.ti.com 18-Oct-2024



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV761MAX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV761MF/NOPB   | SOT-23       | DBV             | 6    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV761MFX/NOPB  | SOT-23       | DBV             | 6    | 3000 | 208.0       | 191.0      | 35.0        |
| LMV762MAX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV762MM/NOPB   | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV762MMX/NOPB  | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMV762QMAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMV762QMM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LMV762QMMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |





www.ti.com 18-Oct-2024

# **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMV761MA/NOPB  | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMV762MA/NOPB  | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LMV762QMA/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE PACKAGE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated