# EFR32BG24L Wireless SoC Family Data Sheet EFR32BG24L Wireless SoCs are ideal for wireless connectivity using Bluetooth Low Energy and Bluetooth mesh. With key features like high-performance 2.4 GHz RF, low current consumption, an Al/ML hardware accelerator, and Secure Vault, IoT device makers can create smart, robust, and energy-efficient products that are secure from remote and local cyber-attacks. A Cortex®-M33 running up to 78 MHz and up to 768 kB of flash and 96 kB of RAM provides resources for demanding applications while leaving room for future growth. #### Target applications include: - · Smart Home Gateways and hubs, sensors, switches, door locks, smart plugs - · Lighting LED bulbs, luminaires - Portable Medical Devices Blood glucose meters, pulse oximeters - · AI/ML Predictive maintenance, anomaly detection #### **KEY FEATURES** - 32-bit ARM® Cortex®-M33 core with 78 MHz maximum operating frequency - Up to 768 kB of flash and 96 kB of RAM - High-performance radio with up to +10 dBm output power - Energy efficient design with low active and sleep currents - Secure Vault™ - · AI/ML Hardware Accelerator - · Channel sounding #### 1. Feature List The EFR32BG24L highlighted features are listed below. #### · Low Power Wireless System-on-Chip - High-performance 32-bit 78 MHz ARM Cortex®-M33 with DSP instruction and floating-point unit for efficient signal processing - · 768 kB flash program memory - · 96 kB RAM data memory - · 2.4 GHz radio operation - Matrix Vector Processor for AI/ML acceleration #### Radio Performance - · -105.7 dBm sensitivity @ 125 kbps GFSK - · -97.6 dBm sensitivity @ 1 Mbps GFSK - · -94.8 dBm sensitivity @ 2 Mbps GFSK - TX power up to 10 dBm #### Low System Energy Consumption - · 4.4 mA RX current (1 Mbps GFSK) - · 5 mA TX current @ 0 dBm output power - 19.1 mA TX current @ 10 dBm output power - 33.4 µA/MHz in Active Mode (EM0) at 39.0 MHz - 1.3 µA EM2 DeepSleep current (16 kB RAM retention and RTC running from LFRCO) #### Supported Modulation Format - · 2 (G)FSK with fully configurable shaping - OQPSK DSSS - (G)MSK #### Protocol Support - Bluetooth Low Energy - · Bluetooth Mesh - · Proprietary 2.4 GHz - Direction finding using Angle-of-Arrival (AoA) and Angle-of-Departure (AoD) - · Channel sounding - 40 MHz crystal required - Maximum TX power for Channel Sounding is 10 dBm for all part numbers # Secure Vault - Hardware Cryptographic Acceleration for AES128/192/256, SHA-1, SHA-2/256, ECDSA+ECDH(P-192, P-256), Ed25519 and Curve25519, J-PAKE - True Random Number Generator (TRNG) - ARM® TrustZone® - · Secure Boot (Root of Trust Secure Loader) - · Secure Debug Unlock - · DPA Countermeasures # · Wide Selection of MCU Peripherals - · Analog to Digital Converter (IADC) - 12-bit @ 1 Msps - · 16-bit @ 76.9 ksps - 2 × Analog Comparator (ACMP) - 2 × Digital to Analog Converter (VDAC) - Up to 26 General Purpose I/O pins with output state retention and asynchronous interrupts - 8 Channel DMA Controller (LDMA) - 16 Asynchronous Channel, 4 Synchronous Channel Peripheral Reflex System (PRS) - 3 x 16-bit Timer/Counter with 3 Compare/Capture/PWM channels (TIMER2/3/4) - 2 × 32-bit Timer/Counter with 3 Compare/Capture/PWM channels (TIMER0/1) - 2 x 32-bit Real Time Counter (SYSRTC/BURTC) - 24-bit Low Energy Timer for waveform generation (LETIM-ER) - 16-bit Pulse Counter with asynchronous operation (PCNT) - 2 × Watchdog Timer (WDOG) - 1 × Universal Synchronous/Asynchronous Receiver/Transmitter (USART), supporting UART/SPI/SmartCard (ISO 7816)/IrDA/I<sup>2</sup>S - 2 × Enhanced Universal Synchronous/Asynchronous Receiver/Transmitter (EUSART) supporting UART/SPI/DALI/ IrDA - 2 × I<sup>2</sup>C interface with SMBus support - Low-Frequency RC Oscillator with precision mode to replace 32 kHz sleep crystal (LFRCO) - Keypad scanner supporting up to 6x8 matrix (KEYSCAN) - Die temperature sensor with +/-1.5 °C accuracy after singlepoint calibration # Wide Operating Range - 1.71 to 3.8 V single power supply - · -40 to 125 °C #### Packages • QFN40 5 × 5 × 0.85 mm # 2. Ordering Information Table 2.1. Ordering Information | Ordering Code | Max TX<br>Power | Flash<br>(KB) | RAM<br>(KB) | Secure<br>Vault | IADC High-<br>Speed / High-<br>Accuracy | Matrix Vec-<br>tor Pro-<br>cessor | GPIO | Package / Pin-<br>out | |-------------------------|-----------------|---------------|-------------|-----------------|-----------------------------------------|-----------------------------------|------|-----------------------| | EFR32BG24L210F768IM40-B | 10 dBm | 768 | 96 | Mid | No | Yes | 26 | QFN40 / Stand-<br>ard | | EFR32BG24L010F768IM40-B | 10 dBm | 768 | 96 | Mid | No | No | 26 | QFN40 / Stand-<br>ard | Figure 2.1. Ordering Code Key | Field | Options | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Product Family | EFR32BG24L: Blue Gecko 24L Family | | Features [f1][f2][f3] | <ul> <li>f1</li> <li>0: Base Configuration</li> <li>2: Matrix Vector Processor (MVP) Available</li> <li>f2</li> <li>1: 10 dBm PA Transmit Power</li> <li>f3</li> <li>0: No feature enabled</li> </ul> | | Memory | • F: Flash | | Size | Memory Size in kBytes | | Temperature Grade | • I: -40 to +125 °C | | Package | • M: QFN | | Pins | Number of Package Pins | | Revision | • B: Revision B | | Tape & Reel | • R: Tape & Reel (optional) | # **Table of Contents** | 1. | Feature List | | | . 2 | |----|---------------------------------------------------------------------------------|--|--|-----| | 2. | Ordering Information | | | . 3 | | 3. | System Overview | | | . 9 | | | 3.1 Introduction | | | . 9 | | | 3.2 Radio | | | . 9 | | | 3.2.1 Antenna Interface | | | | | | 3.2.2 Fractional-N Frequency Synthesizer | | | | | | 3.2.3 Receiver Architecture | | | | | | 3.2.4 Transmitter Architecture | | | | | | 3.2.5 Packet and State Trace | | | | | | 3.2.7 Radio Controller (RAC) | | | | | | 3.2.8 RF Signal Identifier | | | | | | 3.3 General Purpose Input/Output (GPIO) | | | | | | | | | | | | 3.4 Keypad Scanner (KEYSCAN) | | | | | | 3.5 Clocking | | | | | | 3.5.1 Clock Management Unit (CMU) | | | | | | 3.5.2 Internal and External Oscillators. | | | | | | 3.6 Counters/Timers and PWM | | | | | | 3.6.1 Timer/Counter (TIMER) | | | | | | 3.6.2 Low Energy Timer (LETIMER) | | | | | | 3.6.4 Back-Up Real Time Counter (BURTC) | | | | | | 3.6.5 Watchdog Timer (WDOG) | | | | | | 3.7 Communications and Other Digital Peripherals | | | | | | 3.7.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) | | | | | | 3.7.2 Enhanced Universal Synchronous/Asynchronous Receiver/Transmitter (EUSART) | | | | | | 3.7.3 Inter-Integrated Circuit Interface (I <sup>2</sup> C) | | | | | | 3.7.4 Peripheral Reflex System (PRS) | | | | | | 3.8 Secure Vault Features | | | .13 | | | 3.8.1 Secure Boot with Root of Trust and Secure Loader (RTSL) | | | | | | 3.8.2 Cryptographic Accelerator | | | | | | 3.8.3 True Random Number Generator | | | .14 | | | 3.8.4 Secure Debug with Lock/Unlock | | | | | | 3.8.5 DPA Countermeasures | | | | | | 3.9 Analog | | | | | | 3.9.1 Analog to Digital Converter (IADC) | | | | | | 3.9.2 Analog Comparator (ACMP) | | | | | | 3.9.3 Digital to Analog Converter (VDAC) | | | | | | 3.10 Power | | | | | | 3.10.1 Energy Management Unit (EMU) | | | | | | 3.10.2 Voltage Scaling | | | .16 | | | 3.10.3 DC-DC Converter | | |----|------------------------------------------------------|------------------------------| | | 3.11 Reset Management Unit (RMU) | .17 | | | 3.12 Core, Memory, and Accelerators | .18<br>.18<br>.18 | | | 3.13 Memory Map | .19 | | | 3.14 Configuration Summary | .20 | | 4. | . Electrical Specifications | 21 | | | 4.1 Electrical Characteristics | .21 | | | 4.2 Absolute Maximum Ratings | .22 | | | 4.3 General Operating Conditions | .23 | | | 4.4 DC-DC Converter | | | | 4.5 Thermal Characteristics | .26 | | | 4.6 Current Consumption | <br>.27<br>.30<br>.33<br>.36 | | | 4.7 Flash Characteristics | .42 | | | 4.8 Energy Mode Wake-up and Entry Times | .43 | | | 4.9 2.4 GHz RF Transceiver Characteristics | .44 | | | 4.10 Oscillators | .57 | | | 4.10.3 High Frequency RC Oscillator (HFRCO) | .59<br>.60 | | | 4.10.5 Precision Low Frequency RC Oscillator (LFRCO) | | | | 4.11 GPIO Pins (GPIO) | .62 | | | 4.12 Analog to Digital Converter (IADC) | .64 | | | 4.13 Analog Comparator (ACMP) | .67 | | | 4.14 Digital to Analog Converter (VDAC) | .69 | | | 4.15 Temperature Sensor | .71 | | | 4.16 Brown Out Detectors | .72 | | | 4.16.1 DVDD BOD | | 72 | |------------|---------------------------------------------------------------|---|-------| | | 4.16.2 Low-Energy DVDD BOD | | | | | 4.17 Pulse Counter (PCNT) | | | | | | | | | | 4.18 USART SPI Main Timing | | | | | 4.18.1 USART SPI Main Timing, Voltage Scaling = VSCALE2 | | | | | 4.19 USART SPI Secondary Timing | | | | | 4.19.1 USART SPI Secondary Timing, Voltage Scaling = VSCALE2 | | | | | 4.19.2 USART SPI Secondary Timing, Voltage Scaling = VSCALE1 | | | | | 4.20 EUSART SPI Main Timing | | 78 | | | 4.20.1 EUSART SPI Main Timing, Voltage Scaling = VSCALE2 | | | | | 4.20.2 EUSART SPI Main Timing, Voltage Scaling = VSCALE1 | | 79 | | | 4.21 EUSART SPI Secondary Timing | | | | | 4.21.1 EUSART SPI Secondary Timing, Voltage Scaling = VSCALE2 | | | | | 4.21.2 EUSART SPI Secondary Timing, Voltage Scaling = VSCALE1 | | | | | 4.22 I2C Electrical Specifications | | | | | 4.22.1 I2C Standard-mode (Sm) | | | | | 4.22.2 I2C Fast-mode (Fm) | | | | | 4.22.3 I2C Fast-mode Plus (Fm+) | | 84 | | | 4.23 Boot Timing | | 84 | | | 4.24 Crypto Operation Timing for SE Manager API | | 85 | | | 4.25 Crypto Operation Average Current for SE Manager API | | 87 | | | 4.26 Matrix Vector Processor (MVP) | | 90 | | | 4.27 Typical Performance Curves | | 91 | | | 4.27.1 Supply Current | | | | | 4.27.2 RF Characteristics | | 94 | | | 4.27.3 DC-DC Converter | | | | | 4.27.5 GPIO | | | | 5 | | | | | <b>J</b> . | | | | | | 5.1 Power | | | | | 5.2 Other Connections | | 99 | | 6. | Pin Definitions | • | . 100 | | | 6.1 QFN40 / Standard Device Pinout | | . 100 | | | 6.2 Alternate Function Table | | . 102 | | | 6.3 Analog Peripheral Connectivity | | 103 | | | 6.4 Digital Peripheral Connectivity | | . 104 | | 7. | QFN40 Package Specifications | | . 108 | | | 7.1 OFN40 Package Dimensions | • | 108 | | 8 | Revision History | | | | | | | | | | | | | 11 | 12 | |---|----------------------------|--|--|--|--|--|--|--|--|--|--|--|--|-----|----| | | 7.3 QFN40 Package Marking | | | | | | | | | | | | | .11 | 11 | | | 7.2 QFN40 PCB Land Pattern | | | | | | | | | | | | | .11 | 10 | # 3. System Overview #### 3.1 Introduction The EFR32 product family combines an energy-friendly MCU with a high-performance radio transceiver. The devices are well suited for secure connected IoT multiprotocol devices requiring high performance and low energy consumption. This section gives a short introduction to the full radio and MCU system. The detailed functional description can be found in the EFR32xG24 Reference Manual. A block diagram of the EFR32BG24L family is shown in Figure 3.1 Detailed EFR32BG24L Block Diagram on page 9. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult 2. Ordering Information. Figure 3.1. Detailed EFR32BG24L Block Diagram #### 3.2 Radio The EFR32BG24L Wireless SoC features a highly configurable radio transceiver supporting Bluetooth Low Energy, Bluetooth Mesh, and Proprietary 2.4 GHz wireless protocols. # 3.2.1 Antenna Interface The 2.4 GHz antenna interface consists of a single-ended pin (RF2G4\_IO). The external components for the antenna interface in typical applications are shown in the RF Matching Networks section. #### 3.2.2 Fractional-N Frequency Synthesizer The EFR32BG24L contains a high-performance, low phase noise, fully integrated fractional-N frequency synthesizer. The synthesizer is used in receive mode to generate the LO frequency for the down-conversion mixer. It is also used in transmit mode to directly generate the modulated RF carrier. The fractional-N architecture provides excellent phase noise performance, frequency resolution better than 100 Hz, and low energy consumption. The synthesizer's fast frequency settling allows for very short receiver and transmitter wake up times to reduce system energy consumption. #### 3.2.3 Receiver Architecture The EFR32BG24L uses a low-IF receiver architecture, which consists of a Low-Noise Amplifier (LNA) followed by an I/Q down-conversion mixer. The I/Q signals are further filtered and amplified before being sampled by the IF Analog-to-Digital Converter (IFADC). The IF frequency is configurable from 150 to 1371 kHz. The IF can further be configured for high-side or low-side injection, providing flexibility with respect to known interferers at the image frequency. The Automatic Gain Control (AGC) module adjusts the receiver gain to optimize performance and avoid saturation for excellent selectivity and blocking performance. The 2.4 GHz radio is calibrated at production to improve image rejection performance. Demodulation is performed in the digital domain. The demodulator performs configurable decimation and channel filtering to allow receive bandwidths ranging from 0.1 to 2530 kHz. High carrier frequency and baud rate offsets are tolerated by active estimation and compensation. Advanced features supporting high quality communication under adverse conditions include forward error correction by block and convolutional coding as well as Direct Sequence Spread Spectrum (DSSS). A Received Signal Strength Indicator (RSSI) is available for signal quality metrics, level-based proximity detection, and RF channel access by Collision Avoidance (CA) or Listen Before Talk (LBT) algorithms. An RSSI capture value is associated with each received frame and the dynamic RSSI measurement can be monitored throughout reception. #### 3.2.4 Transmitter Architecture The EFR32BG24L uses a direct-conversion transmitter architecture. For constant envelope modulation formats, the modulator controls phase and frequency modulation in the frequency synthesizer. Transmit symbols or chips are optionally shaped by a digital shaping filter. The shaping filter is fully configurable, including the BT product, and can be used to implement Gaussian or Raised Cosine shaping. Carrier Sense Multiple Access - Collision Avoidance (CSMA-CA) or Listen Before Talk (LBT) algorithms can be automatically timed by the EFR32BG24L. These algorithms are typically defined by regulatory standards to improve interoperability in a given bandwidth between devices that otherwise lack synchronized RF channel access. #### 3.2.5 Packet and State Trace The EFR32BG24L Frame Controller has a packet and state trace unit that provides valuable information during the development phase. It features: - · Non-intrusive trace of transmit data, receive data, and state information - Data observability on a single-pin UART data output or on a two-pin SPI data output - · Configurable data output bitrate / baudrate - · Multiplexed transmitted data, received data, and state / meta information in a single serial data stream #### 3.2.6 Data Buffering The EFR32BG24L features an advanced Radio Buffer Controller (BUFC) capable of handling up to four buffers of adjustable size from 64 to 4096 bytes. Each buffer can be used for RX, TX, or for both. The buffer data is located in RAM, enabling zero-copy operations. ## 3.2.7 Radio Controller (RAC) The Radio Controller controls the top level state of the radio subsystem in the EFR32BG24L. It performs the following tasks: - · Precisely-timed control of enabling and disabling of the receiver and transmitter circuitry - · Run-time calibration of receiver, transmitter, and frequency synthesizer - · Detailed frame transmission timing with optional LBT or CSMA-CA #### 3.2.8 RF Signal Identifier When an IoT radio is placed next to a high duty-cycle co-located Wi-Fi radio transmission, IoT radios are blocked from receiving weak signals. The RF Signal Identifier feature available on EFR32BG24L devices enables the IoT radio to detect partial 802.15.4 or BLE/BT Mesh packets. When a partial packet is detected, the IoT radio can communicate this information to the corresponding Wi-Fi device (through serial interface or GPIO asserts), which can consequently halt transmission while the IoT radio waits for a packet retry to be received. This helps provide a higher success rate of receiving packets from other devices on the network, when co-located with an interfering Wi-Fi radio. #### 3.3 General Purpose Input/Output (GPIO) EFR32BG24L has up to 26 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts. All of the pins on ports A and port B are EM2 capable. These pins may be used by low-energy peripherals in EM2/3 and may also be used as EM2/3 pin wake-ups. Pins on ports C and D are latched/retained in their current state when entering EM2 until EM2 exit upon which internal peripherals could once again drive those pads. A few GPIOs also have wake functionality down to EM4. These pins are listed in the Alternate Function Table with the function GPIO.EM4WU. # 3.4 Keypad Scanner (KEYSCAN) A low-energy keypad scanner (KEYSCAN) is included, which can scan up to a 6 x 8 matrix of keyboard switches. The KEYSCAN peripheral contains logic for debounce and settling time, allowing it to scan through the switch matrix autonomously in EM0 and EM1, and interrupt the processor when a key press is detected. A wake-on-keypress feature is also supported, allowing for the detection of any key press down to EM3. #### 3.5 Clocking #### 3.5.1 Clock Management Unit (CMU) The Clock Management Unit controls oscillators and clocks in the EFR32BG24L. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators. #### 3.5.2 Internal and External Oscillators The EFR32BG24L supports two crystal oscillators and fully integrates four RC oscillators, listed below. - A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. The HFXO provides excellent RF clocking performance using a 39.0 MHz crystal. The HFXO can also support an external clock source such as a TCXO for applications that require an extremely accurate clock frequency over temperature. - A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes. - An integrated high frequency RC oscillator (HFRCO) is available for the MCU system when crystal accuracy is not required. The HFRCO employs fast start-up at minimal energy consumption combined with a wide frequency range, from 1 MHz to 78 MHz. - An integrated fast start-up RC oscillator (FSRCO) that runs at a fixed 20 MHz - An integrated low frequency 32.768 kHz RC oscillator (LFRCO) for low power operation without an external crystal. Precision mode enables periodic recalibration against the 39.0 MHz HFXO crystal to improve accuracy to +/- 500 ppm, suitable for BLE sleep interval timing. - An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes. # 3.6 Counters/Timers and PWM #### 3.6.1 Timer/Counter (TIMER) TIMER peripherals keep track of timing, count events, generate PWM outputs, and trigger timed actions in other peripherals through the Peripheral Reflex System (PRS). The core of each TIMER is a 16-bit or 32-bit counter with up to 3 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers. In addition, some timers offer dead-time insertion. See 3.14 Configuration Summary for information on the feature set of each timer. ## 3.6.2 Low Energy Timer (LETIMER) The unique LETIMER is a 24-bit timer that is available in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Peripheral Reflex System (PRS), and can be configured to start counting on compare matches from other peripherals such as the Real Time Clock. #### 3.6.3 System Real Time Clock with Capture (SYSRTC) The System Real Time Clock (SYSRTC) is a 32-bit counter providing timekeeping down to EM3. The SYSRTC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user defined intervals. #### 3.6.4 Back-Up Real Time Counter (BURTC) The Back-Up Real Time Counter (BURTC) is a 32-bit counter providing timekeeping in all energy modes, including EM4. The BURTC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user-defined intervals. #### 3.6.5 Watchdog Timer (WDOG) The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by the Peripheral Reflex System (PRS). #### 3.7 Communications and Other Digital Peripherals #### 3.7.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire, and 3-wire. It can also interface with devices supporting: - ISO7816 SmartCards - IrDA - I<sup>2</sup>S #### 3.7.2 Enhanced Universal Synchronous/Asynchronous Receiver/Transmitter (EUSART) The Enhanced Universal Synchronous/Asynchronous Receiver/Transmitter supports full duplex asynchronous UART communication with hardware flow control, RS-485, and IrDA support. The EUSART also supports high-speed SPI. In EM0 and EM1, the EUSART provides a high-speed, buffered communication interface. When routed to GPIO ports A or B, the EUSART0 may also be used in a low-energy mode and operate in EM2. A 32.768 kHz clock source allows full duplex UART communication up to 9600 baud. EUSART0 can also act as a SPI secondary device in EM2 and EM3, and wake the system when data is received from an external bus controller. # 3.7.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as a main or secondary interface and supports multi-drop buses. Standard-mode, fast-mode, and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Bus arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of addresses is provided in active and low energy modes. Not all instances of I<sup>2</sup>C are available in all energy modes. #### 3.7.4 Peripheral Reflex System (PRS) The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality, such as simple logic operations (AND, OR, NOT), can be applied by the PRS to the signals. The PRS allows peripherals to act autonomously without waking the MCU core, saving power. #### 3.8 Secure Vault Features A dedicated hardware secure engine containing its own CPU enables the Secure Vault functions. It isolates cryptographic functions and data from the host Cortex-M33 core, and provides several additional security features. The EFR32BG24L family includes devices with Secure Vault Mid capabilities, which are summarized in the table below. **Table 3.1. Secure Vault Features** | Feature | Secure Vault Mid | |-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | True Random Number Generator (TRNG) | Yes | | Secure Boot with Root of Trust and Secure Loader (RTSL) | Yes | | Secure Debug with Lock/Unlock | Yes | | DPA Countermeasures | Yes | | Symmetric Encryption | <ul> <li>AES 128 / 192 / 256 bit</li> <li>ECB, CTR, CBC, CFB, CCM, GCM, CBC-MAC, and GMAC</li> </ul> | | Public Key Encryption - ECDSA / ECDH / EdDSA | <ul> <li>p192 and p256</li> <li>Curve25519 (ECDH)<sup>1</sup></li> <li>Ed25519 (EdDSA)<sup>1</sup></li> </ul> | | Key Derivation | ECJ-PAKE p192 and p256 | | Hashes | • SHA-1<br>• SHA-2/256 | | Note: 1. These curves are supported in devices running SE v2.1.7 | and higher | # 3.8.1 Secure Boot with Root of Trust and Secure Loader (RTSL) The Secure Boot with RTSL authenticates a chain of trusted firmware that begins from an immutable memory (ROM). It prevents malware injection, prevents rollback, ensures that only authentic firmware is executed, and protects Over The Air updates. For more information about this feature, see AN1218: Series 2 Secure Boot with RTSL. #### 3.8.2 Cryptographic Accelerator The Cryptographic Accelerator in Secure Engine is an autonomous hardware accelerator with Differential Power Analysis (DPA) countermeasures to protect keys. It supports AES encryption and decryption with 128/192/256-bit keys, Elliptic Curve Cryptography (ECC) to support public key operations and hashes. Supported block cipher modes of operation for AES include: - ECB (Electronic Code Book) - CTR (Counter Mode) - · CBC (Cipher Block Chaining) - · CFB (Cipher Feedback) - GCM (Galois Counter Mode) - CCM (Counter with CBC-MAC) - · CBC-MAC (Cipher Block Chaining Message Authentication Code) - GMAC (Galois Message Authentication Code) The Cryptographic Accelerator accelerates Elliptical Curve Cryptography and supports the National Institute of Standards and Technology (NIST) recommended curves including P-192 and P-256 for Elliptic Curve Diffie-Hellman (ECDH) key derivation and Elliptic Curve Digital Signature Algorithm (ECDSA) sign and verify operations. Secure Engine also supports Elliptic Curve variant of Password Authenticated Key Exchange by Juggling (ECJ-PAKE). Supported hashes include SHA-1, SHA2/224, and SHA-2/256. This implementation provides a fast and energy-efficient solution to state of the art cryptographic needs. **Note:** AES\_ECB, AES\_CBC, AES\_CBCMAC, and SHA-1 are provided for legacy compatibility and are not recommended for cryptographic purposes without thoroughly understanding their potential security weaknesses. #### 3.8.3 True Random Number Generator The TRNG module is a non-deterministic random number generator that harvests entropy from a thermal energy source. It includes start-up health tests for the entropy source as required by NIST SP800-90B and AIS-31, as well as online health tests required for NIST SP800-90C. The TRNG is suitable for periodically generating entropy to seed an approved pseudo random number generator. # 3.8.4 Secure Debug with Lock/Unlock For obvious security reasons, it is critical for a product to have its debug interface locked before being released in the field. Secure Vault also provides a secure debug unlock function that allows authenticated access based on public key cryptography. This functionality is particularly useful for supporting failure analysis while maintaining confidentiality of IP and sensitive end-user data. For more information about this feature, see AN1190: Series 2 Secure Debug. #### 3.8.5 DPA Countermeasures The AES and ECC accelerators have Differential Power Analysis (DPA) countermeasures support. This makes it very expensive from a time and effort standpoint to use DPA to recover secret keys. #### 3.9 Analog # 3.9.1 Analog to Digital Converter (IADC) The IADC is a hybrid architecture combining techniques from both SAR and Delta-Sigma style converters. It has a resolution of 12 bits at 1 Msps and 16 bits at up to 76.9 ksps. Hardware oversampling reduces system-level noise over multiple front-end samples. The IADC includes integrated voltage reference options. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential. #### 3.9.2 Analog Comparator (ACMP) The ACMP is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold. #### 3.9.3 Digital to Analog Converter (VDAC) The VDAC can convert a digital value to an analog output voltage. The VDAC is a fully differential, 500 ksps, 12-bit converter. The VDAC may be used for a number of different applications such as sensor interfaces or sound output. The VDAC can generate high-resolution analog signals while the MCU is operating at low frequencies and with low total power consumption. Using DMA and a timer, the VDAC can be used to generate waveforms without any CPU intervention. The VDAC is available in all energy modes down to and including EM3. #### 3.10 Power The EFR32BG24L has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. An optional integrated DC-DC buck regulator further reduces the current consumption. The DC-DC regulator requires one external inductor and one external capacitor. The EFR32BG24L device family includes support for internal supply voltage scaling, as well as two different power domains groups for peripherals. These enhancements allow for further supply current reductions and lower overall power consumption. # 3.10.1 Energy Management Unit (EMU) The EMU manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to implement system-wide voltage scaling and turn off the power to unused RAM blocks to optimize the energy consumption in the target application. The DC-DC regulator operation is tightly integrated with the EMU. # 3.10.2 Voltage Scaling The EFR32BG24L supports supply voltage scaling for the LDO powering DECOUPLE, with independent selections for EM0 / EM1 and EM2 / EM3. Voltage scaling helps to optimize the energy efficiency of the system by operating at lower voltages when possible. The EM0 / EM1 voltage scaling level defaults to VSCALE2, which allows the core to operate in active mode at full speed. The intermediate level, VSCALE1, allows operation in EM0 and EM1 at up to 40 MHz. The lowest level, VSCALE0, can be used to conserve power further in EM2 and EM3. The EMU will automatically switch the target voltage scaling level when transitioning between energy modes. #### 3.10.3 DC-DC Converter The DC-DC buck converter covers a wide range of load currents, providing high efficiency in energy modes EM0, EM1, EM2, and EM3. RF noise mitigation allows operation of the DC-DC converter without significantly degrading sensitivity of radio components. An on-chip supply-monitor signals when the supply voltage is low to allow bypass of the regulator via programmable software interrupt. It employs soft switching at boot and DCDC regulating-to-bypass transitions to limit the max supply slew-rate and mitigate inrush current. #### 3.10.4 Power Domains Peripherals may exist on one of several independent power domains which are powered down to minimize supply current when not in use. Power domains are managed automatically by the EMU. The lowest-energy power domain is the "high-voltage" power domain (PDHV), which supports extremely low-energy infrastructure and peripherals. Circuits powered from PDHV are always on and available in all energy modes down to EM4. The next power domain is the low power domain (PD0), which is further divided to power subsets of peripherals. All PD0 power domains are shut down in EM4. Circuits powered from PD0 power domains may be available in EM0, EM1, EM2, and EM3. Low power domain A (PD0A) is the base power domain for EM2 and EM3 and will always remain on in EM0-EM3. It powers the most commonly-used EM2 and EM3-capable peripherals and infrastructure required to operate in EM2 and EM3. Auxiliary PD0 power domains (PD0B, PD0C, PD0D, PD0E) power additional EM2 and EM3-capable peripherals on demand. If any peripherals on one of the auxiliary power domains is enabled, that power domain will be active in EM2 and EM3. Otherwise, the auxiliary PD0 power domains will be shut down to reduce current. Note: Power domain PD0E is also turned on when peripherals on PD0B, PD0C, or PD0D are used. The active power domain (PD1) powers the rest of the device circuitry, including the CPU core and EM0 / EM1 peripherals. PD1 is always powered on in EM0 and EM1. PD1 is always shut down in EM2, EM3, and EM4. Table 3.2 Peripheral Power Subdomains on page 17 shows the peripherals on the PDHV and PD0x domains. Any peripheral not listed is on PD1. Always On in EM2/EM3 Selectively On in EM2/3 PDHV<sup>1</sup> PD0A PD0B<sup>2</sup> PD0C<sup>2</sup> PD0D<sup>2</sup> PD0E LFRCO (Non-preci-LETIMER0 LFRCO (Precision **DEBUG GPIO SYSRTC** sion Mode) Calibration Mode) **LFXO FSRCO** IADC0 HFRCOEM23 WDOG0/1 **KEYSCAN BURTC** PCNT0 **HFXO EUSARTO PRS BURAM** ACMP0/1 12C0 **ULFRCO** VDAC0/1 Table 3.2. Peripheral Power Subdomains ## Note: - 1. Peripherals on PDHV are also available in EM4. - 2. If any of PD0B, PD0C, or PD0D are enabled, PD0E will also be automatically enabled. #### 3.11 Reset Management Unit (RMU) The RMU is responsible for handling reset of the EFR32BG24L. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset. #### 3.12 Core, Memory, and Accelerators #### 3.12.1 Processor Core The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system: - ARM Cortex-M33 RISC processor achieving 1.50 Dhrystone MIPS/MHz - ARM TrustZone security technology - · Embedded Trace Macrocell (ETM) for real-time trace and debug - · Up to 768 KB flash program memory - · Up to 96 KB RAM data memory - · Configuration and event handling of all modules - · 2-pin Serial-Wire debug interface #### 3.12.2 Memory System Controller (MSC) The MSC is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M33 and LDMA. In addition to the main flash array where program code is normally written, the MSC also provides an information block where additional information, such as special user information or flash-lock bits, is stored. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep. #### 3.12.3 Linked Direct Memory Access Controller (LDMA) The LDMA controller allows the system to perform memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented. #### 3.12.4 Matrix Vector Processor (MVP) The MVP is designed to offload the major computationally intensive floating point operations, particularly matrixed complex floating point multiplications and additions. The MVP supports the acceleration of the key Angle-of-Arrival (AoA) Multiple Signal Classification (MUSIC) algorithm computations, as well as other heavily floating-point computational problems such as Machine Learning (ML) or linear algebra. # 3.13 Memory Map The EFR32BG24L memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration. Figure 3.2. EFR32BG24L Memory Map — Core Peripherals and Code Space # 3.14 Configuration Summary The features of the EFR32BG24L are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration. Refer to the Energy Modes table in the Reference Manual EMU Chapter for a more comprehensive list of energy mode support for all device peripherals. **Table 3.3. Configuration Summary** | Lowest Energy Mode | Configuration | |---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EM1 - Full functionality | | | EM2/3 <sup>1</sup> - Functionality limited to receive address recognition | | | EM1 - Full functionality | | | EM2/3 <sup>1</sup> | 24-bit, 2-channels | | EM1 | 32-bit, 3-channels, +DTI | | EM1 | 32-bit, 3-channels, +DTI | | EM1 | 16-bit, 3-channels, +DTI | | EM1 | 16-bit, 3-channels, +DTI | | EM1 | 16-bit, 3-channels, +DTI | | EM1 - Full high-speed operation, all modes | UART, SPI, IrDA, DALI | | EM2 <sup>1</sup> - Low-energy UART operation, 9600 Baud | | | EM2/3 <sup>1</sup> - Low-energy SPI secondary receiver | | | EM1 | UART, SPI, IrDA, DALI | | EM1 | UART, SPI, IrDA, I2S, SmartCard | | | EM1 - Full functionality EM2/3 <sup>1</sup> - Functionality limited to receive address recognition EM1 - Full functionality EM2/3 <sup>1</sup> EM1 EM1 EM1 EM1 EM1 EM1 EM1 E | #### Note: 1. EM2 and EM3 operation is only supported for digital peripheral I/O on Port A and Port B. All GPIO ports support digital peripheral operation in EM0 and EM1. # 4. Electrical Specifications #### 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the following conditions, unless stated otherwise: - Typical values are based on T<sub>A</sub>=25 °C and all supplies at 3.0 V, by production test and/or technology characterization. - Radio performance numbers are measured in conducted mode, based on Silicon Laboratories reference designs using output power-specific external RF impedance-matching networks for interfacing to a 50 Ω antenna. - Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise. Due to on-chip circuitry (e.g., diodes), some EFR32BG24L power supply pins have a dependent relationship with one or more other power supply pins. These internal relationships between the external voltages applied to the various EFR32BG24L supply pins are defined below. Exceeding the below constraints can result in damage to the device and/or increased current draw. - · VREGVDD and DVDD - In systems using the DCDC converter, DVDD (the buck converter output) should not be driven externally and VREGVDD (the buck converter input) must be greater than DVDD (VREGVDD ≥ DVDD) - In systems not using the DCDC converter, DVDD must be shorted to VREGVDD on the PCB (VREGVDD = DVDD) - AVDD, IOVDD: No dependency with each other or any other supply pin. Additional leakage may occur if DVDD remains unpowered with power applied to these supplies. - DVDD ≥ DECOUPLE - PAVDD ≥ RFVDD #### 4.2 Absolute Maximum Ratings Stresses beyond those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions beyond those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at <a href="http://www.silabs.com/support/quality/pages/default.aspx">http://www.silabs.com/support/quality/pages/default.aspx</a>. **Table 4.1. Absolute Maximum Ratings** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|------------------------|----------------|------|-----|--------------------------|--------| | Storage temperature range | T <sub>STG</sub> | | -50 | _ | +150 | °C | | Voltage on any supply pin <sup>1</sup> | $V_{\text{DDMAX}}$ | | -0.3 | _ | 3.8 | V | | Junction temperature | T <sub>JMAX</sub> | -I grade | _ | _ | +125 | °C | | Voltage ramp rate on any supply pin | V <sub>DDRAMPMAX</sub> | | _ | _ | 1.0 | V / µs | | Voltage on HFXO pins | V <sub>HFXOPIN</sub> | | -0.3 | _ | 1.2 | V | | DC voltage on any GPIO pin | V <sub>DIGPIN</sub> | | -0.3 | _ | V <sub>IOVDD</sub> + 0.3 | V | | DC voltage on RESETn pin <sup>2</sup> | V <sub>RESETn</sub> | | -0.3 | _ | 3.8 | V | | DC voltage on RF pin<br>RF2G4_IO | V <sub>MAX2G4</sub> | | -0.3 | _ | 1.2 | V | | Total current into VDD power lines | I <sub>VDDMAX</sub> | Source | _ | _ | 200 | mA | | Total current into VSS ground lines | I <sub>VSSMAX</sub> | Sink | _ | _ | 200 | mA | | Current per I/O pin | I <sub>IOMAX</sub> | Sink | _ | _ | 50 | mA | | | | Source | _ | _ | 50 | mA | | Current for all I/O pins | I <sub>IOALLMAX</sub> | Sink | _ | _ | 200 | mA | | | | Source | _ | _ | 200 | mA | #### Note: - The maximum supply voltage on VREGVDD is limited under certain conditions when using the DC-DC. See the DC-DC specifications for more details. - 2. The RESETn pin has a pull-up device to the DVDD supply. For minimum leakage, RESETn should not exceed the voltage at DVDD. # 4.3 General Operating Conditions **Table 4.2. General Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|--------------------------|-------------------------------------------------------------------|------|------|--------------------|------| | Operating ambient temperature range | T <sub>A</sub> | -I temperature grade <sup>1</sup> | -40 | _ | +125 | ° C | | DVDD supply voltage | V <sub>DVDD</sub> | EM0/1 | 1.71 | 3.0 | 3.8 | V | | | | EM2/3/4 <sup>2</sup> | 1.71 | 3.0 | 3.8 | V | | AVDD supply voltage | V <sub>AVDD</sub> | AVDDBODEN=0 <sup>3</sup> | 1.71 | 3.0 | 3.8 | V | | IOVDDx operating supply voltage (All IOVDD pins) | V <sub>IOVDDx</sub> | IOVDDxBODEN=0 <sup>3</sup> | 1.71 | 3.0 | 3.8 | V | | RFVDD operating supply voltage | V <sub>RFVDD</sub> | | 1.71 | 3.0 | V <sub>PAVDD</sub> | V | | VREGVDD operating supply | V <sub>VREGVDD</sub> | DC-DC in regulation <sup>4</sup> | 2.2 | 3.0 | 3.8 | V | | voltage | | DC-DC in bypass 60 mA load | 1.8 | 3.0 | 3.8 | V | | | | DC-DC in bypass 120 mA load | 1.8 | 3.0 | 3.8 | V | | | | DC-DC not in use. DVDD externally shorted to VREGVDD | 1.71 | 3.0 | 3.8 | V | | PAVDD operating supply voltage | V <sub>PAVDD</sub> | | 1.71 | 3.0 | 3.8 | V | | DECOUPLE output capacitor <sup>5</sup> | C <sub>DECOUPLE</sub> | 1.0 μF ± 10% X8L capacitor used for performance characterization. | 1.0 | _ | 2.75 | μF | | HCLK and SYSCLK frequen- | f <sub>HCLK</sub> | VSCALE2, MODE = WS1 | _ | _ | 78 | MHz | | су | | VSCALE2, MODE = WS0 | _ | _ | 40 | MHz | | | | VSCALE1, MODE = WS1 | _ | _ | 40 | MHz | | | | VSCALE1, MODE = WS0 | _ | _ | 20 | MHz | | PCLK frequency | f <sub>PCLK</sub> | VSCALE2 or VSCALE1 | _ | _ | 40 | MHz | | EM01 Group A clock fre- | f <sub>EM01GRPACLK</sub> | VSCALE2 | _ | _ | 78 | MHz | | quency | | VSCALE1 | _ | _ | 40 | MHz | | EM01 Group C clock fre- | f <sub>EM01GRPCCLK</sub> | VSCALE2 | _ | _ | 78 | MHz | | quency | | VSCALE1 | _ | _ | 40 | MHz | | Radio HCLK frequency <sup>6</sup> | f <sub>RHCLK</sub> | VSCALE2 or VSCALE1 | _ | 39.0 | _ | MHz | | External clock input | f <sub>CLKIN</sub> | VSCALE2 or VSCALE1, IOVDD ≥ 2.7 V | _ | _ | 40 | MHz | | DPLL reference clock | f <sub>DPLLREFCLK</sub> | VSCALE2 or VSCALE1 | _ | _ | 40 | MHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | | | 1 | #### Note: - 1. The device may operate continuously at the maximum allowable ambient $T_A$ rating as long as the absolute maximum $T_{JMAX}$ is not exceeded. For an application with significant power dissipation, the allowable $T_A$ may be lower than the maximum $T_A$ rating. $T_A = T_{JMAX}$ (THETA $_{JA}$ x PowerDissipation). Refer to the Absolute Maximum Ratings table and the Thermal Characteristics table for $T_{JMAX}$ and THETA $_{JA}$ . - 2. The DVDD supply is monitored by the DVDD BOD in EM0/1 and the LE DVDD BOD in EM2/3/4. - 3. The AVDD and IOVDD enable bits are in the EMU\_BOD3SENSE register. These BODs are disabled on reset. - 4. The maximum supply voltage on VREGVDD is limited under certain conditions when using the DC-DC. See the DC-DC specifications for more details. - 5. Murata GCM21BL81C105KA58L used for performance characterization. Actual capacitor values can be significantly de-rated from their specified nominal value by the rated tolerance, as well as the application's AC voltage, DC bias, and temperature. The minimum capacitance counting all error sources should be no less than $0.6~\mu$ F. - 6. The recommended radio crystal frequency for the 2.4 GHz radio is 39 MHz. The minimum and maximum RHCLK frequency in this table represents the design timing limits, which are much wider than the typical crystal tolerance. # 4.4 DC-DC Converter Test conditions: $L_{DCDC}$ = 2.2 $\mu$ H (Murata DFE2HCAH2R2MJ0), $C_{DCDC}$ = 4.7 $\mu$ F (TDK CGA5L3X8R1C475K160AB), $V_{VREGVDD}$ = 3.0 V, $V_{OUT}$ = 1.8 V, IPKVAL in EM0/1 modes is set to 150 mA, and in EM2/3 modes is set to 90 mA, unless otherwise indicated. Table 4.3. DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|----------------------|-----------------------------------------------------------------------------------------|-------------------|-------|-----|-------| | Input voltage range at<br>VREGVDD pin | V <sub>VREGVDD</sub> | DCDC in regulation, $I_{LOAD} = I_{LOAD}$<br>MAX <sup>1</sup> , EM0/EM1 mode | 2.2 | _ | 3.8 | V | | | | DCDC in regulation, I <sub>LOAD</sub> = 5<br>mA, EM0/EM1 or EM2/EM3 mode | 1.8 | _ | 3.8 | V | | | | Bypass Mode, I <sub>LOAD</sub> ≤ 60 mA | 1.8 | _ | 3.8 | V | | | | Bypass Mode, I <sub>LOAD</sub> ≤ 120 mA | 1.9 | _ | 3.8 | V | | Regulated output voltage | V <sub>OUT</sub> | | _ | 1.8 | _ | V | | Regulation DC accuracy | ACC <sub>DC</sub> | V <sub>VREGVDD</sub> ≥ 2.2 V, Steady state in EM0/EM1 mode or EM2/EM3 mode | -2.5 | _ | 4.0 | % | | Regulation total accuracy | ACC <sub>TOT</sub> | All error sources (including DC errors, overshoot, undershoot) | -5 | _ | 7 | % | | Steady-state output ripple | V <sub>R</sub> | I <sub>LOAD</sub> = 20 mA in EM0/EM1 mode | _ | 12 | _ | mVpp | | DC line regulation | V <sub>REG</sub> | I <sub>LOAD</sub> = I <sub>LOAD</sub> MAX in EM0/EM1 mode, V <sub>VREGVDD</sub> ≥ 2.2 V | _ | -2.6 | _ | mV/V | | Efficiency | EFF | Load current between 100 µA and 60 mA in EM0/EM1 mode | _ | 90 | _ | % | | | | Load current between 10 µA and 5 mA in EM2/EM3 mode | _ | 89 | _ | % | | DC load regulation | I <sub>REG</sub> | Load current between 100 μA and I <sub>LOAD</sub> MAX in EM0/EM1 mode | _ | -0.08 | _ | mV/mA | | Output load current | I <sub>LOAD</sub> | EM0/EM1 mode, DCDC in regulation, DCDC_EM01CTRL0.IPKVAL = 9, Radio not transmitting | _ | _ | 60 | mA | | | | EM0/EM1 mode, DCDC in regulation, Radio in receive mode | _ | _ | 36 | mA | | | | EM0/EM1 mode, DCDC in regulation, Radio transmitting <sup>1</sup> | _ | _ | 120 | mA | | | | EM2/EM3 mode, DCDC in regulation | _ | _ | 5 | mA | | | | Bypass mode, 1.8 V ≤ V <sub>VREGVDD</sub> ≤ 3.8 V | _ | _ | 60 | mA | | | | Bypass mode, 1.9 V ≤ V <sub>VREGVDD</sub> ≤ 3.8 V | _ | _ | 120 | mA | | Nominal output capacitor | C <sub>DCDC</sub> | 4.7 μF ± 10% X7R capacitor used for performance characterization <sup>2</sup> | _ | 4.7 | 10 | μF | | Nominal inductor | L <sub>DCDC</sub> | ± 20% tolerance | _ | 2.2 | _ | μH | | Nominal input capacitor | C <sub>IN</sub> | | C <sub>DCDC</sub> | | _ | μF | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------|------------------------|---------------------------------------------------------------------------------------|-----|------|------|------| | Resistance in bypass mode | R <sub>BYP</sub> | Bypass switch from VREGVDD to DVDD, V <sub>VREGVDD</sub> = 1.8 V | _ | 0.45 | 0.69 | Ω | | | | Powertrain PFET switch from VREGVDD to VREGSW, V <sub>VREGVDD</sub> = 1.8 V | _ | 0.6 | 0.9 | Ω | | Supply monitor threshold programming range | V <sub>CMP_RNG</sub> | Programmable in 0.1 V steps | 2 | _ | 2.3 | V | | Supply monitor threshold accuracy | V <sub>CMP_ACC</sub> | Supply falling edge trip point | -5 | _ | 5 | % | | Supply monitor threshold hysteresis | V <sub>CMP</sub> _HYST | Positive hysteresis on the supply rising edge referred to the falling edge trip point | _ | 4 | _ | % | | Supply monitor response time | t <sub>CMP_DELAY</sub> | Supply falling edge at -100 mV / µs | _ | 0.6 | _ | μs | #### Note: - 1. During radio transmit operations, the RAIL library will place the DCDC into a mode that increases the maximum load current to support higher TX output power supplied from the DCDC converter. - 2. Actual capacitor values can be significantly de-rated from their specified nominal value by the rated tolerance, as well as the application's AC voltage, DC bias, and temperature. The minimum capacitance counting all error sources should be no less than 3.6 $\mu$ F. #### 4.4.1 DC-DC Maximum Load Current The system will operate in one of two states in EM0/1, determined by the maximum TX power: - PFM mode only: Operating state only when TX power is less than 10 dBm - PFM + PFMX mode: Operating state when TX power is greater than or equal to 10 dBm #### 4.5 Thermal Characteristics **Table 4.4. Thermal Characteristics** | Package | Board | Parameter | Symbol | Test Condition | Value | Unit | |----------------|-----------------------------------------------|--------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------|-------|------| | 40QFN (5x5 mm) | JEDEC - High<br>Thermal Cond. | Thermal Resistance, Junction to Ambient | Θ <sub>JA</sub> | Still Air | 29.2 | °C/W | | | (2s2p) <sup>1</sup> | Thermal Resistance, Junction to Board | Θ <sub>JB</sub> | | 15.2 | °C/W | | | | Thermal Resistance, Junction to Top Center | $\Psi_{ m JT}$ | | 0.3 | °C/W | | | | Thermal Resistance, Junction to Board | $\Psi_{JB}$ | | 11.2 | °C/W | | | No Board Thermal Resistance, Junction to Case | | Θ <sub>JC</sub> | Temperature controlled heat sink on top of package, all other sides of package insulated to prevent heat flow. | 24.6 | °C/W | # Note: 1. Based on 4-layer PCB with dimension 3" x 4.5", PCB Thickness of 1.6 mm, per JEDEC. PCB Center Land with 9 Via to top internal plane of PCB. # 4.6 Current Consumption # 4.6.1 MCU Current Consumption using DC-DC at 3.0 V input Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.0 V. DVDD = RFVDD = PAVDD = 1.8 V from DC-DC. Voltage scaling level = VSCALE1. $T_A$ = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at $T_A$ = 25 °C. Table 4.5. MCU Current Consumption using DC-DC at 3.0 V input | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------|-----|-------|-----|-----------------| | Current consumption in EM0 mode with all peripherals disabled | I <sub>ACTIVE</sub> | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, CPU running Prime from flash, VSCALE2 | _ | 33.3 | _ | μA/MHz | | | | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, CPU running while loop from flash, VSCALE2 | _ | 32.8 | _ | μA/MHz | | | | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, CPU running CoreMark loop from flash, VSCALE2 | _ | 49.1 | _ | μA/MHz | | | | 39 MHz crystal, CPU running<br>Prime from flash | _ | 33.9 | _ | μΑ/MHz | | | | 39 MHz crystal, CPU running while loop from flash | _ | 33.4 | _ | µA/MHz | | | | 39 MHz crystal, CPU running<br>CoreMark loop from flash | _ | 49.4 | _ | μΑ/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 28.1 | _ | μΑ/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 31.0 | _ | μ <b>A</b> /MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 37.6 | _ | μ <b>A</b> /MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 281.8 | _ | μ <b>A</b> /MHz | | Current consumption in EM1 mode with all peripherals disabled | I <sub>EM1</sub> | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, VSCALE2 | _ | 22.6 | _ | μA/MHz | | | | 39 MHz crystal | _ | 24.4 | _ | µA/MHz | | | | 38 MHz HFRCO | _ | 19.0 | _ | µA/MHz | | | | 26 MHz HFRCO | _ | 22.0 | _ | μΑ/MHz | | | | 16 MHz HFRCO | | 28.5 | _ | μΑ/MHz | | | | 1 MHz HFRCO | _ | 272.1 | _ | μΑ/MHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------|-----|-------|-----|------| | Current consumption in EM2 mode, VSCALE0 | I <sub>EM2_VS</sub> | 96 kB RAM and full Radio RAM retention, RTC running from LFXO <sup>1</sup> | _ | 1.9 | _ | μА | | | | 96 kB RAM and full Radio RAM retention, RTC running from LFRCO <sup>1</sup> | _ | 1.9 | _ | μА | | | | 16 kB RAM and full Radio RAM retention, RTC running from LFXO <sup>1</sup> | _ | 1.3 | _ | μА | | | | 16 kB RAM and full Radio RAM retention, RTC running from LFRCO <sup>1</sup> | _ | 1.3 | _ | μА | | | | 16 kB RAM and full Radio RAM retention, RTC running from LFRCO in precision mode <sup>1</sup> | _ | 1.9 | _ | μА | | Current consumption in EM3 mode, VSCALE0 | I <sub>EM3_</sub> vs | 96 kB RAM and full Radio RAM retention, RTC running from ULFRCO <sup>1</sup> | _ | 1.7 | _ | μА | | | | 16 kB RAM and full Radio RAM retention, RTC running from ULFRCO <sup>1</sup> | _ | 1.1 | _ | μА | | Change in current consumption if CPU cached unretained in EM2 or EM3 | I <sub>EM23_CPUCACHE</sub> | | _ | -0.06 | _ | μА | | Change in current consumption if EM0/1 peripheral states unretained in EM2 or EM3 | IEM23_STATERET | | _ | -0.01 | _ | μA | | Change in current consumption for retained RAM bank in EM2 or EM3 | I <sub>EM23_RAM</sub> | Per 16 kB RAM bank | _ | 0.11 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0B is enabled <sup>2</sup> | I <sub>PD0B_VS</sub> | | _ | 0.93 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0C is enabled <sup>2</sup> | IPD0C_VS | | _ | 0.26 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0D is enabled <sup>2</sup> | I <sub>PD0D_</sub> vs | | _ | 1.1 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0E is enabled <sup>2</sup> | IPD0E_VS | | _ | 0.09 | _ | μА | | Current consumption in EM4 mode | I <sub>EM4</sub> | No BURTC, no LF oscillator | _ | 0.25 | _ | μA | | mode | | BURTC with LFXO | _ | 0.64 | _ | μA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | 71 | | 4 | #### Note: - 1. CPU cache retained, EM0/1 peripheral states retained. - 2. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.10.4 Power Domains for a list of the peripherals in each power domain. Note that if the PD0B, PD0C, or PD0D domains are enabled, PD0E will also automatically be enabled. # 4.6.2 MCU Current Consumption at 3.0 V Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = VREGVDD = 3.0 V. DC-DC not used. Voltage scaling level = VSCALE1. $T_A$ = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at $T_A$ = 25 °C. Table 4.6. MCU Current Consumption at 3.0 V | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------|-----|-------|------|--------| | Current consumption in EM0 mode with all peripherals disabled | ACTIVE | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, CPU running Prime from flash, VSCALE2 | _ | 47.3 | _ | µA/MHz | | | | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, CPU running while loop from flash, VSCALE2 | _ | 46.1 | _ | µA/MHz | | | | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, CPU running CoreMark loop from flash, VSCALE2 | _ | 69.5 | _ | µA/MHz | | | | 39 MHz crystal, CPU running<br>Prime from flash | _ | 48.4 | _ | μA/MHz | | | | 39 MHz crystal, CPU running while loop from flash | _ | 47.1 | _ | μA/MHz | | | | 39 MHz crystal, CPU running<br>CoreMark loop from flash | _ | 69.6 | _ | µA/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 39.4 | 62 | μA/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 43.6 | _ | μA/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 52.7 | _ | μA/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 392.4 | 1170 | μA/MHz | | Current consumption in EM1 mode with all peripherals disabled | I <sub>EM1</sub> | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, VSCALE2 | _ | 32.2 | _ | μA/MHz | | | | 39 MHz crystal | _ | 34.5 | _ | μA/MHz | | | | 38 MHz HFRCO | _ | 26.8 | 49 | μA/MHz | | | | 26 MHz HFRCO | _ | 30.9 | _ | μA/MHz | | | | 16 MHz HFRCO | _ | 40.0 | _ | μA/MHz | | | | 1 MHz HFRCO | _ | 380.0 | 1160 | μΑ/MHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------|-----|-------|------|------| | Current consumption in EM2 mode, VSCALE0 | I <sub>EM2_VS</sub> | 96 kB RAM and full Radio RAM retention, RTC running from LFXO <sup>1</sup> | _ | 2.6 | _ | μA | | | | 96 kB RAM and full Radio RAM retention, RTC running from LFRCO <sup>1</sup> | _ | 2.7 | _ | μA | | | | 16 kB RAM and full Radio RAM retention, RTC running from LFXO <sup>1</sup> | _ | 1.8 | _ | μA | | | | 16 kB RAM and full Radio RAM retention, RTC running from LFRCO <sup>1</sup> | _ | 1.9 | _ | μA | | | | 16 kB RAM and full Radio RAM retention, RTC running from LFRCO in precision mode <sup>1</sup> | _ | 2.8 | _ | μA | | Current consumption in EM3 mode, VSCALE0 | IEM3_VS | 96 kB RAM and full Radio RAM retention, RTC running from ULFRCO <sup>1</sup> | _ | 2.3 | _ | μA | | | | 16 kB RAM and full Radio RAM retention, RTC running from ULFRCO <sup>1</sup> | _ | 1.5 | 2.5 | μA | | Change in current consumption if CPU cached unretained in EM2 or EM3 | IEM23_CPUCACHE | | _ | -0.07 | _ | μA | | Change in current consumption if EM0/1 peripheral states unretained in EM2 or EM3 | I <sub>EM23_</sub> STATERET | | _ | -0.01 | _ | μА | | Change in current consumption for retained RAM bank in EM2 or EM3 | I <sub>EM23_RAM</sub> | Per 16 kB RAM bank | _ | 0.16 | _ | μA | | Additional current in EM2 or EM3 when any peripheral in PD0B is enabled <sup>2</sup> | I <sub>PD0B_</sub> vs | | _ | 1.4 | _ | μA | | Additional current in EM2 or EM3 when any peripheral in PD0C is enabled <sup>2</sup> | IPD0C_VS | | _ | 0.39 | _ | μA | | Additional current in EM2 or EM3 when any peripheral in PD0D is enabled <sup>2</sup> | I <sub>PD0D_</sub> vs | | _ | 1.6 | _ | μA | | Additional current in EM2 or EM3 when any peripheral in PD0E is enabled <sup>2</sup> | IPD0E_VS | | _ | 0.11 | _ | μA | | Current consumption in EM4 | I <sub>EM4</sub> | No BURTC, no LF oscillator | _ | 0.26 | 0.65 | μA | | mode | | BURTC with LFXO | _ | 0.64 | _ | μA | | Current consumption during reset | I <sub>RST</sub> | Hard pin reset held | _ | 457 | _ | μA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | 71 | | 4 | #### Note: - 1. CPU cache retained, EM0/1 peripheral states retained. - 2. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.10.4 Power Domains for a list of the peripherals in each power domain. Note that if the PD0B, PD0C, or PD0D domains are enabled, PD0E will also automatically be enabled. # 4.6.3 MCU Current Consumption at 1.8 V Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = VREGVDD = 1.8 V. DC-DC not used. Voltage scaling level = VSCALE1. $T_A$ = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at $T_A$ = 25 °C. Table 4.7. MCU Current Consumption at 1.8 V | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------|-----|-------|-----|--------| | Current consumption in EM0 mode with all peripherals disabled | IACTIVE | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, CPU running Prime from flash, VSCALE2 | | 47.8 | _ | μA/MHz | | | | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, CPU running while loop from flash, VSCALE2 | _ | 46.1 | _ | µA/MHz | | | | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, CPU running CoreMark loop from flash, VSCALE2 | _ | 69.4 | _ | µA/MHz | | | | 39 MHz crystal, CPU running<br>Prime from flash | _ | 48.1 | _ | μA/MHz | | | | 39 MHz crystal, CPU running while loop from flash | _ | 47.1 | _ | μA/MHz | | | | 39 MHz crystal, CPU running<br>CoreMark loop from flash | _ | 69.8 | _ | µA/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 39.4 | _ | µA/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 43.5 | _ | µA/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 52.5 | _ | μΑ/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 390.0 | _ | μΑ/MHz | | Current consumption in EM1 mode with all peripherals disabled | I <sub>EM1</sub> | 78 MHz HFRCO w/ DPLL referenced to 39 MHz crystal, VSCALE2 | _ | 32.2 | _ | μA/MHz | | | | 39 MHz crystal | _ | 34.5 | _ | μΑ/MHz | | | | 38 MHz HFRCO | _ | 26.7 | _ | μΑ/MHz | | | | 26 MHz HFRCO | _ | 30.8 | _ | μA/MHz | | | | 16 MHz HFRCO | _ | 39.8 | _ | μA/MHz | | | | 1 MHz HFRCO | _ | 377.3 | _ | μΑ/MHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------|-----|-------|-----|------| | Current consumption in EM2 mode, VSCALE0 | I <sub>EM2_VS</sub> | 96 kB RAM and full Radio RAM retention, RTC running from LFXO <sup>1</sup> | _ | 2.6 | _ | μА | | | | 96 kB RAM and full Radio RAM retention, RTC running from LFRCO <sup>1</sup> | _ | 2.6 | _ | μА | | | | 16 kB RAM and full Radio RAM retention, RTC running from LFXO <sup>1</sup> | _ | 1.8 | _ | μА | | | | 16 kB RAM and full Radio RAM retention, RTC running from LFRCO <sup>1</sup> | _ | 1.8 | _ | μА | | | | 16 kB RAM and full Radio RAM retention, RTC running from LFRCO in precision mode <sup>1</sup> | _ | 2.7 | _ | μА | | Current consumption in EM3 mode, VSCALE0 | I <sub>EM3_</sub> vs | 96 kB RAM and full Radio RAM retention, RTC running from ULFRCO <sup>1</sup> | _ | 2.2 | _ | μА | | | | 16 kB RAM and full Radio RAM retention, RTC running from ULFRCO <sup>1</sup> | _ | 1.4 | _ | μА | | Change in current consumption if CPU cached unretained in EM2 or EM3 | I <sub>EM23</sub> _CPUCACHE | | _ | -0.07 | _ | μА | | Change in current consumption if EM0/1 peripheral states unretained in EM2 or EM3 | I <sub>EM23_</sub> STATERET | | _ | -0.01 | _ | μА | | Change in current consumption for retained RAM bank in EM2 or EM3 | I <sub>EM23_RAM</sub> | Per 16 kB RAM bank | _ | 0.16 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0B is enabled <sup>2</sup> | I <sub>PD0B_VS</sub> | | _ | 1.4 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0C is enabled <sup>2</sup> | IPD0C_VS | | _ | 0.38 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0D is enabled <sup>2</sup> | I <sub>PD0D_</sub> vs | | _ | 1.6 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0E is enabled <sup>2</sup> | IPD0E_VS | | _ | 0.12 | _ | μА | | Current consumption in EM4 | I <sub>EM4</sub> | No BURTC, no LF oscillator | | 0.18 | | μA | | mode | | BURTC with LFXO | _ | 0.53 | _ | μA | | Current consumption during reset | I <sub>RST</sub> | Hard pin reset held | _ | 391 | _ | μА | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | 71 | | 4 | #### Note: - 1. CPU cache retained, EM0/1 peripheral states retained. - 2. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.10.4 Power Domains for a list of the peripherals in each power domain. Note that if the PD0B, PD0C, or PD0D domains are enabled, PD0E will also automatically be enabled. # 4.6.4 Radio Current Consumption at 3.0V using DCDC RF current consumption measured with MCU in EM1, HCLK = 39.0 MHz, and all MCU peripherals disabled. Unless otherwise indicated, typical conditions are: VREGVDD = 1.0 VDD Table 4.8. Radio Current Consumption at 3.0V using DCDC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|-----|-----|-----|------| | System current consumption in receive mode, active packet reception | I <sub>RX_ACTIVE</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 4.6 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 4.9 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 5.2 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE1, EM1P (Radio clocks only) | _ | 4.7 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 5 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE2 | _ | 5.2 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 4.4 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 4.7 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 4.9 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 5.1 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 5.4 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 5.6 | _ | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|-----|------|-----|------| | System current consumption in receive mode, listening for packet | I <sub>RX_LISTEN</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 4.7 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 4.9 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 5.2 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 4.7 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 5 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 5.2 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 4.3 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 4.6 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 4.9 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 5.1 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 5.4 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 5.7 | _ | mA | | System current consumption in transmit mode | I <sub>TX</sub> | f = 2.4 GHz, CW, 0 dBm PA, 0 dBm output power, VSCALE1 | _ | 5 | _ | mA | | | | f = 2.4 GHz, CW, 10 dBm PA, 10 dBm output power, VSCALE1 | _ | 19.1 | _ | mA | | | | f = 2.4 GHz, CW, 0 dBm PA, 0 dBm output power, VSCALE2 | _ | 5.2 | _ | mA | | | | f = 2.4 GHz, CW, 10 dBm PA, 10 dBm output power, VSCALE2 | _ | 19.2 | _ | mA | ## 4.6.5 Radio Current Consumption at 3.0V RF current consumption measured with MCU in EM1, HCLK = 39.0 MHz, and all MCU peripherals disabled. Unless otherwise indicated, typical conditions are: AVDD = DVDD = IOVDD = RFVDD = PAVDD = 3.0 V. DCDC disabled. $T_A$ = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at $T_A$ = 25 °C. Table 4.9. Radio Current Consumption at 3.0V | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|-----|-----|-----|------| | Current consumption in receive mode, active packet reception | I <sub>RX_ACTIVE</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 7.1 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 7.5 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 7.9 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE1, EM1P (Radio clocks only) | _ | 7.2 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 7.6 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE2 | _ | 8 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 6.7 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 7.1 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 7.4 | _ | mA | | | _ | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 7.7 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 8.1 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 8.6 | _ | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------|------------------------|-------------------------------------------------------------------------|-----|------|-----|------| | Current consumption in receive mode, listening for packet | I <sub>RX_LISTEN</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 7.1 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 7.5 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 7.9 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE1, EM1P (Radio clocks only) | _ | 7.1 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 7.5 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 7.9 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 6.6 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 7 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 7.4 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 7.7 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 8.2 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 8.6 | _ | mA | | Current consumption in transmit mode | I <sub>TX</sub> | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power, VSCALE2 | _ | 8 | _ | mA | | | | f = 2.4 GHz, CW, 10 dBm PA, 10 dBm output power, VSCALE2 | _ | 28.7 | _ | mA | | | | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power, VSCALE1 | _ | 7.8 | _ | mA | | | | f = 2.4 GHz, CW, 10 dBm PA, 10 dBm output power, VSCALE1 | _ | 28.4 | _ | mA | ## 4.6.6 Radio Current Consumption at 1.8V RF current consumption measured with MCU in EM1, HCLK = 39.0 MHz, and all MCU peripherals disabled. Unless otherwise indicated, typical conditions are: AVDD = DVDD = IOVDD = RFVDD = PAVDD = 1.8 V. DCDC disabled. $T_A$ = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at $T_A$ = 25 °C. Table 4.10. Radio Current Consumption at 1.8V | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------|------------------------|-----------------------------------------------------------------------|-----|-----|-----|------| | Current consumption in receive mode, active packet reception | I <sub>RX_ACTIVE</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE1, EM1P (Radio clocks only) | _ | 7 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 7.5 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 7.9 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE1, EM1P (Radio clocks only) | _ | 7.1 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 7.6 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE2 | _ | 8 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 6.6 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 7.1 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 7.4 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 7.7 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1 | _ | 8.1 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 8.6 | _ | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------|------------------------|-------------------------------------------------------------------------|-----|------|-----|------| | Current consumption in receive mode, listening for packet | I <sub>RX_LISTEN</sub> | 125 kbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 7.1 | _ | mA | | | | 125 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE2 | _ | 7.9 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE1, EM1P (Radio clocks only) | _ | 7.1 | _ | mA | | | | 500 kbit/s, 2GFSK, f = 2.4 GHz, VSCALE2 | _ | 7.9 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 6.6 | _ | mA | | | | 1 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 7.4 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE1, EM1P (Radio clocks<br>only) | _ | 7.7 | _ | mA | | | | 2 Mbit/s, 2GFSK, f = 2.4 GHz,<br>VSCALE2 | _ | 8.6 | _ | mA | | Current consumption in transmit mode | I <sub>TX</sub> | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power, VSCALE2 | _ | 7.8 | _ | mA | | | | f = 2.4 GHz, CW, 10 dBm PA, 10 dBm output power, VSCALE2 | _ | 28.5 | _ | mA | | | | f = 2.4 GHz, CW, 0 dBm PA, 0<br>dBm output power, VSCALE1 | _ | 7.5 | _ | mA | | | | f = 2.4 GHz, CW, 10 dBm PA, 10 dBm output power, VSCALE1 | _ | 28.2 | _ | mA | #### 4.7 Flash Characteristics Table 4.11. Flash Characteristics | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------|----------------------|---------------------------------------------------------|--------|------|------|--------| | Flash supply voltage during write or erase | V <sub>FLASH</sub> | | 1.71 | _ | 3.8 | V | | Flash data retention <sup>1</sup> | RET <sub>FLASH</sub> | | 10 | _ | _ | years | | Flash erase cycles before failure <sup>1</sup> | EC <sub>FLASH</sub> | | 10,000 | _ | _ | cycles | | Program Time | t <sub>PROG</sub> | T <sub>A</sub> = 25 °C, one word (32-bits) | 41.9 | 43.4 | 45.0 | μs | | | | T <sub>A</sub> = 25 °C, average per word over 128 words | 10.6 | 10.9 | 11.3 | μs | | Page Erase Time <sup>2</sup> | t <sub>PERASE</sub> | T <sub>A</sub> = 25 °C | 11.6 | 12.9 | 14.0 | ms | | Mass Erase Time <sup>3 4</sup> | t <sub>MERASE</sub> | T <sub>A</sub> = 25 °C, 768 kB | 62 | 77 | 87 | ms | | Program Current | I <sub>WRITE</sub> | | _ | _ | 2.8 | mA | | Page Erase Current | I <sub>PERASE</sub> | Page Erase | _ | _ | 1.9 | mA | | Mass Erase Current | I <sub>MERASE</sub> | Mass Erase | _ | _ | 2.0 | mA | - 1. Flash data retention information is published in the Quarterly Quality and Reliability Report. - 2. Page Erase time is measured from setting the ERASEPAGE bit in the MSC\_WRITECMD register until the BUSY bit in the MSC\_STATUS register is cleared to 0. Internal set-up and hold times are included. - 3. Mass Erase is issued by the CPU and erases all of user space. - 4. Mass Erase time is measured from setting the ERASEMAIN0 bit in the MSC\_WRITECMD register until the BUSY bit in the MSC\_STATUS register is cleared to 0. Internal set-up and hold times are included. ## 4.8 Energy Mode Wake-up and Entry Times Unless otherwise specified, these times are measured using the HFRCO at 19 MHz. Table 4.12. Energy Mode Wake-up and Entry Times | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|----------------------|--------------------------------------------------|-----|------|-----|-------| | Wake-up Time from EM1 | t <sub>EM1_WU</sub> | Code execution from flash | _ | 3 | _ | HCLKs | | | | Code execution from RAM | _ | 1.4 | _ | μs | | Wake-up Time from EM2 | t <sub>EM2_WU</sub> | Code execution from flash, No<br>Voltage Scaling | _ | 13.7 | _ | μs | | | | Code execution from RAM, No Voltage Scaling | _ | 5.1 | _ | μs | | | | Voltage scaling up one level <sup>1</sup> | _ | 37.7 | _ | μs | | | | Voltage scaling up two levels <sup>2</sup> | _ | 50.7 | _ | μs | | Wake-up Time from EM3 | t <sub>EM3_WU</sub> | Code execution from flash, No<br>Voltage Scaling | _ | 13.7 | _ | μs | | | | Code execution from RAM, No Voltage Scaling | _ | 5.1 | _ | μs | | | | Voltage scaling up one level <sup>1</sup> | _ | 37.7 | _ | μs | | | | Voltage scaling up two levels <sup>2</sup> | _ | 50.7 | _ | μs | | Wake-up Time from EM4 | t <sub>EM4_WU</sub> | Code execution from flash | _ | 21.7 | _ | ms | | Entry time to EM1 | t <sub>EM1_ENT</sub> | Code execution from flash | _ | 1.5 | _ | μs | | Entry time to EM2 | t <sub>EM2_ENT</sub> | Code execution from flash | _ | 6.1 | _ | μs | | Entry time to EM3 | t <sub>EM3_ENT</sub> | Code execution from flash | _ | 6.0 | _ | μs | | Entry time to EM4 | t <sub>EM4_ENT</sub> | Code execution from flash | _ | 11.2 | _ | μs | | Voltage scaling time in EM0 <sup>3</sup> | t <sub>SCALE</sub> | Up from VSCALE1 to VSCALE2 | _ | 32 | _ | μs | | | | Down from VSCALE2 to VSCALE1 | _ | 172 | _ | μs | - 1. Voltage scaling one level is between VSCALE0 and VSCALE1 or between VSCALE1 and VSCALE2. - 2. Voltage scaling two levels is between VSCALE0 and VSCALE2. - 3. During voltage scaling in EM0, RAM is inaccessible and processor will be halted until complete. ### 4.9 2.4 GHz RF Transceiver Characteristics ### 4.9.1 RF Transmitter Characteristics ## 4.9.1.1 RF Transmitter General Characteristics for the 2.4 GHz Band Unless otherwise indicated, typical conditions are: $T_A$ = 25 °C, Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz. • For 0 dBm / 10 dBm PA: VREGVDD = IOVDD = AVDD = 3.0 V, DVDD = RFVDD = PAVDD = 1.8 V powered from DCDC Table 4.13. RF Transmitter General Characteristics for the 2.4 GHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------|------|-------|--------|------| | RF test frequency range | F <sub>RANGE</sub> | | 2400 | _ | 2483.5 | MHz | | Radio-only current consumption while transmitting <sup>1</sup> | I <sub>TX_RADIO</sub> | f = 2.4 GHz, CW, 0 dBm PA, 0 dBm output power | _ | 3.5 | _ | mA | | | | f = 2.4 GHz, CW, 10 dBm PA, 10 dBm output power | _ | 17.6 | _ | mA | | Maximum TX power <sup>2</sup> | POUT <sub>MAX</sub> | 10 dBm PA <sup>3</sup> | _ | 10 | _ | dBm | | | | 0 dBm PA | _ | -0.7 | _ | dBm | | Minimum active TX power | POUT <sub>MIN</sub> | 10 dBm PA | _ | -29.8 | _ | dBm | | | | 0 dBm PA | _ | -25.2 | _ | dBm | | Output power variation vs<br>supply voltage variation, fre-<br>quency = 2450 MHz | POUT <sub>VAR_V</sub> | 10 dbm PA output power with PAVDD voltage swept from 1.8 to 3.0 V | _ | 0.03 | _ | dB | | | | 0 dBm PA output power with<br>PAVDD voltage swept from 1.8 to<br>3.0 V | _ | 0.02 | _ | dB | | Output power variation vs<br>temperature, frequency = | POUT <sub>VAR_T</sub> | 10 dBm PA at 10 dBm, (-40 to +125 °C) | _ | 0.2 | _ | dB | | 2450 MHz | | 0 dBm PA at 0 dBm, (-40 to +125 °C) | _ | 1.23 | _ | dB | | Output power variation vs RF | POUT <sub>VAR_F</sub> | 10 dBm PA, 10 dBm | _ | 0.11 | _ | dB | | frequency | | 0 dBm PA, 0 dBm | _ | 0.16 | _ | dB | | Spurious emissions of harmonics in restricted bands per FCC Part 15.205/15.209 | SPUR <sub>HRM_FCC_</sub> | Continuous transmission of CW carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test Frequency = 2450 MHz. | _ | -47 | _ | dBm | | Spurious emissions of harmonics in non-restricted bands per FCC Part 15.247/15.35 | SPUR <sub>HRM_FCC_</sub><br>NRR | Continuous transmission of CW carrier. Pout = POUT <sub>MAX</sub> . Test Frequency = 2450 MHz. | _ | -26 | _ | dBc | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Spurious emissions out-of-<br>band (above 2.483 GHz or<br>below 2.4 GHz) in restricted<br>bands, per FCC part<br>15.205/15.209 | SPUR <sub>OOB_FCC_</sub><br>R | Restricted bands 30-88 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz | _ | -61 | _ | dBm | | 13.203/13.203 | | Restricted bands 88 - 216 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz | _ | -58 | _ | dBm | | | | Restricted bands 216 - 960 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz | _ | -55 | _ | dBm | | | | Restricted bands > 960 MHz,<br>Continuous transmission of CW<br>carrier, P <sub>out</sub> = POUT <sub>MAX</sub> , Test<br>Frequency = 2450 MHz | _ | -47 | _ | dBm | | Spurious emissions out-of-<br>band in non-restricted bands<br>per FCC Part 15.247 | SPUR <sub>OOB_FCC_</sub><br>NR | Frequencies above 2.483 GHz or<br>below 2.4 GHz, continuous trans-<br>mission CW carrier, P <sub>out</sub> =<br>POUT <sub>MAX</sub> , Test Frequency =<br>2450 MHz | _ | -26 | _ | dBc | | Spurious emissions per ETSI<br>EN300.440 | SPUR <sub>ETSI440</sub> | 47-74 MHz,87.5-108 MHz,<br>174-230 MHz, 470-862 MHz, P <sub>out</sub><br>= 10 dBm, Test Frequency = 2450<br>MHz | _ | -60 | _ | dBm | | | | 25-1000 MHz, excluding above frequencies. P <sub>out</sub> = 10 dBm, Test Frequency = 2450 MHz | _ | -42 | _ | dBm | | | | 1G-14G, P <sub>out</sub> = 10 dBm, Test Frequency = 2450 MHz | _ | -36 | _ | dBm | | Spurious emissions out-of-<br>band, per ETSI 300.328 | SPUR <sub>ETSI328</sub> | [2400-2BW to 2400-BW],<br>[2483.5+BW to 2483.5+2BW],<br>P <sub>out</sub> = 10 dBm, Test Frequency =<br>2402 and 2480 MHz | _ | -26 | _ | dBm | | | | 47-74 MHz, 87.5-118 MHz,<br>174-230 MHz, 470-862 MHz, P <sub>out</sub><br>= 10 dBm, Test Frequency = 2450<br>MHz | _ | -60 | _ | dBm | | | | 30-47 MHz, 74-87.5 MHz,<br>118-174 MHz, 230-470 MHz,<br>862-1000 MHz , P <sub>out</sub> = 10 dBm,<br>Test Frequency = 2450 MHz | _ | -42 | _ | dBm | | | | 1G-12.75 GHz, excluding bands listed above, P <sub>out</sub> = 10 dBm, Test Frequency = 2450 MHz | _ | -36 | _ | dBm | | | | [2400-BW to 2400], [2483.5 to 2483.5+BW] P <sub>out</sub> = 10 dBm, Test Frequency = 2402 and 2480 MHz | _ | -16 | _ | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | _ | | | • | | | #### Note: - 1. Supply current to radio, supplied by DC-DC with 3.0 V, measured at VREGVDD. - 2. Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this datasheet can be found in the Max TX Power column of the Ordering Information Table. - 3. The PA is capable of delivering higher than 10 dBm output power (refer to Output Power plots in 4.27.2 RF Characteristics). However, all transmitter characteristics and recommended application circuits are specified at 10 dBm output. If used with the recommended application circuits above 10 dBm, harmonics may be higher than regulatory limits. #### 4.9.1.2 RF Transmitter Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band Unless otherwise indicated, typical conditions are: $T_A$ = 25 °C, Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz. • For 0 dBm / 10 dBm PA: VREGVDD = IOVDD = AVDD = 3.0 V, DVDD = RFVDD = PAVDD = 1.8 V powered from DCDC Table 4.14. RF Transmitter Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|------------------------|--------------------------------------------------------------------------------|-----|-------|-----|----------------| | Error vector magnitude per 802.15.4-2011 | EVM | Average across frequency, signal is DSSS-OQPSK reference packet, Pout = 10 dBm | _ | 2.9 | _ | % rms | | | | Average across frequency, signal is DSSS-OQPSK reference packet, Pout = 0 dBm | _ | 2.9 | _ | % rms | | Power spectral density limit | PSD <sub>LIMIT</sub> | Relative, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 10 dBm | _ | -50.1 | _ | dBc/<br>100kHz | | | | Relative, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 0 dBm | _ | -50.7 | _ | dBc/<br>100kHz | | | | Absolute, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 10 dBm | _ | -48.7 | _ | dBm/<br>100kHz | | | | Absolute, at carrier ± 3.5 MHz,<br>P <sub>out</sub> = 0 dBm | _ | -59.2 | _ | dBm/<br>100kHz | | | | Per FCC part 15.247, P <sub>out</sub> = 10 dBm | _ | -9.2 | _ | dBm/<br>3kHz | | | | Per FCC part 15.247, P <sub>out</sub> = 0 dBm | _ | -19.9 | _ | dBm/<br>3kHz | | | | ETSI 300.328 P <sub>out</sub> = 10 dBm | _ | 8 | _ | dBm | | | | ETSI 300.328 P <sub>out</sub> = 0 dbm | _ | -2.8 | _ | dBm | | Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | 99% BW at highest and lowest channels in band, P <sub>out</sub> = 10 dBm | _ | 2.2 | _ | MHz | | | | 99% BW at highest and lowest channels in band, P <sub>out</sub> = 0 dBm | _ | 2.2 | _ | MHz | # 4.9.1.3 RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 1 Mbps Data Rate Unless otherwise indicated, typical conditions are: T<sub>A</sub> = 25 °C, Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz. • For 0 dBm / 10 dBm PA: VREGVDD = IOVDD = AVDD = 3.0 V, DVDD = RFVDD = PAVDD = 1.8 V powered from DCDC Table 4.15. RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 1 Mbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|-----|-------|-----|--------------| | Transmit 6 dB bandwidth | TXBW | P <sub>out</sub> = 10 dBm | _ | 714 | _ | kHz | | | | P <sub>out</sub> = 0 dBm | _ | 715 | _ | kHz | | Power spectral density limit | PSD <sub>LIMIT</sub> | P <sub>out</sub> = 10 dBm, Per FCC part<br>15.247 at 10 dBm | _ | -10.4 | _ | dBm/<br>3kHz | | | | P <sub>out</sub> = 0 dBm, Per FCC part<br>15.247 at 0 dBm | _ | -21.2 | _ | dBm/<br>3kHz | | | | Per ETSI 300.328 at 10 dBm/1<br>MHz | _ | 9.7 | _ | dBm | | Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | P <sub>out</sub> = 10 dBm 99% BW at highest and lowest channels in band | _ | 1 | _ | MHz | | | | P <sub>out</sub> = 0 dBm 99% BW at highest and lowest channels in band | _ | 1 | _ | MHz | | In-band spurious emissions, with allowed exceptions <sup>1</sup> | SPUR <sub>INB</sub> | P <sub>out</sub> = 10 dBm, Inband spurs at ± 2 MHz | _ | -38.8 | _ | dBm | | | | P <sub>out</sub> = 0 dBm, Inband spurs at ± 2 MHz | _ | -49.8 | _ | dBm | | | | P <sub>out</sub> = 10 dBm Inband spurs at ± 3 MHz | _ | -43.8 | _ | dBm | | | | P <sub>out</sub> = 0 dBm Inband spurs at ± 3 MHz | _ | -54.6 | _ | dBm | <sup>1.</sup> Per Bluetooth Core\_5.1, Vol.6 Part A, Section 3.2.2, exceptions are allowed in up to three bands of 1 MHz width, centered on a frequency which is an integer multiple of 1 MHz. These exceptions shall have an absolute value of -20 dBm or less. # 4.9.1.4 RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 2 Mbps Data Rate Unless otherwise indicated, typical conditions are: T<sub>A</sub> = 25 °C, Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz. • For 0 dBm / 10 dBm PA: VREGVDD = IOVDD = AVDD = 3.0 V, DVDD = RFVDD = PAVDD = 1.8 V powered from DCDC Table 4.16. RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 2 Mbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|-----|-------|-----|--------------| | Transmit 6 dB bandwidth | TXBW | P <sub>out</sub> = 10 dBm | _ | 1308 | _ | kHz | | | | P <sub>out</sub> = 0 dBm | _ | 1306 | _ | kHz | | Power spectral density limit | PSD <sub>LIMIT</sub> | P <sub>out</sub> = 10 dBm, Per FCC part<br>15.247 at 10 dBm | _ | -8.5 | _ | dBm/<br>3kHz | | | | P <sub>out</sub> = 0 dBm, Per FCC part<br>15.247 at 0 dBm | _ | -19.3 | _ | dBm/<br>3kHz | | | | Per ETSI 300.328 at 10 dBm/1 MHz | _ | 8.7 | _ | dBm | | Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | P <sub>out</sub> = 10 dBm 99% BW at highest and lowest channels in band | _ | 2.1 | _ | MHz | | | | P <sub>out</sub> = 0 dBm 99% BW at highest and lowest channels in band | _ | 2.1 | _ | MHz | | In-band spurious emissions, with allowed exceptions <sup>1</sup> | SPUR <sub>INB</sub> | P <sub>out</sub> = 10 dBm, Inband spurs at ± 4 MHz | _ | -43.7 | _ | dBm | | | | P <sub>out</sub> = 0 dBm, Inband spurs at ± 4 MHz | _ | -54.5 | _ | dBm | | | | P <sub>out</sub> = 10 dBm Inband spurs at ± 6 MHz | _ | -48.8 | _ | dBm | | | | P <sub>out</sub> = 0 dBm Inband spurs at ± 6 MHz | _ | -59.5 | _ | dBm | ## Note: 1. Per Bluetooth Core\_5.1, Vol.6 Part A, Section 3.2.2, exceptions are allowed in up to three bands of 1 MHz width, centered on a frequency which is an integer multiple of 1 MHz. These exceptions shall have an absolute value of -20 dBm or less. # 4.9.1.5 RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 500 kbps Data Rate Unless otherwise indicated, typical conditions are: $T_A$ = 25 °C, Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz. • For 0 dBm / 10 dBm PA: VREGVDD = IOVDD = AVDD = 3.0 V, DVDD = RFVDD = PAVDD = 1.8 V powered from DCDC Table 4.17. RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 500 kbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|-----|-------|-----|--------------| | Transmit 6 dB bandwidth | TXBW | P <sub>out</sub> = 10 dBm | _ | 718 | _ | kHz | | | | P <sub>out</sub> = 0 dBm | _ | 717 | _ | kHz | | Power spectral density limit | PSD <sub>LIMIT</sub> | P <sub>out</sub> = 10 dBm, Per FCC part<br>15.247 at 10 dBm | _ | -10.4 | _ | dBm/<br>3kHz | | | | P <sub>out</sub> = 0 dBm, Per FCC part<br>15.247 at 0 dBm | _ | -21.2 | _ | dBm/<br>3kHz | | | | Per ETSI 300.328 at 10 dBm/1<br>MHz | _ | 9.7 | _ | dBm | | Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | P <sub>out</sub> = 10 dBm 99% BW at highest and lowest channels in band | _ | 1 | _ | MHz | | | | P <sub>out</sub> = 0 dBm 99% BW at highest and lowest channels in band | _ | 1 | _ | MHz | | In-band spurious emissions, with allowed exceptions <sup>1</sup> | SPUR <sub>INB</sub> | P <sub>out</sub> = 10 dBm, Inband spurs at ± 2 MHz | _ | -38.9 | _ | dBm | | | | P <sub>out</sub> = 0 dBm, Inband spurs at ± 2 MHz | _ | -49.8 | _ | dBm | | | | P <sub>out</sub> = 10 dBm Inband spurs at ± 3 MHz | _ | -43.8 | _ | dBm | | | | P <sub>out</sub> = 0 dBm Inband spurs at ± 3 MHz | _ | -54.6 | _ | dBm | <sup>1.</sup> Per Bluetooth Core\_5.1, Vol.6 Part A, Section 3.2.2, exceptions are allowed in up to three bands of 1 MHz width, centered on a frequency which is an integer multiple of 1 MHz. These exceptions shall have an absolute value of -20 dBm or less. # 4.9.1.6 RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 125 kbps Data Rate Unless otherwise indicated, typical conditions are: T<sub>A</sub> = 25 °C, Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz. • For 0 dBm / 10 dBm PA: VREGVDD = IOVDD = AVDD = 3.0 V, DVDD = RFVDD = PAVDD = 1.8 V powered from DCDC Table 4.18. RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 125 kbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------|-----|-------|-----|--------------| | Transmit 6 dB bandwidth | TXBW | P <sub>out</sub> = 10 dBm | _ | 651 | _ | kHz | | | | P <sub>out</sub> = 0 dBm | _ | 651 | _ | kHz | | Power spectral density limit | PSD <sub>LIMIT</sub> | P <sub>out</sub> = 10 dBm, Per FCC part<br>15.247 at 10 dBm | _ | 3.8 | _ | dBm/<br>3kHz | | | | P <sub>out</sub> = 0 dBm, Per FCC part<br>15.247 at 0 dBm | _ | -7 | _ | dBm/<br>3kHz | | | | Per ETSI 300.328 at 10 dBm/1 MHz | _ | 9.7 | _ | dBm | | Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | P <sub>out</sub> = 10 dBm 99% BW at highest and lowest channels in band | _ | 1 | _ | MHz | | | | P <sub>out</sub> = 0 dBm 99% BW at highest<br>and lowest channels in band | _ | 1 | _ | MHz | | In-band spurious emissions, with allowed exceptions <sup>1</sup> | SPUR <sub>INB</sub> | P <sub>out</sub> = 10 dBm, Inband spurs at ± 2 MHz | _ | -39 | _ | dBm | | | | P <sub>out</sub> = 0 dBm, Inband spurs at ± 2 MHz | _ | -49.7 | _ | dBm | | | | P <sub>out</sub> = 10 dBm Inband spurs at ± 3 MHz | _ | -43.7 | _ | dBm | | | | P <sub>out</sub> = 0 dBm Inband spurs at ± 3 MHz | _ | -54.5 | _ | dBm | <sup>1.</sup> Per Bluetooth Core\_5.1, Vol.6 Part A, Section 3.2.2, exceptions are allowed in up to three bands of 1 MHz width, centered on a frequency which is an integer multiple of 1 MHz. These exceptions shall have an absolute value of -20 dBm or less. #### 4.9.2 RF Receiver Characteristics #### 4.9.2.1 RF Receiver General Characteristics for the 2.4 GHz Band Unless otherwise indicated, typical conditions are: $T_A$ = 25 °C, VREGVDD = IOVDD = AVDD = PAVDD = 3.0 V, RFVDD = DVDD = 1.8 V powered from DCDC. Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz. Table 4.19. RF Receiver General Characteristics for the 2.4 GHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------|------------------------|--------------------------------------------------|------|--------|--------|------| | RF test frequency range | F <sub>RANGE</sub> | | 2400 | _ | 2483.5 | MHz | | Radio-only current consumption in receive mode <sup>1</sup> | I <sub>RX_RADIO</sub> | | _ | 2.8 | _ | mA | | Receive mode maximum | SPUR <sub>RX</sub> | 30 MHz to 1 GHz | _ | -63 | _ | dBm | | spurious emission | | 1 GHz to 12 GHz | _ | -53 | _ | dBm | | Max spurious emissions during active receive mode, per | SPUR <sub>RX_FCC</sub> | 216 MHz to 960 MHz, conducted measurement | _ | -55 | _ | dBm | | FCC Part 15.109(a) | | Above 960 MHz, conducted measurement. | _ | -47 | _ | dBm | | 2GFSK Sensitivity | SENS <sub>2GFSK</sub> | 2 Mbps 2GFSK signal <sup>2</sup> , 1% PER | _ | -92.5 | _ | dBm | | | | 250 kbps 2GFSK signal <sup>3</sup> , 0.1%<br>BER | _ | -102.9 | _ | dBm | - 1. Supply current to radio, supplied by DC-DC with 3.0 V, measured at VREGVDD. - 2. Reference signal is 2 Mbps 2GFSK, BT=0.5, mi=1.0, Δf = ± 1 MHz, Channel bandwidth = 2.4 MHz. - 3. Reference signal is 250 kbps 2GFSK, BT=0.5, mi=1.0, Δf = ± 125 kHz, Channel bandwidth = 350 kHz. ### 4.9.2.2 RF Receiver Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band Unless otherwise indicated, typical conditions are: $T_A$ = 25 °C, VREGVDD = IOVDD = AVDD = PAVDD = 3.0 V, RFVDD = DVDD = 1.8 V powered from DCDC. Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz. Table 4.20. RF Receiver Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------|-----|--------|-----|------| | Rx Max Strong Signal Input<br>Level for 1% PER | RX <sub>SAT</sub> | Signal is reference signal <sup>1</sup> , packet length is 20 octets | _ | 10 | _ | dBm | | Sensitivity, 1% PER | SENS | Signal is reference signal, packet length is 20 octets | _ | -105.4 | _ | dBm | | Co-channel interferer rejection, 1% PER | CCR | Desired signal 3 dB above sensitivity limit | _ | -0.7 | _ | dB | | Adjacent channel rejection,<br>Interferer is reference signal,<br>1% PER, desired is refer-<br>ence signal at 3 dB above<br>reference sensitivity level <sup>2</sup> | ACR <sub>REF1</sub> | Interferer is reference signal at +1 channel spacing | _ | 36.8 | _ | dB | | | | Interferer is reference signal at -1 channel spacing | _ | 37.5 | _ | dB | | terferer is reference signal, | ACR <sub>REF2</sub> | Interferer is reference signal at +2 channel spacing | _ | 48.9 | _ | dB | | 1% PER, desired is reference signal at 3 dB above reference sensitivity level <sup>2</sup> | | Interferer is reference signal at -2 channel spacing | _ | 49.4 | _ | dB | | Image rejection, 1% PER,<br>desired is reference signal at<br>3 dB above reference sensi-<br>tivity level <sup>2</sup> | IR | Interferer is CW in image band <sup>3</sup> | - | 53.5 | _ | dB | | Blocking rejection of all other channels, 1% PER, desired | BLOCK | Interferer frequency < desired frequency -3 channel spacing | _ | 55.3 | _ | dB | | is reference signal at 3 dB above reference sensitivity level <sup>2</sup> , interferer is reference signal | | Interferer frequency > desired frequency +3 channel spacing | _ | 55.1 | _ | dB | | RSSI resolution | RSSI <sub>RES</sub> | -100 dBm to +5 dBm | _ | 0.25 | _ | dB | | RSSI accuracy in the linear region as defined by 802.15.4-2020 | RSSI <sub>LIN</sub> | | _ | +/-6 | _ | dB | - 1. Reference signal is defined as O-QPSK DSSS per 802.15.4, Frequency range = 2400-2483.5 MHz, Symbol rate = 62.5 ksymbols/s. - 2. Reference sensitivity level is -85 dBm. - 3. Due to low-IF frequency, there is some overlap of adjacent channel and image channel bands. Adjacent channel CW blocker tests place the Interferer center frequency at the Desired frequency ± 5 MHz on the channel raster, whereas the image rejection test places the CW interferer near the image frequency of the Desired signal carrier, regardless of the channel raster. ## 4.9.2.3 RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 1 Mbps Data Rate Unless otherwise indicated, typical conditions are: $T_A$ = 25 °C, VREGVDD = IOVDD = AVDD = PAVDD = 3.0 V, RFVDD = DVDD = 1.8 V powered from DCDC. Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz, Packet length is 255 bytes. Table 4.21. RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 1 Mbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------|-----|-------|-----|------| | Rx Max Strong Signal Input<br>Level for 0.1% BER | RX <sub>SAT</sub> | Signal is reference signal <sup>1</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Signal is reference signal, 37 byte payload <sup>2</sup> | _ | -97.6 | _ | dBm | | | | Signal is reference signal, 255 byte payload <sup>1</sup> | _ | -96 | _ | dBm | | | | With non-ideal signals <sup>3</sup> <sup>1</sup> | _ | -95.7 | _ | dBm | | Signal to co-channel interferer | C/I <sub>CC</sub> | (see notes) <sup>1 4</sup> | _ | 8.7 | _ | dB | | N ± 1 Adjacent channel selectivity | C/I <sub>1</sub> | Interferer is reference signal at +1 MHz offset <sup>1 5 4 6</sup> | _ | -5.4 | _ | dB | | | | Interferer is reference signal at -1 MHz offset <sup>1 5 4 6</sup> | _ | -5.3 | _ | dB | | N ± 2 Alternate channel selectivity | C/I <sub>2</sub> | Interferer is reference signal at +2 MHz offset <sup>1 5 4 6</sup> | _ | -40.9 | _ | dB | | | | Interferer is reference signal at -2 MHz offset <sup>1 5 4 6</sup> | _ | -39.7 | _ | dB | | N ± 3 Alternate channel selectivity | C/I <sub>3</sub> | Interferer is reference signal at +3 MHz offset <sup>1 5 4 6</sup> | _ | -45.5 | _ | dB | | | | Interferer is reference signal at -3 MHz offset <sup>1 5 4 6</sup> | _ | -45.7 | _ | dB | | Selectivity to image frequency | C/I <sub>IM</sub> | Interferer is reference signal at image frequency with 1 MHz precision 1 6 | _ | -23.3 | _ | dB | | Selectivity to image frequency ± 1 MHz | C/I <sub>IM_1</sub> | Interferer is reference signal at image frequency +1 MHz with 1 MHz precision <sup>1 6</sup> | _ | -40.9 | _ | dB | | | | Interferer is reference signal at image frequency -1 MHz with 1 MHz precision 1 6 | _ | -5.4 | _ | dB | | Intermodulation performance | IM | n = 3 (see note <sup>7</sup> ) | _ | -17.3 | _ | dBm | - 1.0.017% Bit Error Rate. - 2.0.1% Bit Error Rate. - 3. With non-ideal signals as specified in Bluetooth Test Specification RF-PHY.TS.5.0.1 section 4.7.1. - 4. Desired signal -67 dBm. - 5. Desired frequency 2402 MHz ≤ Fc ≤ 2480 MHz. - 6. With allowed exceptions. - 7. As specified in Bluetooth Core specification version 5.1, Vol 6, Part A, Section 4.4. ## 4.9.2.4 RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 2 Mbps Data Rate Unless otherwise indicated, typical conditions are: $T_A$ = 25 °C, VREGVDD = IOVDD = AVDD = PAVDD = 3.0 V, RFVDD = DVDD = 1.8 V powered from DCDC. Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz, Packet length is 255 bytes. Table 4.22. RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 2 Mbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------|-----|-------|-----|------| | Rx Max Strong Signal Input<br>Level for 0.1% BER | RX <sub>SAT</sub> | Signal is reference signal <sup>1</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Signal is reference signal, 37 byte payload <sup>2</sup> | _ | -94.8 | _ | dBm | | | | Signal is reference signal, 255 byte payload <sup>1</sup> | _ | -93.3 | _ | dBm | | | | With non-ideal signals <sup>3</sup> <sup>1</sup> | _ | -93.1 | _ | dBm | | Signal to co-channel interferer | C/I <sub>CC</sub> | (see notes) <sup>1 4</sup> | _ | 8.6 | _ | dB | | N ± 1 Adjacent channel selectivity | C/I <sub>1</sub> | Interferer is reference signal at +2 MHz offset <sup>1 5 4 6</sup> | _ | -5.3 | _ | dB | | | | Interferer is reference signal at -2 MHz offset <sup>1 5 4 6</sup> | _ | -5.8 | _ | dB | | N ± 2 Alternate channel selectivity | C/I <sub>2</sub> | Interferer is reference signal at +4 MHz offset <sup>1 5 4 6</sup> | _ | -42.2 | _ | dB | | | | Interferer is reference signal at -4 MHz offset <sup>1 5 4 6</sup> | _ | -44.2 | _ | dB | | N ± 3 Alternate channel selectivity | C/I <sub>3</sub> | Interferer is reference signal at +6 MHz offset <sup>1 5 4 6</sup> | _ | -48.1 | _ | dB | | | | Interferer is reference signal at -6 MHz offset <sup>1 5 4 6</sup> | _ | -50.2 | _ | dB | | Selectivity to image frequency | C/I <sub>IM</sub> | Interferer is reference signal at image frequency with 1 MHz precision <sup>1 6</sup> | _ | -22.8 | _ | dB | | Selectivity to image frequency ± 2 MHz | C/I <sub>IM_1</sub> | Interferer is reference signal at image frequency +2 MHz with 1 MHz precision <sup>1 6</sup> | _ | -42.2 | _ | dB | | | | Interferer is reference signal at image frequency -2 MHz with 1 MHz precision <sup>1 6</sup> | _ | -5.3 | _ | dB | | Intermodulation performance | IM | n = 3 (see note <sup>7</sup> ) | _ | -18.3 | _ | dBm | - 1.0.017% Bit Error Rate. - 2.0.1% Bit Error Rate. - 3. With non-ideal signals as specified in Bluetooth Test Specification RF-PHY.TS.5.0.1 section 4.7.1. - 4. Desired signal -67 dBm. - 5. Desired frequency 2402 MHz ≤ Fc ≤ 2480 MHz. - 6. With allowed exceptions. - 7. As specified in Bluetooth Core specification version 5.1, Vol 6, Part A, Section 4.4. ## 4.9.2.5 RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 500 kbps Data Rate Unless otherwise indicated, typical conditions are: $T_A$ = 25 °C, VREGVDD = IOVDD = AVDD = PAVDD = 3.0 V, RFVDD = DVDD = 1.8 V powered from DCDC. Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz, Packet length is 255 bytes. Table 4.23. RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 500 kbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------|-----|--------|-----|------| | Rx Max Strong Signal Input<br>Level for 0.1% BER | RX <sub>SAT</sub> | Signal is reference signal <sup>1</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Signal is reference signal, 37 byte payload <sup>2</sup> | _ | -101.4 | _ | dBm | | | | Signal is reference signal, 255 byte payload <sup>1</sup> | _ | -100.1 | _ | dBm | | | | With non-ideal signals <sup>3</sup> 1 | _ | -99.1 | _ | dBm | | Signal to co-channel interferer | C/I <sub>CC</sub> | (see notes) <sup>1 4</sup> | _ | 2.7 | _ | dB | | N ± 1 Adjacent channel selectivity | C/I <sub>1</sub> | Interferer is reference signal at +1 MHz offset <sup>1 5 4 6</sup> | _ | -7.1 | _ | dB | | | | Interferer is reference signal at -1 MHz offset <sup>1 5 4 6</sup> | _ | -7.4 | _ | dB | | N ± 2 Alternate channel selectivity | C/I <sub>2</sub> | Interferer is reference signal at +2 MHz offset <sup>1 5 4 6</sup> | _ | -46.8 | _ | dB | | | | Interferer is reference signal at -2 MHz offset <sup>1 5 4 6</sup> | _ | -49.7 | _ | dB | | N ± 3 Alternate channel selectivity | C/I <sub>3</sub> | Interferer is reference signal at +3 MHz offset <sup>1 5 4 6</sup> | _ | -49.4 | _ | dB | | | | Interferer is reference signal at -3 MHz offset <sup>1 5 4 6</sup> | _ | -54.5 | _ | dB | | Selectivity to image frequency | C/I <sub>IM</sub> | Interferer is reference signal at image frequency with 1 MHz precision 1 6 | _ | -49 | _ | dB | | Selectivity to image frequency ± 1 MHz | C/I <sub>IM_1</sub> | Interferer is reference signal at image frequency +1 MHz with 1 MHz precision <sup>1 6</sup> | _ | -49.4 | _ | dB | | | | Interferer is reference signal at image frequency -1 MHz with 1 MHz precision 1 6 | _ | -46.8 | _ | dB | - 1.0.017% Bit Error Rate. - 2.0.1% Bit Error Rate. - 3. With non-ideal signals as specified in Bluetooth Test Specification RF-PHY.TS.5.0.1 section 4.7.1. - 4. Desired signal -72 dBm. - 5. Desired frequency 2402 MHz $\leq$ Fc $\leq$ 2480 MHz. - 6. With allowed exceptions. ## 4.9.2.6 RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 125 kbps Data Rate Unless otherwise indicated, typical conditions are: $T_A$ = 25 °C, VREGVDD = IOVDD = AVDD = PAVDD = 3.0 V, RFVDD = DVDD = 1.8 V powered from DCDC. Crystal frequency = 39.0 MHz, RF center frequency = 2.45 GHz, Packet length is 255 bytes. Table 4.24. RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band 125 kbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------|-----|--------|-----|------| | Rx Max Strong Signal Input<br>Level for 0.1% BER | RX <sub>SAT</sub> | Signal is reference signal <sup>1</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Signal is reference signal, 37 byte payload <sup>2</sup> | _ | -105.7 | _ | dBm | | | | Signal is reference signal, 255 byte payload <sup>1</sup> | _ | -105.3 | _ | dBm | | | | With non-ideal signals <sup>3</sup> 1 | _ | -104.8 | _ | dBm | | Signal to co-channel interferer | C/I <sub>CC</sub> | (see notes) <sup>1 4</sup> | _ | 0.9 | _ | dB | | N ± 1 Adjacent channel selectivity | C/I <sub>1</sub> | Interferer is reference signal at +1 MHz offset <sup>1 5 4 6</sup> | _ | -12.4 | _ | dB | | | | Interferer is reference signal at -1 MHz offset <sup>1 5 4 6</sup> | _ | -12.8 | _ | dB | | N ± 2 Alternate channel selectivity | C/I <sub>2</sub> | Interferer is reference signal at +2 MHz offset <sup>1 5 4 6</sup> | _ | -52.6 | _ | dB | | | | Interferer is reference signal at -2 MHz offset <sup>1 5 4 6</sup> | _ | -55.5 | _ | dB | | N ± 3 Alternate channel selectivity | C/I <sub>3</sub> | Interferer is reference signal at +3 MHz offset <sup>1 5 4 6</sup> | _ | -53.8 | _ | dB | | | | Interferer is reference signal at -3 MHz offset <sup>1 5 4 6</sup> | _ | -60 | _ | dB | | Selectivity to image frequency | C/I <sub>IM</sub> | Interferer is reference signal at image frequency with 1 MHz precision <sup>16</sup> | _ | -53 | _ | dB | | Selectivity to image frequency ± 1 MHz | C/I <sub>IM_1</sub> | Interferer is reference signal at image frequency +1 MHz with 1 MHz precision <sup>1 6</sup> | _ | -53.8 | _ | dB | | | | Interferer is reference signal at image frequency -1 MHz with 1 MHz precision 1 6 | _ | -52.6 | _ | dB | - 1.0.017% Bit Error Rate. - 2.0.1% Bit Error Rate. - 3. With non-ideal signals as specified in Bluetooth Test Specification RF-PHY.TS.5.0.1 section 4.7.1. - 4. Desired signal -79 dBm. - 5. Desired frequency 2402 MHz $\leq$ Fc $\leq$ 2480 MHz. - 6. With allowed exceptions. #### 4.10 Oscillators ### 4.10.1 High Frequency Crystal Oscillator (HFXO) Unless otherwise indicated, typical conditions are: AVDD = DVDD = 3.0 V. $T_A = 25 ^{\circ}\text{C}$ . Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range. Table 4.25. High Frequency Crystal Oscillator (HFXO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------|----------------------|------------------------------------------------------|------|------|------|------| | Crystal frequency | F <sub>HFXO</sub> | see note <sup>1 2</sup> | 38.0 | 39.0 | 40.0 | MHz | | Supported crystal maximum equivalent series resistance (ESR) | ESR <sub>HFXO</sub> | Crystal Frequency = 39.0 MHz | _ | _ | 60 | Ω | | Supported range of crystal load capacitance <sup>3</sup> | C <sub>L_HFXO</sub> | 39.0 MHz, ESR = 40 $\Omega$ <sup>4</sup> | _ | 10 | _ | pF | | Supply current | I <sub>HFXO</sub> | 39.0 MHz | _ | 565 | _ | μA | | Startup time <sup>5</sup> | T <sub>STARTUP</sub> | 39.0 MHz, ESR = 40 $\Omega$ , C <sub>L</sub> = 10 pF | _ | 188 | _ | μs | | On-chip tuning cap step size <sup>6</sup> | SS <sub>HFXO</sub> | | _ | 0.04 | _ | pF | - 1. The BLE radio requires a 38.4 or 39.0 MHz crystal with a tolerance of ± 50 ppm over temperature and aging. Use a crystal with the recommended frequency and tolerance (refer to AN0016.2 for recommended crystals). - 2. The radio requires additional software configuration based on crystal frequency. Refer to the Simplicity Studio component "RAIL Utility, Built-in PHYs Across HFXO Frequencies". - 3. Total load capacitance as seen by the crystal. - 4. RF performance characteristics have been determined using crystals with an ESR of 40 $\Omega$ and C<sub>L</sub> of 10 pF. - 5. Startup time does not include time implemented by programmable TIMEOUTSTEADY delay. - 6. The tuning step size is the effective step size when incrementing both of the tuning capacitors by one count. The step size for the each of the individual tuning capacitors is twice this value. # 4.10.2 Low Frequency Crystal Oscillator (LFXO) Table 4.26. Low Frequency Crystal Oscillator (LFXO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------|------|--------|------|------| | Crystal frequency | F <sub>LFXO</sub> | | _ | 32.768 | _ | kHz | | Supported crystal equivalent series resistance (ESR) | ESR <sub>LFXO</sub> | GAIN = 0 | _ | _ | 80 | kΩ | | | | GAIN = 1 to 3 | _ | _ | 100 | kΩ | | Supported range of crystal load capacitance <sup>1</sup> | C <sub>L_LFXO</sub> | GAIN = 0 | 4 | _ | 6 | pF | | | | GAIN = 1 | 6 | _ | 10 | pF | | | | GAIN = 2 (see note <sup>2</sup> ) | 10 | _ | 12.5 | pF | | | | GAIN = 3 (see note <sup>2</sup> ) | 12.5 | _ | 18 | pF | | Current consumption | I <sub>CL12p5</sub> | ESR = 70 k $\Omega$ , C <sub>L</sub> = 12.5 pF,<br>GAIN <sup>3</sup> = 2, AGC <sup>4</sup> = 1 | _ | 294 | _ | nA | | Startup Time | T <sub>STARTUP</sub> | ESR = 70 k $\Omega$ , C <sub>L</sub> = 7 pF, GAIN <sup>3</sup> = 1, AGC <sup>4</sup> = 1 | _ | 52 | _ | ms | | On-chip tuning cap step size | SS <sub>LFXO</sub> | | _ | 0.26 | _ | pF | | On-chip tuning capacitor value at minimum setting <sup>5</sup> | C <sub>LFXO_MIN</sub> | CAPTUNE = 0 | _ | 5.2 | _ | pF | | On-chip tuning capacitor value at maximum setting <sup>5</sup> | C <sub>LFXO_MAX</sub> | CAPTUNE = 0x4F | _ | 26.2 | _ | pF | - 1. Total load capacitance seen by the crystal. - 2. Crystals with a load capacitance of greater than 12 pF require external load capacitors. - 3. In LFXO\_CAL Register. - 4. In LFXO\_CFG Register. - 5. The effective load capacitance seen by the crystal will be $C_{LFXO}/2$ . This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal. # 4.10.3 High Frequency RC Oscillator (HFRCO) Unless otherwise indicated, typical conditions are: AVDD = DVDD = 3.0 V. $T_A = 25 ^{\circ}\text{C}$ . Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range. Table 4.27. High Frequency RC Oscillator (HFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------------------|-------------------------------------------|-----|-----|-----|--------| | Frequency Accuracy | F <sub>HFRCO_ACC</sub> | For all production calibrated frequencies | -3 | _ | 3 | % | | Current consumption on all | I <sub>HFRCO</sub> | F <sub>HFRCO</sub> = 4 MHz | _ | 28 | _ | μA | | supplies <sup>1</sup> | | F <sub>HFRCO</sub> = 5 MHz <sup>2</sup> | _ | 29 | _ | μA | | | | F <sub>HFRCO</sub> = 7 MHz | _ | 59 | _ | μA | | | | F <sub>HFRCO</sub> = 10 MHz <sup>2</sup> | _ | 63 | _ | μΑ | | | | F <sub>HFRCO</sub> = 13 MHz | _ | 77 | _ | μA | | | | F <sub>HFRCO</sub> = 16 MHz | _ | 87 | _ | μA | | | | F <sub>HFRCO</sub> = 19 MHz | _ | 90 | _ | μA | | | | F <sub>HFRCO</sub> = 20 MHz <sup>2</sup> | _ | 107 | _ | μA | | | | F <sub>HFRCO</sub> = 26 MHz | _ | 116 | _ | μA | | | | F <sub>HFRCO</sub> = 32 MHz | _ | 139 | _ | μA | | | | F <sub>HFRCO</sub> = 38 MHz <sup>3</sup> | _ | 170 | _ | μA | | | | F <sub>HFRCO</sub> = 40 MHz <sup>2</sup> | _ | 172 | _ | μA | | | | F <sub>HFRCO</sub> = 48 MHz <sup>3</sup> | _ | 207 | _ | μA | | | | F <sub>HFRCO</sub> = 56 MHz <sup>3</sup> | _ | 228 | _ | μA | | | | F <sub>HFRCO</sub> = 64 MHz <sup>3</sup> | _ | 269 | _ | μA | | | | F <sub>HFRCO</sub> = 80 MHz <sup>3</sup> | _ | 285 | _ | μA | | Clock Out current for HFRCODPLL <sup>4</sup> | ICLKOUT_HFRCOD<br>PLL | FORCEEN bit of HFRCO0_CTRL = 1 | _ | 4.5 | _ | μA/MHz | | Clock Out current for HFRCOEM23 <sup>4</sup> | I <sub>CLKOUT_HFRCOE</sub><br>M23 | FORCEEN bit of<br>HFRCOEM23_CTRL = 1 | _ | 2.0 | _ | μA/MHz | | Startup time <sup>5</sup> | T <sub>STARTUP</sub> | FREQRANGE = 0 to 7 | _ | 1.2 | _ | μs | | | | FREQRANGE = 8 to 15 | _ | 0.6 | _ | μs | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|-------------------------|----------------|------|-----|------|------| | Band frequency limits <sup>6</sup> | f <sub>HFRCO_BAND</sub> | FREQRANGE = 0 | 3.71 | _ | 5.24 | MHz | | | | FREQRANGE = 1 | 4.39 | _ | 6.26 | MHz | | | | FREQRANGE = 2 | 5.25 | _ | 7.55 | MHz | | | | FREQRANGE = 3 | 6.22 | _ | 9.01 | MHz | | | | FREQRANGE = 4 | 7.88 | _ | 11.6 | MHz | | | | FREQRANGE = 5 | 9.9 | _ | 14.6 | MHz | | | | FREQRANGE = 6 | 11.5 | _ | 17.0 | MHz | | | | FREQRANGE = 7 | 14.1 | _ | 20.9 | MHz | | | | FREQRANGE = 8 | 16.4 | _ | 24.7 | MHz | | | | FREQRANGE = 9 | 19.8 | _ | 30.4 | MHz | | | | FREQRANGE = 10 | 22.7 | _ | 34.9 | MHz | | | | FREQRANGE = 11 | 28.6 | _ | 44.4 | MHz | | | | FREQRANGE = 12 | 33.0 | _ | 51.0 | MHz | | | | FREQRANGE = 13 | 42.2 | _ | 64.6 | MHz | | | | FREQRANGE = 14 | 48.8 | _ | 74.8 | MHz | | | | FREQRANGE = 15 | 57.6 | _ | 87.4 | MHz | #### Note: - 1. Does not include additional clock tree current. See specifications for additional current when selected as a clock source for a particular clock multiplexer. - 2. This frequency is calibrated for the HFRCOEM23 only. - 3. This frequency is calibrated for the HFRCODPLL (HFRCO0) only. - 4. When the HFRCO is enabled for characterization using the FORCEEN bit, the total current will be the HFRCO core current plus the specified CLKOUT current. When the HFRCO is enabled on demand, the clock current may be different. - 5. Hardware delay ensures settling to within ± 0.5%. Hardware also enforces this delay on a band change. - 6. The frequency band limits represent the lowest and highest frequency which each band can achieve over the operating range. #### 4.10.4 Fast Start-Up RC Oscillator (FSRCO) Table 4.28. Fast Start-Up RC Oscillator (FSRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------|--------------------|----------------|------|-----|------|------| | FSRCO frequency | F <sub>FSRCO</sub> | | 17.2 | 20 | 21.2 | MHz | # 4.10.5 Precision Low Frequency RC Oscillator (LFRCO) Table 4.29. Precision Low Frequency RC Oscillator (LFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|------------------------|-------------------------------------------------------------------------------|------|--------|-----|------| | Nominal oscillation frequency | F <sub>LFRCO</sub> | | _ | 32.768 | _ | kHz | | Frequency accuracy | F <sub>LFRCO_ACC</sub> | Normal mode | -3 | _ | 3 | % | | | | Precision mode <sup>1</sup> , across operating temperature range <sup>2</sup> | -500 | _ | 500 | ppm | | Startup time | t <sub>STARTUP</sub> | Normal mode | _ | 204 | _ | μs | | | | Precision mode <sup>1</sup> | _ | 11.7 | _ | ms | | Current consumption | I <sub>LFRCO</sub> | Normal mode | _ | 189.9 | _ | nA | | | | Precision mode <sup>1</sup> , T = stable at 25 °C <sup>3</sup> | _ | 649.8 | _ | nA | ### Note: - 1. The LFRCO operates in high-precision mode when CFG\_HIGHPRECEN is set to 1. High-precision mode is not available in EM4. - 2. Includes $\pm$ 40 ppm frequency tolerance of the HFXO crystal. - 3. Includes periodic re-calibration against HFXO crystal oscillator. # 4.10.6 Ultra Low Frequency RC Oscillator (ULFRCO) Table 4.30. Ultra Low Frequency RC Oscillator (ULFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | |-----------------------|---------------------|----------------|-------|-----|-------|------|--| | Oscillation Frequency | F <sub>ULFRCO</sub> | | 0.944 | 1.0 | 1.095 | kHz | | # 4.11 GPIO Pins (GPIO) Table 4.31. GPIO Pins (GPIO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|------|----------------|------| | Leakage current | I <sub>LEAK_IO</sub> | MODEx = DISABLED, IOVDD = 1.71 V | _ | 1.9 | _ | nA | | | | MODEx = DISABLED, IOVDD = 3.0 V | _ | 2.5 | _ | nA | | | | MODEx = DISABLED, IOVDD = 3.8 V T <sub>A</sub> = 125 °C, PB00-PB03, PC06-PC09, PA00 | _ | _ | 250 | nA | | | | MODEx = DISABLED, IOVDD = 3.8 V T <sub>A</sub> = 125 °C, All Other Pins | _ | _ | 200 | nA | | Input low voltage <sup>1</sup> | V <sub>IL</sub> | Any GPIO pin | _ | _ | 0.3 *<br>IOVDD | V | | | | RESETn | _ | _ | 0.3 * DVDD | V | | Input high voltage <sup>1</sup> | V <sub>IH</sub> | Any GPIO pin | 0.7 *<br>IOVDD | _ | _ | V | | | | RESETn | 0.7 * DVDD | _ | _ | V | | Hysteresis of input voltage | V <sub>HYS</sub> | Any GPIO pin | 0.05 *<br>IOVDD | _ | _ | V | | | | RESETn | 0.05 *<br>DVDD | _ | _ | V | | Output high voltage | V <sub>OH</sub> | Sourcing 20 mA, IOVDD = 3.0 V | 0.8 *<br>IOVDD | _ | _ | V | | | | Sourcing 8 mA, IOVDD = 1.71 V | 0.6 *<br>IOVDD | _ | _ | V | | Output low voltage | V <sub>OL</sub> | Sinking 20 mA, IOVDD = 3.0 V | _ | _ | 0.2 *<br>IOVDD | V | | | | Sinking 8 mA, IOVDD = 1.71 V | _ | _ | 0.4 *<br>IOVDD | V | | GPIO rise time | T <sub>GPIO_RISE</sub> | IOVDD = 3.0 V, C <sub>load</sub> = 50 pF,<br>SLEWRATE = 4, 10% to 90% | _ | 8.4 | _ | ns | | | | IOVDD = 1.71 V, C <sub>load</sub> = 50 pF,<br>SLEWRATE = 4, 10% to 90% | _ | 13 | _ | ns | | GPIO fall time | T <sub>GPIO_FALL</sub> | IOVDD = 3.0 V, C <sub>load</sub> = 50 pF,<br>SLEWRATE = 4, 90% to 10% | _ | 7.1 | _ | ns | | | | IOVDD = 1.71 V, C <sub>load</sub> = 50 pF,<br>SLEWRATE = 4, 90% to 10% | _ | 11.9 | _ | ns | | Pull up/down resistance <sup>2</sup> | R <sub>PULL</sub> | Any GPIO pin. Pull-up to IOVDD:<br>MODEn = DISABLE DOUT=1.<br>Pull-down to VSS: MODEn =<br>WIREDORPULLDOWN DOUT =<br>0. | 35 | 44 | 55 | kΩ | | | | RESETn pin. Pull-up to DVDD | 35 | 44 | 55 | kΩ | | Maximum filtered glitch width | T <sub>GE</sub> | MODE = INPUT, DOUT = 1 | _ | 27 | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|--------------------|----------------|-----|-----|-----|------| | RESETn low time to ensure pin reset | T <sub>RESET</sub> | | 100 | | | ns | - 1. GPIO input thresholds are proportional to the IOVDD pin. RESETn input thresholds are proportional to DVDD. - 2. GPIO pull-ups connect to IOVDD supply, pull-downs connect to VSS. RESETn pull-up connects to DVDD. # 4.12 Analog to Digital Converter (IADC) Specified at 1 Msps, ADCCLK = 10 MHz, OSR=2, unless otherwise indicated. Table 4.32. Analog to Digital Converter (IADC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------|------------------|-------------------------|------------------|-------| | Main analog supply | V <sub>AVDD</sub> | Normal mode | 1.71 | _ | 3.8 | V | | Maximum input range <sup>1</sup> | V <sub>IN_MAX</sub> | Maximum allowable input voltage | 0 | _ | AVDD | V | | Full-scale voltage | V <sub>FS</sub> | Voltage required for full-scale measurement | _ | V <sub>REF</sub> / Gain | _ | V | | Input measurement range | V <sub>IN</sub> | Differential mode - plus and minus inputs | -V <sub>FS</sub> | _ | +V <sub>FS</sub> | V | | | | Single ended mode - one input tied to ground | 0 | _ | V <sub>FS</sub> | V | | Input sampling capacitance | Cs | Analog Gain = 1x | _ | 1.8 | _ | pF | | | | Analog Gain = 2x | _ | 3.6 | _ | pF | | | | Analog Gain = 3x | _ | 5.4 | _ | pF | | | | Analog Gain = 4x | _ | 7.2 | _ | pF | | | | Analog Gain = 0.5x | _ | 0.9 | _ | pF | | ADC clock frequency | f <sub>ADC_CLK</sub> | Normal mode, Gain = 1x or 0.5x | _ | _ | 10 | MHz | | | | Normal mode, Gain = 2x | _ | _ | 5 | MHz | | | | Normal mode, Gain = 3x or 4x | _ | _ | 2.5 | MHz | | Input sampling frequency | f <sub>S</sub> | Normal mode | _ | f <sub>ADC_CLK</sub> /4 | _ | MHz | | Throughput rate | f <sub>SAMPLE</sub> | Normal mode, f <sub>ADC_CLK</sub> = 10<br>MHz, OSR = 2 | _ | _ | 1 | Msps | | | | Normal mode, f <sub>ADC_CLK</sub> = 10<br>MHz, OSR = 32 | _ | _ | 76.9 | ksps | | Current from all supplies,<br>Continuous operation | I <sub>ADC_CONT</sub> | Normal Mode, 1 Msps, OSR = 2,<br>f <sub>ADC_CLK</sub> = 10 MHz | _ | 305 | 385 | μA | | Current in standby mode.<br>ADC is not functional but can<br>wake up in 1 µs. | I <sub>STBY</sub> | Normal mode | _ | 17 | _ | μА | | ADC Startup Time | t <sub>startup</sub> | From power down state | _ | 5 | _ | μs | | | | From standby state | _ | 1 | _ | μs | | Normal mode ADC resolu- | Resolution | OSR = 2 | _ | 12 | _ | bits | | tion <sup>2</sup> | | OSR = 32 | _ | 16 | _ | bits | | Differential nonlinearity | DNL | Normal mode. Differential Input.<br>OSR = 2 (No missing codes) | -1 | +/- 0.25 | 1.5 | LSB12 | | Integral nonlinearity | INL | Normal mode. Differential Input,<br>OSR = 2 | -2.5 | +/- 0.65 | 2.5 | LSB12 | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------|------|-------|------|-------| | Effective number of bits <sup>3</sup> | ENOB | Normal Mode, Differential Input.<br>Gain = 1x, OSR = 2, f <sub>IN</sub> = 10 kHz,<br>Internal VREF = 1.21V | 10.7 | 11.7 | _ | bits | | | | Normal Mode, Differential Input.<br>Gain = 1x, OSR = 32, f <sub>IN</sub> = 2.5<br>kHz, Internal VREF = 1.21 V. | 1 | 13.5 | _ | bits | | | | Normal Mode, Differential Input.<br>Gain = 1x, OSR = 32, f <sub>IN</sub> = 2.5<br>kHz, External VREF = 1.25 V. | | 14.3 | _ | bits | | Signal to Noise + Distortion<br>Ratio Normal Mode <sup>3</sup> | SNDR | Differential Input. Gain=1x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF = 1.21V | 66 | 72.3 | _ | dB | | | | Differential Input. Gain=2x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF = 1.21V | _ | 72.3 | _ | dB | | | | Differential Input. Gain=4x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF = 1.21V | _ | 68.8 | _ | dB | | | | Differential Input. Gain=0.5x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF = 1.21V | _ | 72.5 | _ | dB | | | | Differential Input. Gain = 1x, OSR<br>= 64, f <sub>IN</sub> = 1.25 kHz, Internal<br>VREF = 1.21 V | _ | 83.9 | _ | dB | | Total Harmonic Distortion | THD | Normal mode, Differential Input.<br>Gain = 1x, OSR = 2, f <sub>IN</sub> = 10 kHz,<br>Internal VREF = 1.21 V | _ | -80.8 | -70 | dB | | Spurious-Free Dynamic<br>Range | SFDR | Normal mode, Differential Input.<br>Gain = 1x, OSR = 2, f <sub>IN</sub> = 10 kHz,<br>Internal VREF = 1.21 V | 72 | 86.5 | _ | dB | | Common Mode Rejection | CMRR | Normal mode. DC to 100 Hz | _ | 87.0 | _ | dB | | Ratio | | Normal mode. AC high frequency. | _ | 68.6 | _ | dB | | Power Supply Rejection Ra- | PSRR | Normal mode. DC to 100 Hz | _ | 80.4 | _ | dB | | tio | | Normal mode. AC high frequency, using internal VBGR | | 33.4 | _ | dB | | | | Normal mode. AC high frequency, using VREF pad | _ | 65.2 | _ | dB | | External reference voltage range <sup>1</sup> | V <sub>EVREF</sub> | | 1.0 | _ | AVDD | V | | Offset Error, normal mode | OFFSET | GAIN = 1 and 0.5, Differential Input | -3 | 0.27 | 3 | LSB12 | | | | GAIN = 2, Differential Input | -4 | 0.27 | 4 | LSB12 | | | | GAIN = 3, Differential Input | -4 | 0.25 | 4 | LSB12 | | | | GAIN = 4, Differential Input | -4 | 0.29 | 4 | LSB12 | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------|--------------------|----------------------------------------------------------------------|------|--------|-----|------| | Gain Error, Normal mode | GE | GAIN = 1 and 0.5, using external VREF, f <sub>ADC_CLK</sub> = 10 MHz | -0.6 | -0.155 | 0.6 | % | | | | GAIN = 2, using external VREF, f <sub>ADC_CLK</sub> = 5 MHz | -0.6 | -0.155 | 0.6 | % | | | | GAIN = 3, using external VREF, f <sub>ADC_CLK</sub> = 2.5 MHz | -0.7 | 0.186 | 0.7 | % | | | | GAIN = 4, using external VREF, f <sub>ADC_CLK</sub> = 2.5 MHz | -1.1 | 0.227 | 1.1 | % | | | | Internal VREF <sup>4</sup> , all GAIN settings | -1.5 | 0.023 | 1.5 | % | | Internal reference voltage | V <sub>IVREF</sub> | | _ | 1.21 | _ | V | - 1. When inputs are routed to external GPIO pins, the maximum pin voltage is limited to the lower of the IOVDD and AVDD supplies. - 2. ADC output resolution depends on the OSR and digital averaging settings. With no digital averaging, ADC output resolution is 12 bits at OSR = 2, 13 bits at OSR = 4, 14 bits at OSR = 8, 15 bits at OSR = 16, 16 bits at OSR = 32 and 17 bits at OSR = 64. Digital averaging has a similar impact on ADC output resolution. See the product reference manual for additional details. - 3. The relationship between ENOB and SNDR is specified according to the equation: ENOB = (SNDR 1.76) / 6.02. - 4. Includes error from internal VREF drift. # 4.13 Analog Comparator (ACMP) Table 4.33. Analog Comparator (ACMP) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------|---------------------------|------------------------------------------------------|------|------|------|------| | ACMP Supply current | I <sub>ACMP</sub> | BIAS = 0 <sup>1</sup> , HYST = DISABLED (100 °C max) | _ | 71 | _ | nA | | | | BIAS = 1 <sup>1</sup> , HYST = DISABLED | _ | 270 | _ | nA | | | | BIAS = 2 <sup>1</sup> , HYST = DISABLED | _ | 668 | _ | nA | | | | BIAS = 3 <sup>1</sup> , HYST = DISABLED | _ | 2.5 | _ | μA | | | | BIAS = 4, HYST = DISABLED | _ | 5.4 | _ | μA | | | | BIAS = 5, HYST = DISABLED | _ | 10.6 | _ | μA | | | | BIAS = 6, HYST = DISABLED | _ | 27 | _ | μA | | | | BIAS = 7, HYST = DISABLED | _ | 50 | 100 | μA | | ACMP Supply current with | I <sub>ACMP_WHYS</sub> | BIAS = 3 <sup>1</sup> , HYST = SYM30MV | _ | 3.4 | _ | μA | | Hysteresis <sup>2</sup> | | BIAS = 4, HYST = SYM30MV | _ | 7.3 | _ | μA | | | | BIAS = 5, HYST = SYM30MV | _ | 15 | _ | μA | | | | BIAS = 6, HYST = SYM30MV | _ | 38 | _ | μA | | | | BIAS = 7, HYST = SYM30MV | _ | 71 | _ | μA | | Current consumption from | I <sub>VREFDIV</sub> | NEGSEL = VREFDIVAVDD | _ | 3.2 | _ | μA | | VREFDIV in continuous mode | | NEGSEL = VREFDIV1V25 | _ | 4.3 | _ | μA | | | | NEGSEL = VREFDIV2V5 | _ | 7.1 | _ | μA | | Current consumption from | I <sub>VREFDIV_SH</sub> | NEGSEL = VREFDIV2V5LP | _ | 81 | _ | nA | | VREFDIV in sample/hold mode | | NEGSEL = VREFDIV1V25LP | _ | 74 | _ | nA | | | | NEGSEL = VREFDIVAVDDLP | _ | 76 | _ | nA | | Current consumption from<br>VSENSEDIV in continuous<br>mode | I <sub>VSENSEDIV</sub> | NEGSEL = VSENSE01DIV4 | _ | 1.7 | _ | μΑ | | Current consumption from VSENSEDIV in sample/hold mode | I <sub>VSENSEDIV_SH</sub> | NEGSEL = VSENSE01DIV4LP | _ | 59.1 | _ | nA | | Hysteresis (BIAS = 4) <sup>2</sup> | V <sub>HYST</sub> | HYST = SYM10MV <sup>3</sup> | _ | 18 | _ | mV | | | | HYST = SYM20MV <sup>3</sup> | _ | 33 | _ | mV | | | | HYST = SYM30MV <sup>3</sup> | _ | 47 | _ | mV | | Reference Voltage | V <sub>ACMPREF</sub> | Internal 1.25 V Reference | 1.19 | 1.25 | 1.31 | V | | | | Internal 2.5 V Reference | 2.34 | 2.5 | 2.75 | V | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|-----------------------|---------------------------------------|-----|------|------|------| | Input offset voltage | V <sub>OFFSET</sub> | BIAS = 0, VCM = 0.15 to AVDD - 0.15 V | -25 | _ | 25 | mV | | | | BIAS = 3, VCM = 0.15 to AVDD - 0.15 V | -25 | _ | 25 | mV | | | | BIAS = 4, VCM = 0.15 to AVDD - 0.15 V | -25 | _ | 25 | mV | | | | BIAS = 7, VCM = 0.15 to AVDD - 0.15 V | -30 | _ | 30 | mV | | Input Range | V <sub>IN</sub> | Input Voltage Range | 0 | _ | AVDD | V | | Comparator delay with 100 mV overdrive | T <sub>DELAY</sub> | BIAS = 0, (100 °C max) | _ | 10 | _ | μs | | | | BIAS = 1 | _ | 2.7 | _ | μs | | | | BIAS = 2 | _ | 1.4 | _ | μs | | | | BIAS = 3 | _ | 0.58 | _ | μs | | | | BIAS = 4 | _ | 224 | _ | ns | | | | BIAS = 5 | _ | 133 | _ | ns | | | | BIAS = 6 | _ | 80 | _ | ns | | | | BIAS = 7 | _ | 63 | _ | ns | | Capacitive Sense Oscillator | R <sub>CSRESSEL</sub> | CSRESSEL = 0 | _ | 15.9 | _ | kΩ | | Resistance <sup>4</sup> | | CSRESSEL = 1 | _ | 25.3 | _ | kΩ | | | | CSRESSEL = 2 | _ | 43.6 | _ | kΩ | | | | CSRESSEL = 3 | _ | 61.9 | _ | kΩ | | | | CSRESSEL = 4 | _ | 80.2 | _ | kΩ | | | | CSRESSEL = 5 | _ | 98.6 | _ | kΩ | | | | CSRESSEL = 6 | | 117 | _ | kΩ | - 1. When using the 1.25 V or 2.5 V VREF in continuous mode (VREFDIV1V25 or VREFDIV2V5) and BIAS < 4, an additional 1 $\mu$ A of supply current is required. - 2. Hysteresis is not supported for BIAS=0/1/2. Software should set HYST=DISABLED if using BIAS=0/1/2. - $3. V_{CM} = 1.25 V$ - 4. Capacitive Sense has been deprecated and is not recommended for use # 4.14 Digital to Analog Converter (VDAC) Table 4.34. Digital to Analog Converter (VDAC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------|-------------|-------|-------|------| | Output voltage | V <sub>DACOUT</sub> | | 0 | _ | VREF | V | | Output Current | I <sub>DACOUT</sub> | | -10 | _ | 10 | mA | | DAC clock frequency | f <sub>DAC</sub> | | _ | _ | 1 | MHz | | Sample rate | SR <sub>DAC</sub> | $f_{DAC} = f_{DAC(max)}$ | _ | _ | 500 | ksps | | Resolution | N <sub>RESOLUTION</sub> | | _ | 12 | _ | bits | | Load Capacitance <sup>1</sup> | C <sub>LOAD</sub> | High Power and Lower Power Modes | _ | _ | 50 | pF | | | | High Capacitance Load Mode | 25 | _ | _ | nF | | Load Resistance | R <sub>LOAD</sub> | | 5 | _ | _ | kΩ | | Current consumption, Dynamic, 500 ksps, 1 channel active <sup>2</sup> | I <sub>DAC_1_500</sub> | High Power Mode | _ | 281 | _ | μA | | | | Low Power Mode | _ | 179 | _ | μA | | Current consumption, Dynamic, 500 ksps, 2 channels active <sup>2</sup> | I <sub>DAC 2 500</sub> | High Power Mode | _ | 445 | _ | μA | | | | Low Power Mode | _ | 242 | _ | μA | | Current consumption, Static, | I <sub>DAC_1_STAT</sub> | High Power Mode | <del></del> | 135 | _ | μA | | 1 channel active <sup>3</sup> | | Low Power Mode | _ | 31 | _ | μA | | | | High Capacitance Mode | _ | 43 | _ | μΑ | | Current consumption, Static, | I <sub>DAC_2_STAT</sub> | High Power Mode | _ | 262 | _ | μA | | 2 channels active <sup>3</sup> | | Low Power Mode | _ | 53 | _ | μA | | | | High Capacitance Mode | _ | 78 | _ | μA | | Startup time | tDACSTARTUP | Enable to 90% full scale output, settling to 10 LSB | _ | 4.5 | 4.9 | μs | | Settling time | tDACSETTLE | High Power Mode, 25% to 75% of full scale, settling to 10 LSB | _ | 1.1 | 1.6 | μs | | | | Low Power Mode, 25% to 75% of full scale, settling to 1% | _ | 2.7 | _ | μs | | Output impedance | R <sub>OUT</sub> | Main Output, High Power Mode | _ | 2.1 | _ | Ω | | | | Main Output, Low Power Mode | _ | 3.4 | _ | Ω | | Power supply rejection ratio <sup>4</sup> | PSRR | Vout = 50% full scale, DC output | _ | 88.6 | _ | dB | | Signal to noise and distortion ratio | SNDR <sub>DAC</sub> | High Power mode, 500 ksps, internal 2.5 V reference, 1 kHz sine wave input, BW limited to 250 kHz | 65.8 | 67.2 | _ | dB | | | | High Power mode, 500 ksps, internal 2.5 V reference, 1 kHz sine wave input, BW limited to 22 kHz | 68.0 | 70.6 | _ | dB | | Total Harmonic Distortion | THD | High Power Mode, internal 2.5 V reference, 1 kHz sine wave input | _ | -72.5 | -68.7 | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|---------------------|------------------------------------------------|------|-----|--------|------| | Integral Non-Linearity | INL <sub>DAC</sub> | High Power Mode, Across full temperature range | -5 | _ | 5 | LSB | | Differential Non-Linearity <sup>5</sup> | DNL <sub>DAC</sub> | High Power Mode, Across full temperature range | -1 | _ | 1.3 | LSB | | Offset error <sup>6</sup> | V <sub>OFFSET</sub> | High Power mode | -15 | _ | 15 | mV | | | | Low Power Mode | -25 | _ | 25 | mV | | | | High Capacitance Load mode | -35 | _ | 35 | mV | | Gain error <sup>6</sup> | V <sub>GAIN</sub> | 1.25 V internal reference | -1.5 | _ | 1.5 | % | | | | 2.5 V internal reference | -2 | _ | 2 | % | | | | External Reference | -0.6 | _ | 0.6 | % | | External Reference Voltage <sup>7</sup> | V <sub>EXTREF</sub> | | 1.1 | _ | V_AVDD | V | - 1. Main outputs only. - 2. Dynamic current specifications are for VDAC circuitry operating at max clock frequency with the output updated at the specified sampling rate using DMA transfers. Output is a 1 kHz sine wave from 10% to 90% full scale. Specified current does not include current required to drive the external load. Measurement includes all current from AVDD and DVDD supplies. - 3. Static current specifications are for VDAC circuitry operating after a one-time update to a static output at 50% full scale, with the VDAC APB clock disabled. Specified current does not include current required to drive the external load. Measurement includes all current from AVDD and DVDD supplies. - 4. PSRR calculated as 20 \* $log_{10}(\Delta VDD / \Delta V_{OUT})$ . - 5. Entire range is monotonic and has no missing codes. - 6. Gain is calculated by measuring the slope from 10% to 90% of full scale. Offset is calculated by comparing actual VDAC output at 10% of full scale to ideal VDAC output at 10% of full scale with the measured gain. - 7. External reference voltage on VREFP pin or PA00 when used for VREFP ## 4.15 Temperature Sensor Table 4.35. Temperature Sensor | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|-----|--------|-----|------| | Temperature sensor range <sup>1</sup> | T <sub>RANGE</sub> | | -40 | _ | 125 | °C | | Temperature sensor resolution | T <sub>RESOLUTION</sub> | | _ | 0.25 | _ | °C | | Measurement noise (RMS) | T <sub>NOISE</sub> | Single measurement | _ | 0.6 | _ | °C | | | | 16-sample average (TEMPAVG-NUM = 0) | _ | 0.17 | _ | °C | | | | 64-sample average (TEMPAVG-<br>NUM = 1) | _ | 0.12 | _ | °C | | Temperature offset | T <sub>OFF</sub> | Mean error of uncorrected output across full temperature range | _ | 3.2 | _ | °C | | Temperature sensor accuracy <sup>2 3</sup> | T <sub>ACC</sub> | Direct output accuracy after mean error (T <sub>OFF</sub> ) removed | _ | +/-3 | _ | °C | | | | After linearization in software, no calibration | _ | +/-2 | _ | °C | | | | After linearization in software, with single-temperature calibration at 25 °C <sup>4</sup> | _ | +/-1.5 | _ | °C | | Measurement interval | t <sub>MEAS</sub> | | _ | 250 | _ | ms | - 1. The sensor reports absolute die temperature in Kelvin (K). All specifications are in °C to match the units of the specified product temperature range. - 2. Error is measured as the deviation of the mean temperature reading from the expected die temperature. Accuracy numbers represent statistical minimum and maximum using $\pm$ 4 standard deviations of measured error. - 3. The raw output of the temperature sensor is a predictable curve. It can be linearized with a polynomial function for additional accuracy. - 4. Assuming calibration accuracy of $\pm$ 0.25 °C. #### 4.16 Brown Out Detectors #### 4.16.1 DVDD BOD BOD thresholds on DVDD in EM0 and EM1 only, unless otherwise noted. Typical conditions are at $T_A$ = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range. Table 4.36. DVDD BOD | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------|----------------------------|-----------------------------------------------------|------|------|------|------| | BOD threshold | V <sub>DVDD_BOD</sub> | Supply Rising | _ | 1.67 | 1.71 | V | | | | Supply Falling | 1.62 | 1.65 | _ | V | | BOD response time | t <sub>DVDD_BOD_DE</sub> - | Supply dropping at 100 mV/µs slew rate <sup>1</sup> | _ | 0.95 | _ | μs | | BOD hysteresis | V <sub>DVDD_BOD_HYS</sub> | | _ | 25 | _ | mV | #### Note: ### 4.16.2 Low-Energy DVDD BOD BOD thresholds on DVDD pin for low energy modes EM2 to EM4, unless otherwise noted. Table 4.37. Low-Energy DVDD BOD | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------|------------------------------------|---------------------------------------------------|-----|-----|------|------| | BOD threshold | V <sub>DVDD_LE_BOD</sub> | Supply Falling | 1.5 | _ | 1.71 | V | | BOD response time | t <sub>DVDD_LE_BOD_D</sub><br>ELAY | Supply dropping at 2 mV/µs slew rate <sup>1</sup> | _ | 50 | _ | μs | | BOD hysteresis | V <sub>DVDD_LE_BOD_</sub><br>HYST | | _ | 20 | _ | mV | ## Note: 1. If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate) <sup>1.</sup> If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate) ### 4.16.3 AVDD and IOVDD BODs BOD thresholds for AVDD BOD and IOVDD BOD. Available in all energy modes. Table 4.38. AVDD and IOVDD BODs | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------|------------------------|---------------------------------------------------|------|-----|------|------| | BOD threshold | V <sub>BOD</sub> | Supply falling | 1.45 | _ | 1.71 | V | | BOD response time | t <sub>BOD_DELAY</sub> | Supply dropping at 2 mV/µs slew rate <sup>1</sup> | _ | 50 | _ | μs | | BOD hysteresis | V <sub>BOD_HYST</sub> | | _ | 24 | _ | mV | ### Note: ## 4.17 Pulse Counter (PCNT) Table 4.39. Pulse Counter (PCNT) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------|-------------------------|----------------------------------------------|-----|-----|-----|------| | Input frequency | F <sub>IN</sub> | Asynchronous Single and Quadrature Modes | _ | _ | 1.0 | MHz | | | | Sampled Modes with Debounce filter set to 0. | _ | _ | 8 | kHz | | Setup time in asynchronous external clock mode | t <sub>SU_S1N_S0N</sub> | S1N (data) to S0N (clock) | 53 | _ | _ | ns | | Hold time in asynchronous external clock mode | t <sub>HD_S0N_S1N</sub> | S0N (clock) to S1N (data) | 47 | _ | _ | ns | <sup>1.</sup> If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate) ## 4.18 USART SPI Main Timing Figure 4.1. SPI Main Timing (SMSDELAY = 0) Figure 4.2. SPI Main Timing (SMSDELAY = 1) ### 4.18.1 USART SPI Main Timing, Voltage Scaling = VSCALE2 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6. Table 4.40. USART SPI Main Timing, Voltage Scaling = VSCALE2 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|----------------|---------------------|-----|-----|------| | SCLK period <sup>1 2 3</sup> | t <sub>SCLK</sub> | | 2*t <sub>PCLK</sub> | _ | _ | ns | | CS to MOSI <sup>1 2</sup> | t <sub>CS_MO</sub> | | -15 | _ | 15 | ns | | SCLK to MOSI <sup>1 2</sup> | t <sub>SCLK_MO</sub> | | -6 | _ | 13 | ns | | MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | IOVDD = 1.62 V | 40 | _ | _ | ns | | | | IOVDD = 3.0 V | 31 | _ | _ | ns | | MISO hold time <sup>1 2</sup> | t <sub>H_MI</sub> | | -9 | _ | _ | ns | #### Note: - 1. Applies for both CLKPHA = 0 and CLKPHA = 1. - 2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply. - 3. t<sub>PCLK</sub> is one period of the selected PCLK. #### 4.18.2 USART SPI Main Timing, Voltage Scaling = VSCALE1 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6. Table 4.41. USART SPI Main Timing, Voltage Scaling = VSCALE1 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|----------------|---------------------|-----|-----|------| | SCLK period <sup>1 2 3</sup> | tsclk | | 2*t <sub>PCLK</sub> | _ | _ | ns | | CS to MOSI <sup>1 2</sup> | t <sub>CS_MO</sub> | | -26 | _ | 25 | ns | | SCLK to MOSI <sup>1 2</sup> | t <sub>SCLK_MO</sub> | | -7 | _ | 24 | ns | | MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | IOVDD = 1.62 V | 50 | _ | _ | ns | | | | IOVDD = 3.0 V | 42 | _ | _ | ns | | MISO hold time <sup>1 2</sup> | t <sub>H_MI</sub> | | -9 | _ | _ | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1. - 2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply. - $3.\,t_{PCLK}$ is one period of the selected PCLK. ## 4.19 USART SPI Secondary Timing Figure 4.3. SPI Secondary Timing (SSSEARLY = 0) Figure 4.4. SPI Secondary Timing (SSSEARLY = 1) ### 4.19.1 USART SPI Secondary Timing, Voltage Scaling = VSCALE2 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6. Table 4.42. USART SPI Secondary Timing, Voltage Scaling = VSCALE2 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|------------------------|----------------|-------------------------------|-----|-------------------------------|------| | SCLK period <sup>1 2 3</sup> | t <sub>SCLK</sub> | | 6*t <sub>PCLK</sub> | _ | _ | ns | | SCLK high time <sup>1 2 3</sup> | t <sub>SCLK_HI</sub> | | 2.5*t <sub>PCLK</sub> | _ | _ | ns | | SCLK low time <sup>1 2 3</sup> | t <sub>SCLK_LO</sub> | | 2.5*t <sub>PCLK</sub> | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | t <sub>CS_ACT_MI</sub> | | 19 | _ | 67 | ns | | CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> | | 24 | _ | 89 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 12 | _ | _ | ns | | MOSI hold time <sup>1 2 3</sup> | t <sub>H_MO</sub> | | 13 | _ | _ | ns | | SCLK to MISO <sup>1 2 3</sup> | tsclk_mi | | 14 +<br>1.5*t <sub>PCLK</sub> | _ | 24 +<br>2.5*t <sub>PCLK</sub> | ns | #### Note: - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply (figure shows 50%). - 3. t<sub>PCLK</sub> is one period of the selected PCLK. ### 4.19.2 USART SPI Secondary Timing, Voltage Scaling = VSCALE1 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD). All GPIO set to slew rate = 6. Table 4.43. USART SPI Secondary Timing, Voltage Scaling = VSCALE1 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|------------------------|----------------|-------------------------------|-----|-------------------------------|------| | SCLK period <sup>1 2 3</sup> | tsclk | | 6*t <sub>PCLK</sub> | _ | _ | ns | | SCLK high time <sup>1 2 3</sup> | t <sub>SCLK_HI</sub> | | 2.5*t <sub>PCLK</sub> | _ | _ | ns | | SCLK low time <sup>1 2 3</sup> | t <sub>SCLK_LO</sub> | | 2.5*t <sub>PCLK</sub> | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | tcs_act_mi | | 25 | _ | 96 | ns | | CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> | | 24 | _ | 87 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 13 | _ | _ | ns | | MOSI hold time <sup>1 2 3</sup> | t <sub>H_MO</sub> | | 14 | _ | _ | ns | | SCLK to MISO <sup>1 2 3</sup> | t <sub>SCLK_MI</sub> | | 17 +<br>1.5*t <sub>PCLK</sub> | _ | 33 +<br>2.5*t <sub>PCLK</sub> | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 8 pF output loading at 10% and 90% of the I/O supply (figure shows 50%). - 3. t<sub>PCLK</sub> is one period of the selected PCLK. ### 4.20 EUSART SPI Main Timing Figure 4.5. SPI Main Timing ## 4.20.1 EUSART SPI Main Timing, Voltage Scaling = VSCALE2 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.44. EUSART SPI Main Timing, Voltage Scaling = VSCALE2 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|----------------|-------|-----|-----|------| | SCLK period <sup>1 2 3</sup> | t <sub>SCLK</sub> | | t_CLK | _ | _ | ns | | CS to MOSI <sup>1 2</sup> | t <sub>CS_MO</sub> | | -10 | _ | 9 | ns | | SCLK to MOSI <sup>1 2</sup> | t <sub>SCLK_MO</sub> | | -3 | _ | 8 | ns | | MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | | 6 | _ | _ | ns | | MISO hold time <sup>1 2</sup> | t <sub>H_MI</sub> | | -21 | _ | _ | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1. - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ . - 3. t<sub>CLK</sub> is one period of the selected peripheral clock: EM01GRPCCLK for EUSART1/2, EUSART0CLK for EUSART0. ### 4.20.2 EUSART SPI Main Timing, Voltage Scaling = VSCALE1 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.45. EUSART SPI Main Timing, Voltage Scaling = VSCALE1 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|----------------|-------|-----|-----|------| | SCLK period <sup>1 2 3</sup> | t <sub>SCLK</sub> | | t_CLK | _ | _ | ns | | CS to MOSI <sup>1 2</sup> | t <sub>CS_MO</sub> | | -19 | _ | 15 | ns | | SCLK to MOSI <sup>1 2</sup> | t <sub>SCLK_MO</sub> | | -6 | _ | 13 | ns | | MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | | 10 | _ | _ | ns | | MISO hold time <sup>1 2</sup> | t <sub>H_MI</sub> | | -13 | _ | _ | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1. - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ . - 3. t<sub>CLK</sub> is one period of the selected peripheral clock: EM01GRPCCLK for EUSART1/2, EUSART0CLK for EUSART0. ### 4.21 EUSART SPI Secondary Timing Figure 4.6. SPI Secondary Timing ### 4.21.1 EUSART SPI Secondary Timing, Voltage Scaling = VSCALE2 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.46. EUSART SPI Secondary Timing, Voltage Scaling = VSCALE2 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|----------------------|----------------|-----|-----|-----|------| | SCLK high time <sup>1 2</sup> | t <sub>SCLK_HI</sub> | | 50 | _ | _ | ns | | SCLK low time <sup>1 2</sup> | t <sub>SCLK_LO</sub> | | 50 | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | tcs_act_mi | | 4 | _ | 49 | ns | | CS disable to MISO <sup>1 2</sup> | tcs_dis_mi | | 5 | _ | 34 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 5 | _ | _ | ns | | MOSI hold time <sup>1 2</sup> | t <sub>H_MO</sub> | | 6 | _ | _ | ns | | SCLK to MISO <sup>1 2</sup> | t <sub>SCLK_MI</sub> | IOVDD = 1.8 V | 8 | _ | 40 | ns | | | | IOVDD = 3.0 V | 8 | _ | 30 | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). ### 4.21.2 EUSART SPI Secondary Timing, Voltage Scaling = VSCALE1 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.47. EUSART SPI Secondary Timing, Voltage Scaling = VSCALE1 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|------------------------|----------------|-----|-----|-----|------| | SCLK high time <sup>1 2</sup> | t <sub>SCLK_HI</sub> | | 50 | _ | _ | ns | | SCLK low time <sup>1 2</sup> | t <sub>SCLK_LO</sub> | | 50 | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | t <sub>CS_ACT_MI</sub> | | 6 | _ | 75 | ns | | CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> | | 5 | _ | 56 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 4 | _ | _ | ns | | MOSI hold time <sup>1 2</sup> | t <sub>H_MO</sub> | | 6 | _ | _ | ns | | SCLK to MISO <sup>1 2</sup> | t <sub>SCLK_MI</sub> | IOVDD = 1.8 V | 9 | _ | 49 | ns | | | | IOVDD = 3.0 V | 9 | _ | 41 | ns | #### Note: - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). ### 4.21.3 EUSART SPI Secondary Timing, Voltage Scaling = VSCALE0 Timing specifications at VSCALE0 apply to EUSART0 only, routed to DBUSAB on consecutive pins. All GPIO set to slew rate = 6. Table 4.48. EUSART SPI Secondary Timing, Voltage Scaling = VSCALE0 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|------------------------|----------------|-----|-----|-----|------| | SCLK high time <sup>1 2</sup> | t <sub>SCLK_HI</sub> | | 100 | _ | _ | ns | | SCLK low time <sup>1 2</sup> | t <sub>SCLK_LO</sub> | | 100 | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | t <sub>CS_ACT_MI</sub> | | 8 | _ | 100 | ns | | CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> | | 7 | _ | 70 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 9 | _ | _ | ns | | MOSI hold time <sup>1 2</sup> | t <sub>H_MO</sub> | | 32 | _ | _ | ns | | SCLK to MISO <sup>1 2</sup> | t <sub>SCLK_MI</sub> | IOVDD = 1.8 V | 11 | _ | 86 | ns | | | | IOVDD = 3.0 V | 11 | _ | 78 | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). ### 4.22 I2C Electrical Specifications ### 4.22.1 I2C Standard-mode (Sm) CLHR set to 0 in the I2Cn\_CTRL register. Table 4.49. I2C Standard-mode (Sm) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|-----|-----|------| | SCL clock frequency <sup>1</sup> | f <sub>SCL</sub> | | 0 | _ | 100 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 4.7 | _ | _ | μs | | SCL clock high time | t <sub>HIGH</sub> | | 4 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 250 | _ | _ | ns | | SDA hold time | t <sub>HD_DAT</sub> | | 0 | _ | _ | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 4.7 | _ | _ | μs | | Repeated START condition hold time | t <sub>HD_STA</sub> | | 4.0 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 4.0 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 4.7 | _ | _ | μs | <sup>1.</sup> The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed. ### 4.22.2 I2C Fast-mode (Fm) CLHR set to 1 in the I2Cn\_CTRL register. Table 4.50. I2C Fast-mode (Fm) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|-----|-----|------| | SCL clock frequency <sup>1</sup> | f <sub>SCL</sub> | | 0 | _ | 400 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | SCL clock high time | t <sub>HIGH</sub> | | 0.6 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 100 | _ | _ | ns | | SDA hold time | t <sub>HD_DAT</sub> | | 0 | _ | _ | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 0.6 | _ | _ | μs | | Repeated START condition hold time | t <sub>HD_STA</sub> | | 0.6 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 0.6 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 1.3 | _ | _ | μs | <sup>1.</sup> The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed. #### 4.22.3 I2C Fast-mode Plus (Fm+) CLHR set to 1 in the I2Cn CTRL register. Table 4.51. I2C Fast-mode Plus (Fm+) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|------|-----|------|------| | SCL clock frequency <sup>1</sup> | f <sub>SCL</sub> | | 0 | _ | 1000 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 0.5 | _ | _ | μs | | SCL clock high time | thigh | | 0.26 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 50 | _ | _ | ns | | SDA hold time | t <sub>HD_DAT</sub> | | 0 | _ | _ | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 0.26 | _ | _ | μs | | Repeated START condition hold time | t <sub>HD_STA</sub> | | 0.26 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 0.26 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 0.5 | _ | _ | μs | #### Note: ### 4.23 Boot Timing Secure boot impacts the recovery time from all sources of device reset. In addition to the root code authentication process, which cannot be disabled or bypassed, the root code can authenticate a bootloader, and the bootloader can authenticate the application. In projects that include only an application and no bootloader, the root code can authenticate the application directly. The duration of each authentication operation depends on two factors: the computation of the associated image hash, which is proportional to the size of the image, and the verification of the image signature, which is independent of image size. The duration for the root code to authenticate the bootloader will depend on the SE firmware version as well as on the size of the bootloader. The duration for the bootloader to authenticate the application can depend on the size of the application. The configurations below assume that the associated bootloader and application code images do not contain a bootloader certificate or an application certificate. Authenticating a bootloader certificate or an application certificate will extend the boot time by an additional 6 to 7 ms. The table below provides the durations from the termination of reset until the completion of the secure boot process (start of main() function in the application image) under various conditions. #### Conditions: - SE firmware version 2.1.5 - Gecko Bootloader size 10.2 KB Timing is expected to be similar for subsequent SE firmware versions. Refer to SE firmware release notes for any significant changes. <sup>1.</sup> The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed. Table 4.52. Boot Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-----|------| | Boot time | Secure boot application check disabled, no bootloader Secure boot application check disabled, second stage bootloader check enabled <sup>1</sup> , 50 KB application size | | _ | 30.5 | _ | ms | | | | _ | 37.7 | _ | ms | | | | | Secure boot application check enabled, second stage bootloader check enabled <sup>1</sup> , 50 KB application size | _ | 48.3 | _ | ms | | | | Secure boot application check enabled, second stage bootloader check enabled <sup>1</sup> , 150 KB application size | _ | 51.0 | _ | ms | | | | Secure boot application check enabled, second stage bootloader check enabled <sup>1</sup> , 350 KB application size | _ | 56.4 | _ | ms | ### 4.24 Crypto Operation Timing for SE Manager API Values in this table represent timing from SE Manager API call to return. The Cortex-M33 HCLK frequency is 39.0 MHz. The timing specifications below are measured at the SE Manager function call API. Each duration in the table contains some portion that is influenced by SE Manager build compilation and Cortex-M33 operating frequency and some portion that is influenced by the Hardware Secure Engine's firmware version and its operating speed (typically 80 MHz). The contributions of the Cortex-M33 properties to the overall specification timing are most pronounced for the shorter operations such as AES and hash when operating on small payloads. The overhead of command processing at the mailbox interface can also dominate the timing for shorter operations. #### Conditions: - SE firmware version 2.1.5 - · GSDK version 3.2 Timing is expected to be similar for subsequent SE firmware versions. Refer to SE firmware release notes for any significant changes. <sup>1.</sup> Timing is measured with the specified bootloader size. Actual bootloader size will impact the boot timing slightly, with a similar µs / KB ratio as application size. Table 4.53. Crypto Operation Timing for SE Manager API | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------|-------------------------|-------------------------------------------|-----|------|-----|------| | AES-128 timing | t <sub>AES128</sub> | AES-128 CCM encryption, PT 1 KB | _ | 571 | _ | μs | | | | AES-128 CCM encryption, PT 32 KB | _ | 1751 | _ | μs | | | | AES-128 CTR encryption, PT 1 KB | _ | 474 | _ | μs | | | | AES-128 CTR encryption, PT 32 KB | _ | 1043 | _ | μs | | | | AES-128 GCM encryption, PT 1 KB | _ | 522 | _ | μs | | | | AES-128 GCM encryption, PT 32 KB | _ | 1087 | _ | μs | | AES-256 timing | t <sub>AES256</sub> | AES-256 CCM encryption, PT 1 KB | _ | 585 | _ | μs | | | | AES-256 CCM encryption, PT 32 KB | _ | 2184 | _ | μs | | | | AES-256 CTR encryption, PT 1 KB | _ | 482 | _ | μs | | | | AES-256 CTR encryption, PT 32 KB | _ | 1255 | _ | μs | | | | AES-256 GCM encryption, PT 1 KB | _ | 529 | _ | μs | | | | AES-256 GCM encryption, PT 32 KB | _ | 1306 | _ | μs | | ECC P-256 timing | t <sub>ECC_P256</sub> | ECC key generation, P-256 | _ | 5.5 | _ | ms | | | | ECC signing, P-256 | _ | 5.9 | _ | ms | | | | ECC verification, P-256 | _ | 6.2 | _ | ms | | ECC P-25519 timing <sup>1</sup> | t <sub>ECC_P25519</sub> | ECC key generation, P-25519 | _ | 4.5 | _ | ms | | | | ECC signing, P-25519 | _ | 8.9 | _ | ms | | | | ECC verification, P-25519 | | 6.3 | _ | ms | | ECDH compute secret timing | t <sub>ECDH</sub> | ECDH compute secret, P-25519 <sup>1</sup> | | 4.5 | _ | ms | | | | ECDH compute secret, P-256 | _ | 5.6 | _ | ms | | ECJPAKE client timing | t <sub>ECJPAKE_C</sub> | ECJPAKE client write round one | _ | 21.4 | _ | ms | | | | ECJPAKE client read round one | _ | 11.7 | _ | ms | | | | ECJPAKE client write round two | _ | 15.2 | _ | ms | | | | ECJPAKE client read round two | _ | 6.3 | _ | ms | | | | ECJPAKE client derive secret | _ | 8.8 | _ | ms | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|------------------------|--------------------------------|-----|------|-----|------| | ECJPAKE server timing | t <sub>ECJPAKE_S</sub> | ECJPAKE server write round one | _ | 21.4 | _ | ms | | | | ECJPAKE server read round one | _ | 11.7 | _ | ms | | | | ECJPAKE server write round two | _ | 15.3 | _ | ms | | | | ECJPAKE server read round two | _ | 6.4 | _ | ms | | | | ECJPAKE server derive secret | _ | 8.8 | _ | ms | | SHA-256 timing | t <sub>SHA256</sub> | SHA-256, PT 1 KB | _ | 308 | _ | μs | | | | SHA-256, PT 32 KB | _ | 737 | _ | μs | ### 4.25 Crypto Operation Average Current for SE Manager API Values in this table represent current consumed by security core during the operation, and represent additions to the current consumed by the Cortex-M33 application CPU due to the Hardware Secure Engine CPU and its associated crypto accelerators. The current measurements below represent the average value of the current for the duration of the crypto operation. Instantaneous peak currents may be higher. #### Conditions: - · SE firmware version 2.1.5 - · GSDK version 3.2 Current consumption is expected to be similar for subsequent SE firmware versions. Refer to SE firmware release notes for any significant changes. <sup>1.</sup> Option is not available on Secure Vault Mid devices with SE firmware earlier than v2.1.7. Table 4.54. Crypto Operation Average Current for SE Manager API | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|------------------------|-------------------------------------------|-----|-----|-----|------| | AES-128 current | I <sub>AES128</sub> | AES-128 CCM encryption, PT 1 KB | _ | 0.9 | _ | mA | | | | AES-128 CCM encryption, PT 32 KB | _ | 3.9 | _ | mA | | | | AES-128 CTR encryption, PT 1<br>KB | _ | 0.8 | _ | mA | | | | AES-128 CTR encryption, PT 32 KB | _ | 3.8 | _ | mA | | | | AES-128 GCM encryption, PT 1 KB | _ | 0.8 | _ | mA | | | | AES-128 GCM encryption, PT 32 KB | _ | 3.8 | _ | mA | | AES-256 current | I <sub>AES256</sub> | AES-256 CCM encryption, PT 1 KB | _ | 1.0 | _ | mA | | | | AES-256 CCM encryption, PT 32 KB | _ | 4.0 | _ | mA | | | | AES-256 CTR encryption, PT 1 KB | _ | 0.8 | _ | mA | | | | AES-256 CTR encryption, PT 32 KB | _ | 4.0 | _ | mA | | | | AES-256 GCM encryption, PT 1 KB | _ | 0.8 | _ | mA | | | | AES-256 GCM encryption, PT 32 KB | _ | 3.9 | _ | mA | | ECC P-256 current | I <sub>ECCP256</sub> | ECC key generation, P-256 | _ | 1.7 | _ | mA | | | | ECC signing, P-256 | _ | 1.6 | _ | mA | | | | ECC verification, P-256 | _ | 1.7 | _ | mA | | ECC P-25519 current <sup>1</sup> | I <sub>ECCP25519</sub> | ECC key generation, P-25519 | _ | 1.6 | _ | mA | | | | ECC signing, P-25519 | _ | 1.6 | _ | mA | | | | ECC verification, P-25519 | _ | 1.6 | _ | mA | | ECDH compute secret cur- | I <sub>ECDH</sub> | ECDH compute secret, P-25519 <sup>1</sup> | _ | 1.5 | _ | mA | | rent | | ECDH compute secret, P-256 | _ | 1.6 | _ | mA | | ECJPAKE client current | I <sub>ECJPAKE_C</sub> | ECJPAKE client write round one | _ | 1.7 | _ | mA | | | | ECJPAKE client read round one | _ | 1.7 | _ | mA | | | | ECJPAKE client write round two | _ | 1.7 | _ | mA | | | | ECJPAKE client read round two | _ | 1.7 | _ | mA | | | | ECJPAKE client derive secret | _ | 1.7 | _ | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------|------------------------|--------------------------------|-----|-----|-----|------| | ECJPAKE server current | I <sub>ECJPAKE_S</sub> | ECJPAKE server write round one | _ | 1.7 | _ | mA | | | | ECJPAKE server read round one | _ | 1.7 | _ | mA | | | | ECJPAKE server write round two | _ | 1.7 | _ | mA | | | | ECJPAKE server read round two | _ | 1.6 | _ | mA | | | | ECJPAKE server derive secret | _ | 1.7 | _ | mA | | SHA-256 current | I <sub>SHA256</sub> | SHA-256, PT 1 KB | _ | 0.7 | _ | mA | | | | SHA-256, PT 32 KB | _ | 2.3 | _ | mA | <sup>1.</sup> Option is not available on Secure Vault Mid devices with SE firmware earlier than v2.1.7. ## 4.26 Matrix Vector Processor (MVP) All measurements are in comparison to EM1 baseline current at given VSCALE and Clock settings. Matrix dimensions are $X = 24 \times 32$ , $Y = 32 \times 24$ and $Z = 24 \times 24$ . Table 4.55. Matrix Vector Processor (MVP) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------|------|--------| | MVP Enable Current | I <sub>EN</sub> | VSCALE1, HFXO @ 39 MHz | _ | 16.8 | _ | μA | | | | VSCALE2, HFRCO w/ DPLL @<br>78 MHz | _ | 41.2 | _ | μА | | Matrix Multiplication Duration using MVP Hardware | T <sub>MVP_MULTIPLY</sub> | 16-bit complex numbers, fully banked memory, VSCALE1, HFXO @ 39 MHz | _ | 504.0 | _ | μs | | | | 16-bit complex numbers, fully<br>banked memory, VSCALE2,<br>HFRCO w/ DPLL @ 78 MHz | _ | 252.0 | _ | μs | | | | 16-bit complex numbers, inter-<br>leaved memory, VSCALE1, HFXO<br>@ 39 MHz | _ | 596.2 | _ | μs | | | | 16-bit complex numbers, inter-<br>leaved memory, VSCALE2,<br>HFRCO w/ DPLL @ 78 MHz | _ | 298.2 | _ | μs | | Matrix Multiplication Duration using Software | T <sub>SW_MULTIPLY</sub> | 16-bit complex numbers, inter-<br>leaved memory, VSCALE1, HFXO<br>@ 39 MHz | _ | 41.0 | _ | ms | | | | 16-bit complex numbers, inter-<br>leaved memory, VSCALE2,<br>HFRCO w/ DPLL @ 78 MHz | _ | 20.5 | _ | ms | | | | | 32-bit complex numbers, inter-<br>leaved memory, VSCALE1, HFXO<br>@ 39 MHz | _ | 19.7 | _ | | | | 32-bit complex numbers, inter-<br>leaved memory, VSCALE2,<br>HFRCO w/ DPLL @ 78 MHz | _ | 9.9 | _ | ms | | Matrix Multiplication Current using MVP Hardware | I <sub>MVP_MULTIPLY</sub> | 16-bit complex numbers, fully banked memory, VSCALE1, HFXO @ 39 MHz | _ | 61.3 | _ | μA/MHz | | | | 16-bit complex numbers, fully banked memory, VSCALE2, HFRCO w/ DPLL @ 78 MHz | _ | 62.4 | _ | μA/MHz | | | | 16-bit complex numbers, inter-<br>leaved memory, VSCALE1, HFXO<br>@ 39 MHz | _ | 53.2 | _ | μA/MHz | | | | 16-bit complex numbers, inter-<br>leaved memory, VSCALE2,<br>HFRCO w/ DPLL @ 78 MHz | _ | 53.8 | _ | μA/MHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|-----|------|-----|--------| | Matrix Multiplication Current using Software | I <sub>SW_MULTIPLY</sub> | 16-bit complex numbers, interleaved memory, VSCALE1, HFXO @ 39 MHz | _ | 41.7 | _ | μA/MHz | | | | 16-bit complex numbers, inter-<br>leaved memory, VSCALE2,<br>HFRCO w/ DPLL @ 78 MHz | _ | 44.7 | _ | μA/MHz | | | | 32-bit complex numbers, interleaved memory, VSCALE1, HFXO @ 39 MHz | _ | 31.9 | _ | μA/MHz | | | | 32-bit complex numbers, inter-<br>leaved memory, VSCALE2,<br>HFRCO w/ DPLL @ 78 MHz | _ | 33.8 | _ | μA/MHz | # 4.27 Typical Performance Curves Typical performance curves indicate typical characterized performance under the stated conditions. ## 4.27.1 Supply Current Figure 4.7. EM0 and EM1 Typical Supply Current vs. Temperature Figure 4.8. EM2 and EM4 Typical Supply Current vs. Temperature ### 4.27.2 RF Characteristics Figure 4.9. 2.4 GHz 10 dBm PA RF Transmitter Output Power (Pout=10 dBm) Figure 4.10. 2.4 GHz 0 dBm PA RF Transmitter Output Power (Pout=0 dBm) Figure 4.11. 2.4 GHz 802.15.4 RF Receiver Sensitivity Figure 4.12. 2.4 GHz BLE RF Receiver Sensitivity #### 4.27.3 DC-DC Converter Performance characterized with Murata DFE2HCAH2R2MJ0 (LDCDC = 2.2 uH ) and TDK CGA5L3X8R1C475K160AB (CDCDC = 4.7 uF) Figure 4.13. DC-DC Efficiency ### 4.27.4 IADC Typical performance is shown using 10 MHz ADC clock for fastest sampling speed and adjusting oversampling ratio (OSR). Figure 4.14. Typical ENOB vs. Oversampling Ratio Figure 4.15. VOH and VOL vs. Load Current ### 5. Typical Connections #### 5.1 Power Typical power supply connections are shown in the following figures. **Note:** PAVDD, RFVDD, AVDD, and IOVDD supply connections are flexible. They may be connected in other configurations or to external supplies as long as the supply limits described in 4.1 Electrical Characteristics are met. \*40 MHz required for applications using Channel Sounding Figure 5.1. EFR32BG24L Typical Application Circuit: Direct Supply Configuration without DCDC \*40 MHz required for applications using Channel Sounding Figure 5.2. EFR32BG24L Typical Application Circuit: DCDC Configuration, PAVDD and RFVDD from DCDC output, AVDD and IOVDD from main supply \*40 MHz required for applications using Channel Sounding Figure 5.3. EFR32BG24L Typical Application Circuit: DCDC Configuration with PAVDD, RFVDD, AVDD, and IOVDD from DCDC output #### 5.2 Other Connections Other components or connections may be required to meet the system-level requirements. Application Note AN0002.2: "EFR32 Wireless Gecko Series 2 Hardware Design Considerations" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (<a href="https://www.silabs.com/32bit-appnotes">www.silabs.com/32bit-appnotes</a>). #### 6. Pin Definitions #### 6.1 QFN40 / Standard Device Pinout Figure 6.1. QFN40 / Standard Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.2 Alternate Function Table, 6.3 Analog Peripheral Connectivity, and 6.4 Digital Peripheral Connectivity. Table 6.1. QFN40 / Standard Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|------------------------------|----------|--------|-------------------------------| | PC00 | 1 | GPIO | PC01 | 2 | GPIO | | PC02 | 3 | GPIO | PC03 | 4 | GPIO | | PC04 | 5 | GPIO | PC05 | 6 | GPIO | | PC06 | 7 | GPIO | PC07 | 8 | GPIO | | HFXTAL_I | 9 | High Frequency Crystal Input | HFXTAL_O | 10 | High Frequency Crystal Output | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|------------------------------------------------------------|----------|--------|----------------------------------------------------------------------------------------------------------| | RESETn | 11 | Reset Pin. The RESETn pin is internally pulled up to DVDD. | RFVDD | 12 | Radio power supply | | RFVSS | 13 | Radio Ground | RF2G4_IO | 14 | 2.4 GHz RF input/output | | PAVDD | 15 | Power Amplifier (PA) power supply | PB04 | 16 | GPIO | | PB03 | 17 | GPIO | PB02 | 18 | GPIO | | PB01 | 19 | GPIO | PB00 | 20 | GPIO | | PA00 | 21 | GPIO | PA01 | 22 | GPIO | | PA02 | 23 | GPIO | PA03 | 24 | GPIO | | PA04 | 25 | GPIO | PA05 | 26 | GPIO | | PA06 | 27 | GPIO | PA07 | 28 | GPIO | | PA08 | 29 | GPIO | DECOUPLE | 30 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. | | VREGSW | 31 | DCDC regulator switching node | VREGVDD | 32 | DCDC regulator input supply | | VREGVSS | 33 | DCDC ground | DVDD | 34 | Digital power supply | | AVDD | 35 | Analog power supply | IOVDD | 36 | I/O power supply | | PD03 | 37 | GPIO | PD02 | 38 | GPIO | | PD01 | 39 | GPIO | PD00 | 40 | GPIO | ## 6.2 Alternate Function Table A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows GPIO pins with support for dedicated functions. **Table 6.2. GPIO Alternate Function Table** | GPIO | Alternate Functions | |-------|-----------------------| | PA00 | IADC0.VREFP | | PA01 | GPIO.SWCLK | | PA02 | GPIO.SWDIO | | | GPIO.SWV | | PA03 | GPIO.TDO | | | GPIO.TRACEDATA0 | | PA04 | GPIO.TDI | | FA04 | GPIO.TRACECLK | | PA05 | GPIO.TRACEDATA1 | | PAUS | GPIO.EM4WU0 | | PA06 | GPIO.TRACEDATA2 | | PA07 | GPIO.TRACEDATA3 | | PB00 | VDAC0.CH0_MAIN_OUT | | PB01 | GPIO.EM4WU3 | | FBOI | VDAC0.CH1_MAIN_OUT | | PB02 | VDAC1.CH0_MAIN_OUT | | PB03 | GPIO.EM4WU4 | | 1 503 | VDAC1.CH1_MAIN_OUT | | PC00 | GPIO.EM4WU6 | | PC01 | GPIO.EFP_TX_SDA | | PC02 | GPIO.EFP_TX_SCL | | PC05 | GPIO.EFP_INT | | FC05 | GPIO.EM4WU7 | | | GPIO.EM4WU8 | | PC07 | GPIO.THMSW_EN | | | GPIO.THMSW_HALFSWITCH | | PD00 | LFXO.LFXTAL_O | | PD01 | LFXO.LFXTAL_I | | 1 001 | LFXO.LF_EXTCLK | | PD02 | GPIO.EM4WU9 | ### 6.3 Analog Peripheral Connectivity Many analog resources are routable and can be connected to numerous GPIOs. The table below indicates which peripherals are available on each GPIO port. When a differential connection is being used, positive inputs are restricted to the EVEN pins and negative inputs are restricted to the ODD pins. When a single-ended connection is being used, positive input is available on all pins. See the device reference manual for more details on the ABUS and analog peripherals. Note that some functions may not be available on all device variants. Table 6.3. ABUS Routing Table | Peripheral | Signal | | PA | | РВ | | PC | | PD | |------------|--------------|------|-----|------|-----|------|-----|------|-----| | | | EVEN | ODD | EVEN | ODD | EVEN | ODD | EVEN | ODD | | ACMP0 | ANA_NEG | Yes | | ANA_POS | Yes | ACMP1 | ANA_NEG | Yes | | ANA_POS | Yes | IADC0 | ANA_NEG | Yes | | ANA_POS | Yes | VDAC0 | CH0_ABUS_OUT | Yes | | CH1_ABUS_OUT | Yes | VDAC1 | CH0_ABUS_OUT | Yes | | CH1_ABUS_OUT | Yes ## 6.4 Digital Peripheral Connectivity Many digital resources are routable and can be connected to numerous GPIOs. The table below indicates which peripherals are available on each GPIO port. Note that some functions may not be available on all device variants. Table 6.4. DBUS Routing Table | Peripheral.Resource | PORT | | | | |---------------------------|-----------|-----------|-----------|-----------| | | PA | РВ | PC | PD | | ACMP0.DIGOUT | Available | Available | Available | Available | | ACMP1.DIGOUT | Available | Available | Available | Available | | CMU.CLKIN0 | | | Available | Available | | CMU.CLKOUT0 | | | Available | Available | | CMU.CLKOUT1 | | | Available | Available | | CMU.CLKOUT2 | Available | Available | | | | EUSARTO.CS | Available | Available | | | | EUSARTO.CTS | Available | Available | | | | EUSARTO.RTS | Available | Available | | | | EUSART0.RX | Available | Available | | | | EUSARTO.SCLK | Available | Available | | | | EUSART0.TX | Available | Available | | | | EUSART1.CS | Available | Available | Available | Available | | EUSART1.CTS | Available | Available | Available | Available | | EUSART1.RTS | Available | Available | Available | Available | | EUSART1.RX | Available | Available | Available | Available | | EUSART1.SCLK | Available | Available | Available | Available | | EUSART1.TX | Available | Available | Available | Available | | FRC.DCLK | | | Available | Available | | FRC.DFRAME | | | Available | Available | | FRC.DOUT | | | Available | Available | | HFXO0.BUFOUT_REQ_IN_ASYNC | Available | Available | | | | I2C0.SCL | Available | Available | Available | Available | | I2C0.SDA | Available | Available | Available | Available | | I2C1.SCL | | | Available | Available | | I2C1.SDA | | | Available | Available | | KEYSCAN.COL_OUT_0 | Available | Available | Available | Available | | KEYSCAN.COL_OUT_1 | Available | Available | Available | Available | | KEYSCAN.COL_OUT_2 | Available | Available | Available | Available | | KEYSCAN.COL_OUT_3 | Available | Available | Available | Available | | KEYSCAN.COL_OUT_4 | Available | Available | Available | Available | | Peripheral.Resource | | PORT | | | | |---------------------|-----------|-----------|-----------|-----------|--| | | PA | РВ | PC | PD | | | KEYSCAN.COL_OUT_5 | Available | Available | Available | Available | | | KEYSCAN.COL_OUT_6 | Available | Available | Available | Available | | | KEYSCAN.COL_OUT_7 | Available | Available | Available | Available | | | KEYSCAN.ROW_SENSE_0 | Available | Available | | | | | KEYSCAN.ROW_SENSE_1 | Available | Available | | | | | KEYSCAN.ROW_SENSE_2 | Available | Available | | | | | KEYSCAN.ROW_SENSE_3 | Available | Available | | | | | KEYSCAN.ROW_SENSE_4 | Available | Available | | | | | KEYSCAN.ROW_SENSE_5 | Available | Available | | | | | LETIMER0.OUT0 | Available | Available | | | | | LETIMER0.OUT1 | Available | Available | | | | | MODEM.ANT0 | Available | Available | Available | Available | | | MODEM.ANT1 | Available | Available | Available | Available | | | MODEM.ANT_ROLL_OVER | | | Available | Available | | | MODEM.ANT_RR0 | | | Available | Available | | | MODEM.ANT_RR1 | | | Available | Available | | | MODEM.ANT_RR2 | | | Available | Available | | | MODEM.ANT_RR3 | | | Available | Available | | | MODEM.ANT_RR4 | | | Available | Available | | | MODEM.ANT_RR5 | | | Available | Available | | | MODEM.ANT_SW_EN | | | Available | Available | | | MODEM.ANT_SW_US | | | Available | Available | | | MODEM.ANT_TRIG | | | Available | Available | | | MODEM.ANT_TRIG_STOP | | | Available | Available | | | MODEM.DCLK | Available | Available | | | | | MODEM.DIN | Available | Available | | | | | MODEM.DOUT | Available | Available | | | | | PCNT0.S0IN | Available | Available | | | | | PCNT0.S1IN | Available | Available | | | | | PRS.ASYNCH0 | Available | Available | | | | | PRS.ASYNCH1 | Available | Available | | | | | PRS.ASYNCH2 | Available | Available | | | | | PRS.ASYNCH3 | Available | Available | | | | | PRS.ASYNCH4 | Available | Available | | | | | PRS.ASYNCH5 | Available | Available | | | | | PRS.ASYNCH6 | | | Available | Available | | | Peripheral.Resource | | PORT | | | |---------------------|-----------|-----------|-----------|-----------| | | PA | PB | PC | PD | | PRS.ASYNCH7 | | | Available | Available | | PRS.ASYNCH8 | | | Available | Available | | PRS.ASYNCH9 | | | Available | Available | | PRS.ASYNCH10 | | | Available | Available | | PRS.ASYNCH11 | | | Available | Available | | PRS.ASYNCH12 | Available | Available | | | | PRS.ASYNCH13 | Available | Available | | | | PRS.ASYNCH14 | Available | Available | | | | PRS.ASYNCH15 | Available | Available | | | | PRS.SYNCH0 | Available | Available | Available | Available | | PRS.SYNCH1 | Available | Available | Available | Available | | PRS.SYNCH2 | Available | Available | Available | Available | | PRS.SYNCH3 | Available | Available | Available | Available | | RAC.LNAEN | Available | Available | Available | Available | | RAC.PAEN | Available | Available | Available | Available | | TIMER0.CC0 | Available | Available | Available | Available | | TIMER0.CC1 | Available | Available | Available | Available | | TIMER0.CC2 | Available | Available | Available | Available | | TIMER0.CDTI0 | Available | Available | Available | Available | | TIMER0.CDTI1 | Available | Available | Available | Available | | TIMER0.CDTI2 | Available | Available | Available | Available | | TIMER1.CC0 | Available | Available | Available | Available | | TIMER1.CC1 | Available | Available | Available | Available | | TIMER1.CC2 | Available | Available | Available | Available | | TIMER1.CDTI0 | Available | Available | Available | Available | | TIMER1.CDTI1 | Available | Available | Available | Available | | TIMER1.CDTI2 | Available | Available | Available | Available | | TIMER2.CC0 | Available | Available | | | | TIMER2.CC1 | Available | Available | | | | TIMER2.CC2 | Available | Available | | | | TIMER2.CDTI0 | Available | Available | | | | TIMER2.CDTI1 | Available | Available | | | | TIMER2.CDTI2 | Available | Available | | | | TIMER3.CC0 | | | Available | Available | | TIMER3.CC1 | | | Available | Available | | TIMER3.CC2 | | | Available | Available | | Peripheral.Resource | | PORT | | | | | |---------------------|-----------|-----------|-----------|-----------|--|--| | | PA | РВ | PC | PD | | | | TIMER3.CDTI0 | | | Available | Available | | | | TIMER3.CDTI1 | | | Available | Available | | | | TIMER3.CDTI2 | | | Available | Available | | | | TIMER4.CC0 | Available | Available | | | | | | TIMER4.CC1 | Available | Available | | | | | | TIMER4.CC2 | Available | Available | | | | | | TIMER4.CDTI0 | Available | Available | | | | | | TIMER4.CDTI1 | Available | Available | | | | | | TIMER4.CDTI2 | Available | Available | | | | | | USART0.CLK | Available | Available | Available | Available | | | | USART0.CS | Available | Available | Available | Available | | | | USART0.CTS | Available | Available | Available | Available | | | | USART0.RTS | Available | Available | Available | Available | | | | USART0.RX | Available | Available | Available | Available | | | | USART0.TX | Available | Available | Available | Available | | | # 7. QFN40 Package Specifications ## 7.1 QFN40 Package Dimensions Figure 7.1. QFN40 Package Drawing Table 7.1. QFN40 Package Dimensions | Dimension | Min | Тур | Max | | |-----------|-----------|------|------|--| | A | 0.80 | 0.85 | 0.90 | | | A1 | 0.00 | 0.02 | 0.05 | | | А3 | 0.20 REF | | | | | b | 0.15 | 0.20 | 0.25 | | | D | 4.90 | 5.00 | 5.10 | | | Е | 4.90 | 5.00 | 5.10 | | | D2 | 3.55 | 3.70 | 3.85 | | | E2 | 3.55 | 3.70 | 3.85 | | | е | 0.40 BSC | | | | | L | 0.30 | 0.40 | 0.50 | | | К | 0.20 | _ | _ | | | R | 0.075 — — | | _ | | | aaa | 0.10 | | | | | bbb | 0.07 | | | | | ccc | 0.10 | | | | | ddd | 0.05 | | | | | eee | 0.08 | | | | | fff | 0.10 | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. - 5. Package external pad (epad) may have pin one chamfer. ### 7.2 QFN40 PCB Land Pattern Figure 7.2. QFN40 PCB Land Pattern Drawing Table 7.2. QFN40 PCB Land Pattern Dimensions | Dimension | Тур | |-----------|------| | S1 | 4.25 | | S | 4.25 | | L1 | 3.85 | | W1 | 3.85 | | е | 0.40 | | W | 0.22 | | L | 0.74 | | R | 0.11 | Dimension Typ #### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 4. The stencil thickness should be 0.101 mm (4 mils). - 5. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 6. A 3x3 array of 0.90 mm square openings on a 1.20 mm pitch can be used for the center ground pad. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. - 9. Above notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling. #### 7.3 QFN40 Package Marking Figure 7.3. QFN40 Package Marking The package marking consists of: - Line 1: PPPP The product family codes (BG24) - Line 2: PPPPPP The product option codes: - 1) Security ( L = Secure Vault Mid ) - · 2-4) Product Feature Codes - 5) Flash ( S = 768k ) - 6) Temperature grade ( I = -40 to 125 °C ) - TTTTTT A trace or manufacturing code. The first letter is the device revision. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. # 8. Revision History ### Revision 1.0 April, 2025 · Initial Release **IoT Portfolio** www.silabs.com/IoT **SW/HW** www.silabs.com/simplicity **Quality** www.silabs.com/quality **Support & Community** www.silabs.com/community #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs p #### Trademark Information Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silicon Labs® and the Silicon Labs logo®, Bluegiga Logo®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Redpine Signals®, WiSeConnect, n-Link, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, Gecko OS, Gecko OS Studio, Precision32®, Simplicity Studio®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA www.silabs.com