

# EiceDRIVER<sup>™</sup> 1ED32xxMC12H Two-level slew-rate control (2L-SRC)

Single-channel 5.7kV (rms) isolated gate driver IC with 2L-SRC

## **Feature list**

- Single channel isolated gate driver
- Two-level slew rate control by controlling two independent gate resistors for both turn-on and turn-off
- Enable on the fly & cycle-by-cycle gate resistor change, optimize both EMI and efficiency during different load conditions
- 110ns propagation delay with 15 ns part to part variation
- For use with 600 V/650 V/1200 V/1700 V/2300 V IGBTs, Si and SiC MOSFETs
- Up to 18.0 A typical peak output current
- 40 V absolute maximum output supply voltage
- High common-mode transient immunity CMTI > 200 kV/μs
- Active output clamping
- Active Miller Clamp options available
- Galvanically isolated coreless transformer gate driver
- 3.3 V and 5 V input supply voltage
- Suitable for operation at high ambient temperature and in fast switching applications
- Certification: VDE 0884-11 with  $V_{IORM}$ = 1767 V (peak) and UL 1577 with  $V_{ISO}$  = 5.7 kV (rms) for 1 min

## **Potential applications**

- AC and brushless DC motor drives
- High voltage DC/DC converter and DC/AC inverter
- UPS systems
- Solar inverters, e.g. for 1500 V (DC) systems



PG-DSO-8-66

## **Product validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22.

## **Device information**

| Product type | Typical output<br>current and<br>configuration | Slew-rate<br>control    | Certification | Marking  | Package     |
|--------------|------------------------------------------------|-------------------------|---------------|----------|-------------|
| 1ED3240MC12H | 10 A, standard                                 | turn-on and<br>turn-off | VDE + UL      | 1ED3240M | PG-DSO-8-66 |
| 1ED3241MC12H | 18 A, standard                                 | turn-on and<br>turn-off | VDE + UL      | 1ED3241M | PG-DSO-8-66 |
| 1ED3250MC12H | 10 A, Miller<br>clamp                          | turn-on                 | VDE + UL      | 1ED3250M | PG-DSO-8-66 |
| 1ED3251MC12H | 18 A, Miller<br>clamp                          | turn-on                 | VDE + UL      | 1ED3251M | PG-DSO-8-66 |



#### Description

## Description

The 1ED32xx family is a group of galvanically isolated single-channel driver ICs in a DSO-8 300 mil package. The driver ICs provide typical peak output currents up to 18 A. The family implements two-level slew rate control (2L-SRC). This feature allows for controlling two independent gate resistors, which enables the optimization of both EMI and switching losses.

The family comprises standard output configuration and active Miller clamp output configurations with the same current rating to protect against parasitic turn-on. The input logic terminals operate safely with supply voltages of 3.3 V and 5 V. All input structures have threshold levels for support of 3.3 V microcontrollers. The driver IC family offers suitable output undervoltage lockout (UVLO) levels to operate various kinds of power transistors. The wide range of the output side supply voltage up to 40 V can be configured arbitrarily for positive and negative voltages as long as the absolute maximum of 40 V is not exceeded. All driver ICs have output sections with active shutdown.



Figure 1

Typical application for standard pinout (top) and CLAMP pinout (bottom)

#### Table of contents

## **Table of contents**

|       | Feature list                                                 | 1  |
|-------|--------------------------------------------------------------|----|
|       | Potential applications                                       | 1  |
|       | Product validation                                           | 1  |
|       | Device information                                           | 1  |
|       | Description                                                  | 2  |
|       | Table of contents                                            |    |
| 1     | Block diagram reference                                      |    |
| 2     | Related products to 1ED32xxMC12H                             |    |
| 3     | Pin configuration                                            |    |
| 4     | Functional description                                       | 7  |
| 4.1   | IC supply                                                    | 7  |
| 4.2   | Input terminals <i>IN</i> and <i>/INF</i>                    |    |
| 4.3   | Output terminal OUT                                          | 9  |
| 4.4   | Output terminal OUTF                                         | 9  |
| 4.5   | Output terminal OUTFC                                        | 9  |
| 4.6   | Input-to-output control scheme                               | 10 |
| 5     | Electrical characteristics and parameters                    |    |
| 5.1   | Absolute maximum ratings                                     |    |
| 5.2   | Operating parameters                                         |    |
| 5.3   | Eletrical characteristics                                    |    |
| 5.3.1 | Power supply                                                 |    |
| 5.3.2 | Logic input                                                  |    |
| 5.3.3 | Gate driver                                                  |    |
| 5.3.4 | Dynamic characteristics                                      |    |
| 5.3.5 | Active shutdown                                              | 16 |
| 6     | Isolation ratings and characteristics                        | 16 |
| 6.1   | Safety limiting values                                       | 16 |
| 6.2   | Certified according to VDE 0884-11 for reinforced insulation | 16 |
| 6.3   | Recognized under UL 1577 (File E311313)                      | 17 |
| 7     | Timing diagrams                                              |    |
| 8     | Package dimensions                                           |    |
|       | Revision history                                             | 20 |
|       | Glossary                                                     | 20 |
|       | Disclaimer                                                   |    |





Block diagram reference

1

**Block diagram reference** 



Figure 2

Block diagram for standard variants (top) and for CLAMP variants (bottom)

## 2 Related products to 1ED32xxMC12H

*Note:* Please consider the gate driver IC power dissipation and insulation requirements for the selected power switch and operating condition.

| Product group        | Product name      | Description                                                     |
|----------------------|-------------------|-----------------------------------------------------------------|
| Evaluation<br>boards | EVAL-1ED3241MC12H | Supporting 1ED3241MC12H and IKQ75N120CT2 for double pulse tests |
|                      | EVAL-1ED3251MC12H | Supporting 1ED3251MC12H and IKQ75N120CT2 for double pulse tests |
| TRENCHSTOP™          | IKWH40N65WR6      | 650 V, 40 A IGBT with anti-parallel diode in TO-247-3-HCC       |
| IGBT Discrete        | IHW30N160R5       | 1600 V, 30 A IGBT Discrete with anti-parallel diode in TO-247   |



## Pin configuration

| Product group            | Product name       | Description                                                                      |
|--------------------------|--------------------|----------------------------------------------------------------------------------|
|                          | IKW15N120CS7       | 1200 V IGBT7 S7, 15 A IGBT with anti-parallel diode in TO247                     |
|                          | IKQ75N120CS7       | 1200 V IGBT7 S7, 75 A IGBT with anti-parallel diode in TO247-3                   |
| CoolSiC <sup>™</sup> SiC | IMBF170R1K0M1      | 1700 V, 1000 m $\Omega$ SiC MOSFET in TO-263-7 with extended creepage            |
| MOSFET Discrete          | IMZA120R040M1H     | 1200 V, 40 m $\Omega$ SiC MOSFET in TO247-4 package                              |
|                          | IMZA120R014M1H     | 1200 V, 14 m $\Omega$ SiC MOSFET in TO247-4 package                              |
|                          | IMBG120R030M1H     | 1200 V, 30 m $\Omega$ SiC MOSFET in TO-263-7 package                             |
|                          | IMYH200R012M1H     | 2000 V, 12 m $\Omega$ SiC MOSFET in TO-247-PLUS with high creepage and clearance |
| CoolSiC <sup>™</sup> SiC | FS33MR12W1M1H_B11  | EasyPACK™ 1B 1200 V, 33 mΩ sixpack module                                        |
| MOSFET Module            | FF17MR12W1M1H_B11  | EasyDUAL <sup>™</sup> 1B 1200 V, 17 mΩ half-bridge module                        |
|                          | FF4MR12W2M1H_B11   | EasyDUAL <sup>™</sup> 2B 1200 V, 4 mΩ half-bridge module                         |
|                          | F4-17MR12W1M1H_B11 | EasyPACK™ 1B 1200 V, 17 mΩ fourpack module                                       |
| TRENCHSTOP™              | F4-100R17N3E4      | EconoPACK <sup>™</sup> 3 1700 V, 100 A fourpack IGBT module                      |
| IGBT Modules             | F4-200R17N3E4      | EconoPACK <sup>™</sup> 3 1700 V, 200 A fourpack IGBT module                      |
|                          | FP10R12W1T7_B11    | EasyPIM <sup>™</sup> 1B 1200 V, 10 A three phase input rectifier PIM IGBT module |
|                          | FS100R12W2T7_B11   | EasyPACK <sup>™</sup> 2B 1200 V, 100 A sixpack IGBT module                       |
|                          | FP150R12KT4_B11    | EconoPIM <sup>™</sup> 3 1200V three-phase PIM IGBT module                        |
|                          | FS200R12KT4R_B11   | EconoPACK <sup>™</sup> 3 1200 V, 200 A sixpack IGBT module                       |

## 3 Pin configuration

#### **Pin configuration**

| Table 1 | Pin co       | nfiguration                                           |
|---------|--------------|-------------------------------------------------------|
| Pin No. | Name         | Function                                              |
| 1       | VCC1         | Positive logic supply                                 |
| 2       | /INF         | Driver input (active low) for operation OUTF or OUTFC |
| 3       | IN           | PWM driver input (active high)                        |
| 4       | GND1         | Logic ground                                          |
| 5       | VEE2         | Power ground                                          |
| 6       | OUTF / OUTFC | Additional driver output                              |
| 7       | OUT          | Regular driver output                                 |
| 8       | VCC2         | Positive power supply output side                     |



#### Pin configuration



Figure 3

#### Pinout standard configuration (top view)



#### Figure 4 Pinout clamp configuration (top view)

#### **Pin description**

- *VCC1*: Logic input supply voltage with wide operating range from 3.3 V up to 15 V. This terminal is referenced to *GND1*
- *GND1*: Ground connection of input circuit. This is the reference point for the input side.
- //NF: Inverted control signal for controlling the operation of output OUTF or OUTFC respectively. An internal filter provides robustness against noise at terminal /INF. An internal weak pull-down resistor favors a low level. This terminal is referenced to GND1
- *IN*: Direct control signal for driver output. An internal filter provides robustness against noise at terminal *IN*. An internal weak pull-down resistor favors off-state. This terminal is referenced to *GND1*
- *VCC2*: Positive power supply pin of output driving circuit. A proper blocking capacitor has to be placed close to this supply pin. This terminal is referenced to *VEE2*.
- *VEE2*: Reference ground of the output driving circuit. In case of a bipolar supply (positive and negative voltage referred to IGBT emitter) this pin is connected to the negative supply voltage.
- *OUT*: This driver output terminal follows the signal at terminal *IN* to turn on or off the external power transistor. During on-state the driving output is switched to *VCC2*. This output will be actively pulled down to *VEE2* in case of an UVLO event on either the input side or the output side. The active shutdown keeps the output voltage at a low level in case that the output side supply voltage collapses.
- *OUTF*: This output follows terminal *OUT* according to the signal at terminal /*INF*.
- *OUTFC*: This output follows terminal *OUT* according to the signal at terminal /*INF* for turn-on only.



## 4 Functional description

The 1ED32xxMC12H are general purpose gate drivers incorporating two-level slew-rate control functionality (2L-SRC). Based on one additional input control signal /*INF*, these drivers enable on-the-fly gate resistor changes.

The integrated galvanic isolation between control input logic and driving output stage grants additional safety. Its input voltage supply range supports the direct connection of various signal sources like DSPs and microcontrollers.

## 4.1 IC supply

The driver can operate over a wide supply-voltage range at both input side and output side. Both sides have an undervoltage lockout (UVLO) function which suppresses incoming control signals and prevents insufficient supply or gate voltages. The outputs are pulled down in cases of under-voltage lockout on either side.

The input-side power supply at terminal VCC1 can range from typically 3.3 V up to 15 V. This allows a high safety margin with respect to voltage spikes on the supply voltage when supplying with 3.3 V or 5 V. A minimum of  $V_{\text{UVLOH1}}$  is required to start-up the input side of the driver IC.





The output side supports negative gate voltage operation, which helps to avoid a parasitic turn-on during off-state. The negative rail is connected to terminal *VEE2* in this case. A minimum voltage of  $V_{UVLOH2}$  at terminal *VCC2* is required for a safe start-up of the IC on the output side. The device is equipped with an undervoltage



lockout for input and output independently to ensure correct switching of power transistors . Operation starts only, if both  $V_{VCC1}$  and  $V_{VCC2}$  have increased above the respective levels  $V_{UVLOH1}$  and  $V_{UVLOH2}$ .

The input signals at terminals *IN* and */INF* are ignored until  $V_{VCC1}$  reaches the power-up voltage  $V_{UVLOH1}$ . Terminal *OUT* is activated according to the instantaneous state of terminal *IN*. Terminal *OUTF* or *OUTFC* are activated after a UVLO condition for turn-on according to the default state at terminal */INF*, which is LOW after start up. A new edge at terminal */INF* is required to establish the initial user setting after a UVLO event. A new edge at terminal *IN* is required to replace the */INF* default setting on the output side. If the power supply voltage  $V_{VCC1}$  of the input chip drops below  $V_{UVLOL1}$  a turn-off signal is sent to the output chip before power-down. Both outputs *OUT* and *OUTF* shut down according to the last transmitted status at terminals *IN* and */INF*.

The input signals at terminals *IN* and */INF* are ignored until  $V_{VCC2}$  reaches the power-up voltage  $V_{UVLOH2}$ . Terminal *OUT* is activated according to the instantaneous state of terminal *IN*. Terminal *OUTF* or *OUTFC* are activated after a UVLO condition of  $V_{VCC2}$  for turn-on according to the default state at terminal */INF*, which is LOW after start up. A new edge at terminal */INF* is required to establish the initial user setting after a UVLO event. A new edge at terminal */INF* is required to replace the */INF* default setting on the output side. If the power supply voltage  $V_{VCC2}$  of the output side drops below  $V_{UVLOL2}$ , output *OUT* pulls down independent of the last transmitted status at terminals *IN* and */INF*. Output *OUTF* or *OUTFC* pull down in addition when the their voltage is below  $V_{CLAMPL}$ .

UVLO events on the output side other than a full IC start-up result in a recovery of the output terminals *OUTF* and *OUTFC* according to the input-to-output control scheme.

*Note:* The supply voltage V<sub>VCC2</sub> and related protection functions is always referred to as VEE2. There is no differentiation between unipolar or bipolar supply.

A capacitor that is placed in close proximity to the supply terminals *VCC1* and *GND1* on the input side, and *VCC2* and *VEE2* on the output side, avoids eventual triggering of under-voltage lockout events.

The IC is safe with any start-up sequence regarding its supply voltages  $V_{VCC1}$  and  $V_{VCC2}$ . However, it is good practice to have the input side supply voltage to start up first, followed by the output side supply.

## 4.2 Input terminals *IN* and */INF*

The input terminals *IN* and */INF* determine the behavior of the two output terminals *OUT* and *OUTF(C)*. While a PWM signal is connected to the IN terminal, thus determining the switching behavior of *OUT* and *OUTF(C)*, the */INF* terminal controls if only *OUT* or both *OUT* and *OUTF(C)* follow the input terminal *IN*. Since both output terminals *OUT* and *OUTF(C)* are connected to gate resistors, */INF* determines whether a single or both gate resistors are connected to an IGBT's gate.

Both input terminals contain a pull-down resistor to bias the IC into a safe mode in case the connection to the system control is interrupted. The non-inverting Schmitt trigger receives the input control signal and has CMOS-compatible trigger thresholds with minimum  $V_{IN,L}$  for LOW level and maximum  $V_{IN,H}$  for HIGH level. The input signal at terminal *IN* follows a positive logic, while the signal at terminal */INF* follows an active-low logic.

There is a short-pulse suppression filter after the Schmitt trigger with a filter time  $T_{INFLT}$ . All pulses that are below  $T_{INFLT,min}$  will be suppressed, and pulses that are longer than  $T_{INFLT,max}$  will pass the filter and be transmitted to the output side. External RC-filters with time constants of more than 10 ns, for example 1 nF and 10  $\Omega$ , have to be used to further support the integrated short pulse suppression function to filter input noise.





#### Figure 6 Timing of input signals with respect of the input filter

All changes at terminal /*INF* are acknowledged, if they occur earlier than or simultaneously with a change at terminal *IN*. After a signal edge is applied at terminal *IN*, the signal at terminal /*INF* has to be kept for at least  $T_{/INF,hold}$  for its status to be transmitted to the output side.

## 4.3 Output terminal OUT

The output terminal *OUT* changes its status according to the status of the input signal at terminal *IN*. A high signal at terminal *IN* determines a high signal at terminal *OUT*. A low signal determines a low signal.

The driver IC's output section at terminal *OUT* provides a rail-to-rail output. This feature allows the tight control of gate voltage during on-state and short circuit to be maintained as long as the driver's supply is stable. The switching behavior of the power transistor is mainly controlled by the gate resistor, due to the low internal voltage drop of the IC. In turn, the low voltage drop reduces the power to be dissipated by the driver.

The active shutdown feature of terminal *OUT* ensures a safe off-state of the power transistor in case the output side is not connected to the power supply or an undervoltage lockout is in effect. The transistor's gate is clamped at terminal *OUT* to *VEE2*.

## 4.4 Output terminal OUTF

Terminal *OUTF* is the second output of those gate driver ICs, which have the standard output configuration. *OUTF* changes its status according to the status of the input signals /*INF* and *IN*. It turns the power transistor on and off in combination with the terminal *OUT*, so that depending on the status at terminal */INF*, a higher gate current is available, and the switching speed can be modified on the fly. Terminal *OUTF* is also set to clamping mode, if it is not activated for active gate operation. The clamping mode is activated when the gate voltage of the power transistor is below  $V_{CLAMPL}$  during off-state or above  $V_{VCC2}$ - $V_{CLAMPH}$  during on-state. The clamping mode during on-state helps to achieve better short circuit clamping. The on-state clamping is activated after turn-on, as soon as the filter time of  $t_{dCLAMPH}$  is elapsed. A clamping filter time  $t_{dCLAMPL}$  for off-state improves the robustness of the IC's Miller clamp function.

The driver IC's output section at terminal *OUTF* provides a rail-to-rail output. This feature allows the tight control of gate voltage during on-state and short circuit to be maintained as long as the driver's supply is stable. The switching behavior of the power transistor is mainly controlled by the gate resistor, due to the low internal voltage drop of the IC. In turn, the low voltage drop reduces the power to be dissipated by the driver.

Terminal *OUTF* features the active shutdown function. This ensures a safe off-state of the power transistor in case the output side is not connected to the power supply, or the power supply of the output side collapses faster than the UVLO can react. The transistor's gate is clamped at terminal *OUTF* to *VEE2*.

The driving capability of terminal *OUTF* is the same as for terminal *OUT*. *OUTF* and *OUT* can be operated in low resistive connection (i.e. direct paralleling) only if the voltage  $V_{/INF}$  at terminal /*INF* is at the corresponding level at any time.

## 4.5 Output terminal OUTFC

Terminal *OUTFC* is the second output of those gate driver ICs having the Miller clamp function, i.e. the two-level slew-rate control in for turn-on only. *OUTFC* changes its status according to the status of the input signal /*INF* 



and *IN*. It turns on the power transistor in combination with terminal *OUT*, so that depending on the status at terminal */INF*, a higher gate current is available and the switching speed can be modified for each PWM edge. Terminal *OUTFC* is not activated during the turn-off transient.

Terminal *OUTFC* is set to clamping mode also if it is not activated for active gate turn-on. The clamping mode is activated when the gate voltage of the power transistor is below  $V_{\text{CLAMPL}}$  during off-state or above  $V_{\text{VCC2}}$ - $V_{\text{CLAMPH}}$  during on-state. The clamping mode during on-state helps to achieve better short circuit clamping. The on-state clamping is activated after turn-on, as soon as the filter time of  $t_{\text{dCLAMPH}}$  is elapsed. A clamping filter time  $t_{\text{dCLAMPL}}$  for off-state improves the robustness of the IC's Miller clamp function.

The clamping capability of the output *OUTFC* during off-state of the power transistor is identical to turn-off current capability terminal *OUT*.

The driver IC's output section at terminal *OUTFC* provides a rail-to-rail output. This feature allows the tight control of gate voltage during on-state and short circuit to be maintained as long as the driver's supply is stable. The switching behavior of the power transistor is mainly controlled by the gate resistor, due to the low internal voltage drop of the IC. In turn, the low voltage drop reduces the power to be dissipated by the driver.

Terminal *OUTFC* features the active shutdown function. This ensures a safe off-state of the power transistor in case the output side is not connected to the power supply, or the power supply of the output side collapses faster than the UVLO can react. The transistor's gate is clamped at terminal *OUTFC* to *VEE2*.

The driving capability of terminal *OUTFC* is the same as for terminal *OUT*. *OUTFC* and *OUT* can be operated in low resistive connection (i.e. direct paralleling) only if the voltage  $V_{/INF}$  at terminal /INF is at the corresponding level at any time.

## 4.6 Input-to-output control scheme

The two-level slew rate control IC family can activate the additional output *OUTF* or *OUTFC* depending on the input signals at the terminals *IN* and */INF*. The relationship between input signals and output signals is defined in the table below.

| State        | IN    | /INF  | Ουτ   | <i>OUTF</i><br>(1ED3240MC12H,<br>1ED3241MC12H) | <i>OUTFC</i><br>(1ED3250MC12H,<br>1ED3251MC12H) |  |
|--------------|-------|-------|-------|------------------------------------------------|-------------------------------------------------|--|
| 1            | 0     | 0     | 0     | 0*                                             | 0*                                              |  |
| 2            | 0 → 1 | 0     | 0 → 1 | 0 → 1                                          | 0 → 1                                           |  |
| 3            | 0     | 0 → 1 | 0     | 0*                                             | 0*                                              |  |
| 4            | 1     | 0     | 1     | 1*                                             | 1*                                              |  |
| 5            | 1 → 0 | 0     | 1 → 0 | 1 → HiZ                                        | 1 → HiZ                                         |  |
| 6            | 1     | 0 → 1 | 1     | 1*                                             | 1*                                              |  |
| 7            | 0     | 1     | 0     | 0*                                             | 0*                                              |  |
| 8            | 0     | 1 → 0 | 0     | 0*                                             | 0*                                              |  |
| 9            | 0 → 1 | 1     | 0 → 1 | 0 → HiZ                                        | 0 → HiZ                                         |  |
| 10           | 1     | 1     | 1     | 1*                                             | 1*                                              |  |
| 11           | 1     | 1 → 0 | 1     | 1*                                             | 1*                                              |  |
| 12           | 1 → 0 | 1     | 1 → 0 | 1→0                                            | 1 → HiZ                                         |  |
| Input UVLO↓  | Х     | X     | 0     | last /INF                                      | last /INF                                       |  |
| Output UVLO↓ | X     | X     | 0     | HiZ                                            | HiZ                                             |  |

| Table 2 | Input-to-output control scheme |
|---------|--------------------------------|
|---------|--------------------------------|



\*) Output is activated when the voltage at terminal *OUTF* or *OUTFC* is higher than *V*<sub>VCC2</sub> - *V*<sub>CLAMPH</sub> during on-state, or lower than *V*<sub>CLAMPL</sub> during off-state.

The control scheme of the gate driver IC family inherently avoids the activation of the two outputs *OUT* or *OUTF / OUTFC* in active opposite status. Both outputs *OUTF* and *OUTFC* can have the states 1, 0 and high impedance (HiZ) according to the table above. The status of terminal */INF* can be changed pulse-by-pulse with a short delay with respect to a potential change of status at terminal *IN* according to the timing diagrams below.



Figure 7

Timing diagram of input and output signals for standard version (top) and clamp version (bottom)



## 5 Electrical characteristics and parameters

## 5.1 Absolute maximum ratings

Absolute maximum ratings are defined as ratings, that can lead to the destruction of the integrated circuit, if exceeded. Unless otherwise noted all parameters refer to terminal *GND1*.

| Parameter                                                      | Symbol                | Values                  |                        | Unit | Note or test                                                                          |
|----------------------------------------------------------------|-----------------------|-------------------------|------------------------|------|---------------------------------------------------------------------------------------|
|                                                                |                       | Min.                    | Max.                   |      | condition                                                                             |
| Input to output offset voltage                                 | V <sub>OFFSET</sub>   |                         | 2300                   | V    | $V_{VEE2,max}-V_{VEE2,min}$ with $V_{VEE2,max} \ge V_{GND1}$ $\ge V_{VEE2,min}^{1/2}$ |
| Power supply input side                                        | V <sub>VCC1</sub>     | -0.3                    | 15                     | V    |                                                                                       |
| Power supply input side                                        | V <sub>VCC1,dyn</sub> | -0.3                    | 17                     | V    | t < 1 μs <sup>3)</sup>                                                                |
| Logic input voltages (IN, /INF)                                | V <sub>IN</sub>       | -0.3                    | 15                     | V    |                                                                                       |
| Dynamic logic input voltages ( <i>IN</i> , / <i>INF</i> )      | V <sub>IN,dyn</sub>   | -0.3                    | 17                     | V    | t < 1 μs <sup>3)</sup>                                                                |
| Power supply output side                                       | V <sub>VCC2</sub>     | -0.3                    | 40                     | V    | with respect to VEE2                                                                  |
| Gate driver output ( <i>OUT</i> , <i>OUTF</i> , <i>OUTFC</i> ) | V <sub>OUT</sub>      | V <sub>VEE2</sub> - 0.3 | V <sub>VCC2</sub> +0.3 | V    | with respect to VEE2                                                                  |
| Junction temperature                                           | TJ                    | -40                     | 150                    | °C   |                                                                                       |
| Storage temperature                                            | T <sub>stg</sub>      | -55                     | 150                    | °C   |                                                                                       |
| Power dissipation (input side)                                 | P <sub>D,IN</sub>     | -                       | 100                    | mW   | $T_{\rm A} = 85 ^{\circ}{\rm C},  1 ^{4)}$                                            |
| Power dissipation (output side)                                | P <sub>D,OUT</sub>    | -                       | 625                    | mW   | $T_{\rm A} = 85 ^{\circ}{\rm C}, 1 ^{5)}{\rm S}$                                      |
| Thermal resistance (input side)                                | R <sub>THJA,IN</sub>  | -                       | 104                    | K/W  | <i>T</i> <sub>A</sub> = 85 °C, 1s0p                                                   |
| Thermal resistance (output side)                               | R <sub>THJA,OUT</sub> | -                       | 104                    | K/W  | <i>T</i> <sub>A</sub> = 85 °C, 1s0p                                                   |
| ESD capability                                                 | V <sub>ESD,HBM</sub>  | -                       | 4                      | kV   | 6)                                                                                    |
|                                                                | ESD,CDM               | -                       | TC 1000                |      | 7)                                                                                    |

 Table 3
 Absolute maximum ratings



## Figure 8 Reference layout for thermal data (1s0p, 2 x 50 mm<sup>2</sup> cooling area, Copper thickness 35 $\mu$ m)

This PCB layout represents the reference layout used for the thermal characterization of the 300 mil package.

<sup>&</sup>lt;sup>1</sup> For functional isolation only

<sup>&</sup>lt;sup>2</sup> See also: Insulation characteristics

<sup>&</sup>lt;sup>3</sup> Parameter is not subject of production test - verified by design/ characterization

<sup>&</sup>lt;sup>4</sup> IC output-side power dissipation is derated linearly with 9.62 mW/°C above 139,6 °C

<sup>&</sup>lt;sup>5</sup> IC output-side power dissipation is derated linearly with 9.62 mW/°C above 85 °C

<sup>&</sup>lt;sup>6</sup> According to ANSI/ESDA/JEDEC-JS-001-2017

<sup>&</sup>lt;sup>7</sup> According to ANSI/ESDA/JEDEC-JS-002-2014, TC = test condition in Volt



#### 5.2 Operating parameters

The IC operates as described in the functional description within the operating parameters. Unless otherwise noted all parameters refer to GND1.

#### Table 4Operating parameters

| Parameter                             | Symbol            | Values |      | Unit  | Note or test                      |
|---------------------------------------|-------------------|--------|------|-------|-----------------------------------|
|                                       |                   | Min.   | Max. |       | condition                         |
| Power supply output side              | V <sub>VCC2</sub> | 10     | 35   | V     |                                   |
| Power supply input side               | V <sub>VCC1</sub> | 3      | 15   | V     |                                   |
| Logic input voltages (IN, /INF)       | V <sub>IN</sub>   | -0.3   | 5.5  | V     |                                   |
| Ambient temperature                   | T <sub>A</sub>    | -40    | 125  | °C    |                                   |
| Thermal coefficient, junction-top     | $\Psi_{TH,JT}$    | -      | 6.8  | K/W   | $T_{\rm A}$ = tbd °C              |
| Common mode transient immunity (CMTI) | CMTI              | -      | 200  | kV/µs | V <sub>OFFSET,test</sub> = 1500 V |

## 5.3 Eletrical characteristics

The electrical characteristics include the spread of values in supply voltages, load and junction temperatures given below. Typical values represent the median values at  $V_{VCC1} = 5 \text{ V}$ ,  $V_{VCC2} = 15 \text{ V}$ , and  $T_A = 25^{\circ}\text{C}$ . Unless otherwise noted all voltages are given with respect to their respective reference *GND1* or *VEE2*.

#### 5.3.1 Power supply

#### Table 5 Power supply

| Parameter                        | Symbol              |      | Values | Unit | Note or test |           |
|----------------------------------|---------------------|------|--------|------|--------------|-----------|
|                                  |                     | Min. | Тур.   | Max. |              | condition |
| UVLO threshold input side (on)   | V <sub>UVLOH1</sub> | -    | 2.85   | 3.1  | V            |           |
| UVLO threshold input side (off)  | V <sub>UVLOL1</sub> | 2.5  | 2.65   | -    | V            |           |
| UVLO hysteresis input side       | V <sub>HYS1</sub>   | 0.1  | 0.2    | -    | V            |           |
| UVLO threshold output side (on)  | V <sub>UVLOH2</sub> | -    | 11.8   | 12.5 | V            |           |
| UVLO threshold output side (off) | V <sub>UVLOL2</sub> | 10.4 | 10.8   | -    | V            |           |
| UVLO hysteresis output side      | V <sub>HYS2</sub>   | 0.8  | -      | -    | V            |           |
| Quiescent current input side     | I <sub>Q1</sub>     | -    | 1.2    | 1.4  | mA           |           |
| Quiescent current output side    | I <sub>Q2</sub>     | -    | 1.9    | 2.3  | mA           |           |
| Start up time <sup>8)</sup>      | t <sub>START</sub>  | -    | 7.4    | 20   | μs           |           |

## 5.3.2 Logic input

#### Table 6 Logic input

| Parameter                            | Symbol            |      | Values | Unit | Note or test |           |
|--------------------------------------|-------------------|------|--------|------|--------------|-----------|
|                                      |                   | Min. | Тур.   | Max. |              | condition |
| IN, /INF low-input threshold voltage | V <sub>IN,L</sub> | 1    | 1.2    | -    | V            |           |

#### (table continues...)

<sup>8</sup> Parameter is not subject of production test - verified by design/ characterization



| Table 6   (continued) Logic input            |                        |             |      |      |    |                             |  |
|----------------------------------------------|------------------------|-------------|------|------|----|-----------------------------|--|
| Parameter                                    | Symbol                 | mbol Values |      |      |    | Note or test                |  |
|                                              |                        | Min.        | Тур. | Max. | _  | condition                   |  |
| <i>IN, /INF</i> high-input threshold voltage | V <sub>IN,H</sub>      | -           | 2.1  | 2.3  | V  |                             |  |
| IN, /INF low/high hysteresis                 | V <sub>IN,HYS</sub>    | 0.7         | -    |      | V  |                             |  |
| IN, /INF input current                       | I <sub>IN</sub>        | -           | -    | 100  | μA | $V_{\rm IN} = V_{\rm VCC1}$ |  |
| IN, /INF pull-down resistor                  | R <sub>IN,PD</sub>     | -           | 75   | -    | kΩ |                             |  |
| /INF hold time <sup>9)</sup>                 | t <sub>/INF,hold</sub> | 50          | -    | -    | ns |                             |  |

#### **Gate driver** 5.3.3

#### Table 7

**Gate driver** 

| Parameter                                                                                                     | Symbol              |      | Values |      | Unit | Note or test                                                                 |
|---------------------------------------------------------------------------------------------------------------|---------------------|------|--------|------|------|------------------------------------------------------------------------------|
|                                                                                                               |                     | Min. | Тур.   | Max. |      | condition                                                                    |
| High-level output peak<br>current ( <i>OUT</i> , <i>OUTF</i> , <i>OUTFC</i> ,<br>1ED32x0MC12H) <sup>10)</sup> | I <sub>OH</sub>     | -    | 5      | -    | A    | Output on                                                                    |
| Low-level output peak current ( <i>OUT</i> , <i>OUTF</i> , 1ED3240MC12H) <sup>10)</sup>                       | I <sub>OL</sub>     | -    | 5      | -    | A    | Output off                                                                   |
| High-level output resistance<br>( <i>OUT, OUTF, OUTFC</i> ,<br>1ED32x0MC12H)                                  | R <sub>OH,1</sub>   | -    | 0.92   | 1.47 | Ω    | Output on, I <sub>OH</sub> = 0.1<br>A                                        |
| Low-level output resistance<br>( <i>OUT</i> , <i>OUTF</i> , <i>OUTFC</i> ,<br>1ED32x0MC12H)                   | R <sub>OL,1</sub>   | -    | 0.73   | 1.1  | Ω    | Output off, I <sub>OL</sub> = 0.1 A                                          |
| High-level output peak<br>current ( <i>OUT</i> , <i>OUTF</i> , <i>OUTFC</i> ,<br>1ED32x1MC12H) <sup>10)</sup> | I <sub>он</sub>     | -    | 9      | -    | A    | Output on                                                                    |
| Low-level output peak current ( <i>OUT</i> , <i>OUTF</i> , 1ED3241MC12H) <sup>10)</sup>                       | I <sub>OL</sub>     | -    | 9      | -    | A    | Output off                                                                   |
| High-level output resistance<br>( <i>OUT, OUTF, OUTFC</i> ,<br>1ED32x1MC12H)                                  | R <sub>OH,2</sub>   | -    | 0.51   | 0.81 | Ω    | Output on, I <sub>OH</sub> = 0.1<br>A                                        |
| Low-level output resistance<br>( <i>OUT</i> , <i>OUTF</i> , <i>OUTFC</i> ,<br>1ED32x1MC12H)                   | R <sub>OL,2</sub>   | -    | 0.42   | 0.63 | Ω    | Output off, I <sub>OL</sub> = 0.1 A                                          |
| High-level output voltage ( <i>OUT</i> , <i>OUTF</i> , <i>OUTFC</i> )                                         | ΔV <sub>OH</sub>    | -    | -      | 0.1  | V    | Output on, V <sub>VCC2</sub> -<br>V <sub>OH</sub> ; I <sub>OH</sub> = 20 mA  |
| Low-level output voltage ( <i>OUT</i> , <i>OUTF</i> , <i>OUTFC</i> )                                          | ΔV <sub>OL</sub>    | -    | -      | 0.1  | V    | Output off, V <sub>VCC2</sub> -<br>V <sub>OH</sub> ; I <sub>OH</sub> = 20 mA |
| Low-level clamp peak current ( <i>OUTF</i> , <i>OUTFC</i> ) <sup>10)</sup>                                    | I <sub>CLAMPL</sub> | -    | 2.1    | -    | A    | $V_{\rm OL}$ = 2 V                                                           |

#### (table continues...)

9 Parameter is not subject of production test - verified by design/ characterization 10 Parameter is not subject of production test - verified by design/ characterization



#### Table 7(continued) Gate driver

| Parameter                                                                                         | Symbol               |      | Values | Values |    | Note or test                                                    |
|---------------------------------------------------------------------------------------------------|----------------------|------|--------|--------|----|-----------------------------------------------------------------|
|                                                                                                   |                      | Min. | Тур.   | Max.   |    | condition                                                       |
| Short-circuit clamp voltage<br>between <i>OUT / OUTF / OUTFC</i><br>and <i>VCC2<sup>10)</sup></i> | V <sub>CLP</sub>     | -    | -      | 1.3    | V  | Output on, <i>I</i> <sub>OH</sub> =<br>500 mA, <i>t</i> < 10 μs |
| Active Miller clamp threshold voltage OFF ( <i>OUTF, OUTFC</i> )                                  | V <sub>CLAMPL</sub>  | -    | 2      | 2.5    | V  | $V_{\rm OL}$ - $V_{\rm VEE2}$ , $V_{\rm /INF}$ = 0              |
| Clamping ON threshold voltage<br>(OUTF, OUTFC)                                                    | V <sub>CLAMPH</sub>  | 0.5  | 1      | -      | V  | $V_{\rm VCC2}$ - $V_{\rm OH}$ , $V_{\rm /INF}$ = 1              |
| Active Miller clamp delay time ( <i>OUTF</i> , <i>OUTFC</i> ) <sup>10)</sup>                      | t <sub>dCLAMPL</sub> | -    | -      | 80     | ns | $V_{OL} \le V_{VEE2} + V_{CLAMPL}$ $V_{/INF} = 1$               |
| Clamping ON delay time (IGBT variants, <i>OUTF</i> , <i>OUTFC</i> ) <sup>10)</sup>                | t <sub>dCLAMPH</sub> | -    | 890    | -      | ns | $V_{OH} \ge V_{VCC2} - V_{CLAMPH}$ $V_{/INF} = 1$               |

## 5.3.4 Dynamic characteristics

The load capacitance is 100 pF if not otherwise noted.

#### Table 8Dynamic characteristics

| Parameter                                                                                             | Symbol                      |      | Values |      | Unit | Note or test                                   |
|-------------------------------------------------------------------------------------------------------|-----------------------------|------|--------|------|------|------------------------------------------------|
|                                                                                                       |                             | Min. | Тур.   | Max. |      | condition                                      |
| Input-to-output propagation delay ON                                                                  | t <sub>PDON</sub>           | -    | -      | 110  | ns   | <i>IN</i> turn-on threshold to 10% output on   |
| Input-to-output propagation delay OFF                                                                 | t <sub>PDOFF</sub>          | -    | -      | 110  | ns   | <i>IN</i> turn-off threshold to 90% output off |
| Input-to-output propagation delay distortion ( <i>t</i> <sub>PDOFF</sub> - <i>t</i> <sub>PDON</sub> ) | t <sub>PDISTO</sub>         | -10  | 0      | 5    | ns   |                                                |
| Input-pulse suppression time                                                                          | t <sub>INFLT</sub>          | 30   | -      | 40   | ns   |                                                |
| Input-to-output propagation<br>delay mismatch OUT vs. OUTF/<br>OUTFC <sup>11)</sup>                   | t <sub>pdout-</sub><br>outf | -    | <1     | -    | ns   |                                                |
| Input-to-output, part to part propagation delay variation                                             | t <sub>PD,P2P</sub>         | -    | -      | 15   | ns   |                                                |
| Input-to-output propagation<br>delay variation due to<br>temperature                                  | t <sub>PD,T</sub>           | -5   | -      | 12   | ns   |                                                |
| Rise time                                                                                             | t <sub>RISE</sub>           | -    | 1.6    | 15   | ns   | <i>C</i> <sub>LOAD</sub> = 100 pF              |
| Fall time                                                                                             | t <sub>FALL</sub>           | -    | 1.5    | 15   | ns   | <i>C</i> <sub>LOAD</sub> = 100 pF              |
| Rise time                                                                                             | t <sub>RISE</sub>           | -    | 9      | 30   | ns   | C <sub>LOAD</sub> = 1 nF                       |
| Fall time                                                                                             | t <sub>FALL</sub>           | -    | 8.5    | 30   | ns   | C <sub>LOAD</sub> = 1 nF                       |

<sup>&</sup>lt;sup>10</sup> Parameter is not subject of production test - verified by design/ characterization

<sup>&</sup>lt;sup>11</sup> Parameter is not subject of production test - verified by design/ characterization



Isolation ratings and characteristics

#### 5.3.5 Active shutdown

| Table 9Active shutdown |  |
|------------------------|--|
|------------------------|--|

| Parameter               | Symbol               | Values |      |      | Unit | Note or test                                      |  |
|-------------------------|----------------------|--------|------|------|------|---------------------------------------------------|--|
|                         |                      | Min.   | Тур. | Max. |      | condition                                         |  |
| Active shutdown voltage | V <sub>ACTSD,L</sub> | -      | 1.5  | 2.0  | V    | I <sub>O</sub> = 10 mA; V <sub>VCC2</sub><br>open |  |

## 6 Isolation ratings and characteristics

## 6.1 Safety limiting values

This coupler is suitable for rated insulation only within the given safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

#### Table 10Safety limiting values

| Description                                                      | Symbol          | Characteristic | Unit |
|------------------------------------------------------------------|-----------------|----------------|------|
| Maximum ambient safety temperature                               | T <sub>S</sub>  | 150            | °C   |
| Maximum input-side power dissipation at $T_A = 25^{\circ}C^{12}$ | P <sub>SI</sub> | 100            | mW   |
| Maximum output-side power dissipationat $T_A = 25^{\circ}C^{13}$ | P <sub>SO</sub> | 1100           | mW   |

## 6.2 Certified according to VDE 0884-11 for reinforced insulation

This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

#### Table 11 Reinforced insulation ratings according to VDE 0884-11

| Description                                         | Symbol            | Characteristic | Unit     |
|-----------------------------------------------------|-------------------|----------------|----------|
| Installation classification per EN 60664-1, Table 1 |                   |                | _        |
| for rated mains voltage ≤ 150 V (rms)               |                   | I-IV           |          |
| for rated mains voltage ≤ 300 V (rms)               |                   | I-IV           |          |
| for rated mains voltage ≤ 600 V (rms)               |                   | 1-111          |          |
| for rated mains voltage ≤1000 V (rms)               |                   | 1-11           |          |
| Climatic classification                             |                   | 40/125/21      | -        |
| Pollution degree (EN 60664-1)                       |                   | 2              | -        |
| Minimum external clearance                          | CLR               | >8             | mm       |
| Minimum external creepage                           | CPG               | >8             | mm       |
| Minimum comparative tracking index                  | СТІ               | 400            | -        |
| Maximum repetitive insulation voltage               | V <sub>IORM</sub> | 1767           | V (peak) |
| Highest allowable overvoltage                       | V <sub>IOTM</sub> | 8000           | V (peak) |

(table continues...)

<sup>12</sup> IC input-side power dissipation is derated linearly at 9.62 mW/°C above 139.6 °C

<sup>13</sup> IC output-side power dissipation is derated linearly at 7.35 mW/°C above 25 °C



#### Timing diagrams

#### Table 11 (continued) Reinforced insulation ratings according to VDE 0884-11

| Description                                                                                       | Symbol            | Characteristic     | Unit     |
|---------------------------------------------------------------------------------------------------|-------------------|--------------------|----------|
| Maximum surge insulation voltage                                                                  | V <sub>IOSM</sub> | 6875               | V (peak) |
| Surge insulation test voltage $V_{\text{TEST}} = V_{\text{IOSM}} \times 1.6$                      |                   |                    |          |
| Apparent charge, method a                                                                         | q <sub>c</sub>    | <5                 | pC       |
| $V_{pd(ini),a} = V_{IOTM}, V_{pd(m)} = 1.6 \times V_{IORM}, t_{ini} = 1 \text{ min}$              |                   |                    |          |
| Apparent charge, method b                                                                         | $q_{c}$           | <5                 | pC       |
| $V_{pd(ini),b} = 1.2 \times V_{IOTM}, V_{pd(m)} = 1.875 \times V_{IORM}, t_{ini,b} = 1 \text{ s}$ |                   |                    |          |
| Insulation resistance at $T_{A, max}$                                                             | R <sub>IO</sub>   | > 10 <sup>11</sup> | Ω        |
| Insulation resistance at T <sub>S</sub>                                                           | R <sub>IO</sub>   | > 10 <sup>9</sup>  | Ω        |
| Insulation capacitance                                                                            | C <sub>IO</sub>   | 1.66               | pF       |

## 6.3 Recognized under UL 1577 (File E311313)

#### Table 12Recognized under UL 1577

| Description                        | Symbol                 | Characteristic | Unit    |
|------------------------------------|------------------------|----------------|---------|
| Insulation withstand voltage/1 min | V <sub>ISO</sub>       | 5700           | V (rms) |
| Insulation test voltage/1 s        | V <sub>ISO, TEST</sub> | 6840           | V (rms) |

7

## Timing diagrams



Figure 9

**Propagation delay** 

#### Timing diagrams





OUT - OUTF/OUTFC propagation delay mismatch







## Timing diagrams



19







#### Package dimensions

8

**Package dimensions** 





PG-DSO-8-66 (Plastic (green) dual small outline package)

## **Revision history**

| Document version | Date of release | Description of changes                                                                                                                                                                                                                                                                           |
|------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.0              | 9.4.2021        | initial release                                                                                                                                                                                                                                                                                  |
|                  | 1.9.2021        | New version number schema: Target/Preliminary datasheet: 0.XY; Final datasheet: 1.XY                                                                                                                                                                                                             |
| 1.10             | 15.2.2023       | Updated feature list and potential applications, corrected caption of fig.<br>1, updated related products, updated certification status, added marking<br>information, corrected second paragraph of subchapter "Output terminal<br>OUTFC", updated links to Evaluation Boards, corrected fig. 7 |

## Glossary

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2023-02-15 Published by Infineon Technologies AG 81726 Munich, Germany

© 2023 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

Document reference IFX-rdh1516095420488

#### Important notice

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.