|                                                                                                                                                      |                   |                                                                                                                                                               |          |                     |               |        | R      | EVISI  | ONS           |         |            |                                                                                        |                |       |             |                |          |        |     |
|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------|---------------|--------|--------|--------|---------------|---------|------------|----------------------------------------------------------------------------------------|----------------|-------|-------------|----------------|----------|--------|-----|
| LTR                                                                                                                                                  |                   |                                                                                                                                                               |          | D                   | ESCR          | RIPTIO | N      |        |               |         |            | DA                                                                                     | TE (Y          | R-MO- | -DA)        |                | APPF     | ROVE   | )   |
| А                                                                                                                                                    | numbers           | Add one vendor, CAGE 18324. Inactivate Military dra<br>numbers 5962-8778801FX, 5962-8778801EX, for new<br>paragraph 4.5 and make editorial changes throughout |          |                     |               |        |        | v desi |               | dd      | 88-09-16   |                                                                                        |                |       | M. <i>A</i> | M. A. Frye     |          |        |     |
| В                                                                                                                                                    | to table I.       | anged generic number and vendor similar part numbrable I. Remove programming procedures for method                                                            |          |                     |               |        |        | nod A. | Delet         | ed      | 90-01-17   |                                                                                        |                |       | M. <i>A</i> | ۱. Frye        | <b>;</b> |        |     |
| С                                                                                                                                                    |                   | Updated drawing to current requirements. Editorial chathroughout. – gap                                                                                       |          |                     |               |        |        |        | hanges        | 5       |            | 01-04-03                                                                               |                |       |             | Raymond Monnin |          |        |     |
| D                                                                                                                                                    | Boilerpla         | te upda                                                                                                                                                       | te, part | of 5 y              | ear re        | eview. | ksr    |        |               |         |            |                                                                                        | 07-0           | 01-30 |             | Jose           | eph Ro   | odenbe | eck |
| THE ORIGIN.  REV SHEET REV SHEET REV STATU OF SHEETS                                                                                                 | S                 | PAGE C                                                                                                                                                        | PEV      | /                   | WING          | B HAS  | BEEN D | REPI   | LACEI         | ).<br>D | D 6        | D 7                                                                                    | D              | D     | D 10        | D 11           |          |        |     |
| PMIC N/A  STA  MICRO                                                                                                                                 | NDARD<br>OCIRCUIT | Γ                                                                                                                                                             | PREF     | PARED<br>Mc<br>CKED | onica I<br>BY | L. Gro | sel    | 3      | -             |         | EFEN       | 7 8 9 10 11 SE SUPPLY CENTER COLUMBUS OLUMBUS, OHIO 43218-3990 http://www.dscc.dla.mil |                |       |             |                |          |        |     |
| THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS  AND AGENCIES OF THE DEPARTMENT OF DEFENSE  APPROVED BY  Michael A. Frye  DRAWING APPROVAL DATE |                   |                                                                                                                                                               |          |                     | DI            | Gľ     |        | _, 2   | 56            | χZ      | ME<br>1-BI |                                                                                        | OR             | Υ,    |             |                |          |        |     |
|                                                                                                                                                      | ISC N/A           | - <del>-</del>                                                                                                                                                | RE\/I    | SION                | 88-0          | 3-01   |        |        | M             |         | OL         |                                                                                        | <del>IIC</del> |       | LIC         | O۱             |          |        |     |
|                                                                                                                                                      |                   |                                                                                                                                                               | KEVI     | SION                |               | )      |        |        | ,             | A       |            | 67268                                                                                  |                |       | 59          | 62-            | 877      | 788    |     |
|                                                                                                                                                      |                   |                                                                                                                                                               |          |                     |               |        |        |        | SHEET 1 OF 11 |         |            |                                                                                        |                |       |             |                |          |        |     |

DSCC FORM 2233 APR 97 11

### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number  | Circuit function                       | Access time |
|-------------|-----------------|----------------------------------------|-------------|
| 01          | 27S21, 82S129   | 256 x 4-bit bipolar PROM (three-state) | 60 ns       |
| 02          | 27S21A, 82S129A | 256 x 4-bit bipolar PROM (three-state) | 40 ns       |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| Е              | GDIP1-T16 or CDIP2-T16 | 16               | Dual-in-line                 |
| F              | GDFP2-F16 or CDFP3-F16 | 16               | Flat package                 |
| 2              | CQCC1-N20              | 20               | Square leadless chip carrier |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings.

| Supply voltage range                                               | -0.5 V dc to +7.0 V dc<br>-0.5 V dc to +5.5 V dc |
|--------------------------------------------------------------------|--------------------------------------------------|
| Storage temperature range                                          | -65°C to +150°C                                  |
| Maximum power dissipation (P <sub>D</sub> ) per device <u>1</u> /  | 715 mW                                           |
| Lead temperature (soldering, 10 seconds)                           | +300°C                                           |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> ) <u>2</u> / | See MIL-STD-1835                                 |
| Junction temperature (T <sub>J</sub> )                             | +175°C                                           |
| DC voltage applied to outputs range (except                        |                                                  |
| during programming)                                                | -0.5 V dc to +5.5 V dc maximum                   |
| DC voltage applied to outputs during programming                   | 21 V dc                                          |
| Output current into outputs during programming                     |                                                  |
| (maximum duration of 1 second)                                     | 250 mA                                           |
| DC input current range                                             | -30 mA to +5.0 mA                                |

## 1.4 Recommended operating conditions.

| Supply voltage range (V <sub>CC</sub> )            | 4.5 V dc minimum to 5.5 V dc maximum |
|----------------------------------------------------|--------------------------------------|
|                                                    | 2.0 V dc                             |
| Maximum low level input voltage (V <sub>IL</sub> ) | 0.8 V dc                             |
| Case operating temperature range (T <sub>C</sub> ) | -55°C to +125°C                      |

- $\underline{1}$ / Must withstand the added  $P_D$  due to short circuit test, e.g.,  $I_{OS}$ .
- 2/ Heat sinking is recommended to reduce the junction temperature.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87788 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 2    |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or <a href="http://assist.daps.dla.mil/quicksearch/">http:

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.2 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.2 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.2.1 <u>Unprogrammed devices</u>. The truth table for unprogrammed devices shall be as specified on figure 2.
  - 3.2.2.2 Programmed devices. The requirements for supplying programmed devices are not part of this drawing.
  - 3.2.3 Logic diagram(s). The logic diagram(s) shall be as specified on figure 3.
  - 3.2.4 Switching test circuit. The switching test circuit shall be as specified on figure 4.
  - 3.2.5 Switching waveforms. The switching waveforms shall be as specified on figure 5.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87788 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 3    |

- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Processing options</u>. Since the PROM is an unprogrammed memory capable of being programmed by either the manufacturer or the user to result in a wide variety of PROM configurations, two processing options are provided for selection in the contract, using an altered item drawing.
- 3.6.1 <u>Unprogrammed PROM delivered to the user</u>. All testing shall be verified through group A testing as defined in 4.3.1. It is recommended that users perform subgroups 7 and 9 after programming to verify the specific program configuration.
- 3.6.2 <u>Manufacturer-programmed PROM delivered to the user</u>. All testing requirements and quality assurance provisions herein, including the requirements of the altered item drawing shall be satisfied by the manufacturer prior to delivery.
- 3.7 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.8 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
  - 3.9 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing.
- 3.10 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87788 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 4    |

## TABLE I. Electrical performance characteristics.

|                      |                   |                                                                        |              | 2 A                 | Davisa         | 1.5 | mits  | الما ا |
|----------------------|-------------------|------------------------------------------------------------------------|--------------|---------------------|----------------|-----|-------|--------|
| rest                 | Symbol            | $-55^{\circ}C \le T_{C} \le +12$<br>$4.5 \text{ V} \le V_{CC} \le 5.8$ |              | Group A<br>ubgroups | Device<br>type | LII | IIIIS | Unit   |
|                      |                   | unless otherwise sp                                                    | -            | 3 - 1               | 31 -           | Min | Max   |        |
| Output high voltage  | V <sub>OH</sub>   | $V_{CC} = 4.5 \text{ V}, I_{OH} = -2$                                  |              | 1, 2, 3             | All            | 2.4 |       | V      |
|                      |                   | $V_{IH} = 2.0 \text{ V}, V_{IL} = 0.8$                                 | 3 V          |                     |                |     |       |        |
| Output low voltage   | V <sub>OL</sub>   | $V_{CC} = 4.5 \text{ V}, I_{OL} = 16 \text{ mA}$                       |              | 1, 2, 3             |                |     | .5    | V      |
|                      |                   | $V_{IH} = 2.0 \text{ V}, V_{IL} = 0.8$                                 | 3 V          |                     |                |     |       |        |
| Input high level     | I <sub>IH</sub>   | $V_{CC} = 5.5 \text{ V}, V_{IN} = 5.$                                  | 5 V          | 1, 2, 3             |                |     | 40    | μΑ     |
| current              |                   |                                                                        |              |                     |                |     |       |        |
| Input low level      | I <sub>IL</sub>   | $V_{CC} = 5.5 \text{ V}, V_{IN} = 0.$                                  | 45 V         | 1, 2, 3             |                |     | -250  | μΑ     |
| current              |                   |                                                                        |              |                     | -              |     |       |        |
| Power supply current | I <sub>cc</sub>   | $V_{CC} = 5.5 \text{ V}, V_{IN} = 0.$                                  | 0 V          | 1, 2, 3             |                |     | 130   | mA     |
| Input clamp voltage  | V <sub>IC</sub>   | $V_{CC} = 4.5 \text{ V}, I_{IN} = -18$                                 | 3 mA         | 1, 2, 3             |                |     | -1.2  | V      |
| High output leakage  | I <sub>OZH</sub>  | V <sub>CC</sub> = 5.5 V V <sub>O</sub> =                               | 4.5 V        | 1, 2, 3             |                |     | 40    | μΑ     |
| current              |                   | V <sub>IH</sub> = 2.0 V                                                |              |                     |                |     |       |        |
|                      | I <sub>OZL</sub>  | 1 .2                                                                   | 0.4 V        |                     |                |     | -40   |        |
|                      |                   | V <sub>CS</sub> = 2.4 V                                                |              |                     |                |     |       |        |
| Output short circuit | I <sub>os</sub>   | $V_{CC} = 5.5 \text{ V}$                                               |              | 1, 2, 3             |                | -15 | 90    | mA     |
| current              |                   | V <sub>OUT</sub> = 0.0 V <u>1</u> /                                    |              |                     |                |     |       |        |
| Functional tests     |                   | See 4.3.1d                                                             |              | 7, 8                |                |     |       |        |
| Address access time  | t <sub>AVQV</sub> | C <sub>L</sub> = 50 pF                                                 | 9            | 9, 10, 11           | 01             |     | 60    | ns     |
|                      |                   | S1 is closed                                                           |              |                     |                |     |       |        |
|                      |                   | See figures 4 and 5                                                    |              |                     | 02             |     | 40    |        |
| Enable access time   | t <sub>GVQV</sub> | See figures 4 and 5                                                    | <u>2</u> / 9 | 9, 10, 11           | 01             |     | 30    | ns     |
|                      |                   |                                                                        |              |                     | 02             |     | 25    |        |
| Enable recovery time | t <sub>GVQZ</sub> | See figures 4 and 5                                                    | <u>2</u> / 9 | 9, 10, 11           | 01             |     | 30    | ns     |
|                      |                   |                                                                        |              |                     | 02             |     | 25    |        |

<sup>1/</sup> Not more than one output should be shorted at a time and the duration of the short circuit condition should not exceed one second

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87788 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 5    |

 $<sup>2/</sup>t_{GVQV}$  is tested with  $C_L = 50$  pF to the 1.5 V level; S1 is open for high impedance to high tests and closed for high impedance to low tests.  $t_{GVQZ}$  is tested with  $C_L = 5$  pF. High to high impedance tests are made with S1 open to an output voltage of  $V_{OH}$  - 0.5 V. Low to high impedance tests are made with S1 closed to the  $V_{OL}$  + 0.5 V level.

| Device Types       | All             |                 |
|--------------------|-----------------|-----------------|
| Case<br>Outlines   | E and F         | 2               |
| Terminal<br>number | Terminal s      | symbol          |
| 1                  | A <sub>6</sub>  | NC              |
| 2                  | A <sub>5</sub>  | A <sub>6</sub>  |
| 3                  | A <sub>4</sub>  | $A_5$           |
| 4                  | A <sub>3</sub>  | $A_4$           |
| 5                  | A <sub>0</sub>  | $A_3$           |
| 6                  | A <sub>1</sub>  | $A_0$           |
| 7                  | $A_2$           | A <sub>1</sub>  |
| 8                  | GND             | $A_2$           |
| 9                  | O <sub>3</sub>  | NC              |
| 10                 | O <sub>2</sub>  | GND             |
| 11                 | O <sub>1</sub>  | NC              |
| 12                 | O <sub>0</sub>  | $O_3$           |
| 13                 | CS 1            | $O_2$           |
| 14                 | CS 2            | O <sub>1</sub>  |
| 15                 | A <sub>7</sub>  | NC              |
| 16                 | V <sub>CC</sub> | $O_0$           |
| 17                 |                 | CS 1            |
| 18                 |                 | CS 2            |
| 19                 |                 | A <sub>7</sub>  |
| 20                 |                 | V <sub>CC</sub> |

FIGURE 1. Terminal connections.

| Word | Ena  | ble  |                | Address        |                |                |       |       |                |       |                | Data           |                |                |  |  |
|------|------|------|----------------|----------------|----------------|----------------|-------|-------|----------------|-------|----------------|----------------|----------------|----------------|--|--|
| No.  | CS 1 | CS 2 | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | $A_3$ | $A_2$ | A <sub>1</sub> | $A_0$ | O <sub>3</sub> | O <sub>2</sub> | O <sub>1</sub> | O <sub>0</sub> |  |  |
| NA   | L    | L    | Χ              | Χ              | Χ              | Χ              | Χ     | Χ     | Χ              | Χ     | L              | L              | L              | L              |  |  |
|      | Н    | Н    | Χ              | Χ              | Х              | Χ              | Χ     | Χ     | Х              | X     | ОС             | ОС             | ОС             | ОС             |  |  |
|      | Н    | L    | Χ              | Χ              | Х              | Χ              | Χ     | Χ     | Х              | X     | ОС             | ОС             | ОС             | ОС             |  |  |
|      | L    | Н    | Χ              | Χ              | Χ              | Χ              | Χ     | Χ     | Χ              | Χ     | ОС             | ОС             | ОС             | ОС             |  |  |

## NOTES:

- NA = Not applicable.
   X = Input may be high level, low level, or open circuit.
   OC = Open circuit (high resistance output).
   Program readout can only be accomplished with enable input at low level.

FIGURE 2. Truth table (unprogrammed).

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87788 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 6    |



FIGURE 3. Logic diagram.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87788     |
|-------------------------------------------------------------|------------------|---------------------|----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET <b>7</b> |

Output load for all tests except  $t_{\text{GVQZ}}$ 



## NOTES:

- 1. All device test loads should be located within 2 inches of the device output pin.
- S1 is open for output data high to hi-Z and hi-Z to output data high test. S1 is closed for all other AC test.
- 3. Load capacitance includes all stray and fixture capacitance.

FIGURE 4. Switching test circuit or equivalent.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                     | 5962-87788 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 8    |

# Output load for $t_{\text{GVQZ}}$



## NOTES:

- 1. All device test loads should be located within 2 inches of the device output pin.
- 2. S1 is open for output data high to hi-Z and hi-Z to output data high test. S1 is closed for all other AC test.
- 3. Load capacitance includes all stray and fixture capacitance.

FIGURE 4. Switching test circuit or equivalent - Continued.



FIGURE 5. Switching waveforms.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87788 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 9    |

### TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                | Subgroups (in accordance with MIL-STD-883, method 5005, table I) |
|--------------------------------------------------------------|------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                  | ,                                                                |
| Final electrical test parameters (method 5004)               | 1*, 2, 3, 7*, 8, 9, 10**, 11**                                   |
| Group A test requirements (method 5005)                      | 1, 2, 3, 7, 8, 9, 10**, 11**                                     |
| Groups C and D end-point electrical parameters (method 5005) | 1, 2, 3                                                          |

- \* PDA applies to subgroup 1 and 7.
- \*\* Subgroups 10 and 11, if not tested shall be guaranteed to the limits specified in table I.
- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.

### 4.3.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 4, 5, and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. Unprogrammed devices shall be tested for programmability and ac performance compliance to the requirements of group A, subgroups 9, 10, and 11. Either of two techniques is acceptable.
  - (1) Testing the entire lot using additional built-in test circuitry which allows the manufacturer to verify programmability and ac performance without programming the user array. If this is done, the resulting test pattern shall be verified on all devices during subgroups 9, 10, and 11, group A testing in accordance with the sampling plan specified in method 5005 of MIL-STD-883.
  - (2) If such compliance cannot be tested on an unprogrammed device, a sample shall be selected to satisfy programmability requirements prior to performing subgroups 9, 10, and 11. Twelve devices shall be submitted to programming. If more than two devices fail to program, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 24 total devices with no more than four total device failures allowed. Ten devices from the programmability sample shall be submitted to the requirements of group A, subgroups 9, 10, and 11. If more than two total devices fail, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 20 total devices with no more than four total device failures allowable.
- d. Subgroups 7 and 8 shall include verification of the truth table.

## 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87788 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 10   |

- 4.4 Programming procedures. Programming procedures shall be as specified by the device manufacturers.
- 5. PACKAGING
- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87788 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 11   |

### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 07-01-30

Approved sources of supply for SMD 5962-87788 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>.

| Standard             | Vendor     | Vendor         | Reference              |
|----------------------|------------|----------------|------------------------|
| microcircuit drawing | CAGE       | similar        | military specification |
| PIN <u>1</u> /       | number     | PIN <u>2</u> / | part numbers           |
| 5962-8778801FA       | 58625      | SL82S129/BFA   | MIL-M-38510/20304BFA   |
|                      | 0C7V7      | 82S129/BFA     |                        |
|                      | <u>3</u> / | AM27S21/BFA    |                        |
| 5962-8778801EA       | <u>3</u> / | 82S129/BEA     |                        |
| 5962-87788012A       | <u>3</u> / | AM27S21/B2A    |                        |
| 5962-8778802EA       | 58625      | SL82S129A/BEA  | MIL-M-38510/20304BEA   |
|                      | 0C7V7      | 82S129A/BEA    |                        |
|                      | <u>3</u> / | AM27S21A/BEA   |                        |
| 5962-8778802FA       | 58625      | SL82S129A/BFA  | MIL-M-38510/20304BFA   |
|                      | 0C7V7      | 82S129A/BFA    |                        |
|                      | <u>3</u> / | AM27S21A/BFA   |                        |
| 5962-87788022A       | <u>3</u> / | AM27S21A/B2A   |                        |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>Z</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

| Vendor CAGE<br><u>number</u> | Vendor name<br><u>and address</u>                                         |
|------------------------------|---------------------------------------------------------------------------|
| 58625                        | Lansdale Semiconductor, Inc. 2412 W Huntington Drive Tempe, AZ 85282-3132 |
| 0C7V7                        | QP Semiconductor<br>2945 Oakmead Village Court<br>Santa Clara, CA 95051   |

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.