LM5100, LM5101

SNVS267C -MAY 2004-REVISED MARCH 2005

www.ti.com

# LM5100 /LM5101 High Voltage High Side and Low Side Gate Driver

Check for Samples: LM5100, LM5101

### **FEATURES**

- Drives Both a High Side and Low Side N-Channel MOSFET
- Independent High and Low Driver Logic Inputs (TTL for LM5101 or CMOS for LM5100)
- Bootstrap Supply Voltage Range up to 118V DC
- Fast Propagation Times (25 ns Typical)
- Drives 1000 pF Load with 15 ns Rise and Fall Times
- Excellent Propagation Delay Matching (3 ns Typical)
- Supply Rail Under-voltage Lockouts
- Low Power Consumption
- Pin Compatible with HIP2100/HIP2101

### TYPICAL APPLICATIONS

- Current Fed Push-pull Converters
- Half and Full Bridge Power Converters
- Synchronous Buck Converters
- Two Switch Forward Power Converters
- Forward with Active Clamp Converters

### **PACKAGE**

- SOIC-8
- WSON-10 (4 mm x 4 mm)

### DESCRIPTION

The LM5100/LM5101 High Voltage Gate Drivers are designed to drive both the high side and the low side N-Channel MOSFETs in a synchronous buck or a half bridge configuration. The floating high-side driver is capable of operating with supply voltages up to 100V. The outputs are independently controlled with CMOS input thresholds (LM5100) or TTL input thresholds (LM5101). An integrated high voltage diode is provided to charge the high side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high side gate driver. Under-voltage lockout is provided on both the low side and the high side power rails. This device is available in the standard SOIC-8 pin and the WSON-10 pin packages.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **Simplified Block Diagram**



# **Connection Diagrams**





www.ti.com

SNVS267C -MAY 2004-REVISED MARCH 2005

# PIN DESCRIPTION(1)

| Pi   | n #         |                 |                                                                                                                                                                   |                                                                                                                                                                     |  |  |  |  |
|------|-------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| SO-8 | WSON-<br>10 | Name            | Description                                                                                                                                                       | Application Information                                                                                                                                             |  |  |  |  |
| 1    | 1           | $V_{DD}$        | Positive gate drive supply                                                                                                                                        |                                                                                                                                                                     |  |  |  |  |
| 2    | 2           | НВ              | High side gate driver bootstrap rail                                                                                                                              | Connect the positive terminal of the bootstrap capacitor to HB and the negative terminal to HS. The Bootstrap capacitor should be place as close to IC as possible. |  |  |  |  |
| 3    | 3           | НО              | HO High side gate driver output Connect to gate of high side MOSFET with a sho path.                                                                              |                                                                                                                                                                     |  |  |  |  |
| 4    | 4           | HS              | High side MOSFET source connection                                                                                                                                | Connect to bootstrap capacitor negative terminal and the source of the high side MOSFET.                                                                            |  |  |  |  |
| 5    | 7           | HI              | High side driver control input  The LM5100 inputs have CMOS type thresholds. The LM5 have TTL type thresholds. Unused inputs should be tied to and not left open. |                                                                                                                                                                     |  |  |  |  |
| 6    | 8           | LI              | Low side driver control input                                                                                                                                     | The LM5100 inputs have CMOS type thresholds. The LM5101 inputs have TTL type thresholds. Unused inputs should be tied to ground and not left open.                  |  |  |  |  |
| 7    | 9           | V <sub>SS</sub> | Ground return                                                                                                                                                     | All signals are referenced to this ground.                                                                                                                          |  |  |  |  |
| 8    | 10          | LO              | Low side gate driver output                                                                                                                                       | Connect to the gate of the low side MOSFET with a short low inductance path.                                                                                        |  |  |  |  |

(1) Note: For WSON-10 package, it is recommended that the exposed pad on the bottom of the LM5100 / LM5101 be soldered to ground plane on the PC board, and the ground plane should extend out from beneath the IC to help dissipate the heat. Pins 5 and 6 have no connection.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Copyright © 2004–2005, Texas Instruments Incorporated

Submit Documentation Feedback

STRUMENTS

SNVS267C - MAY 2004-REVISED MARCH 2005

www.ti.com

# Absolute Maximum Ratings (1)(2)

| V <sub>DD</sub> to V <sub>SS</sub> | -0.3V to +18V                    |
|------------------------------------|----------------------------------|
| V <sub>HB</sub> to V <sub>HS</sub> | -0.3V to +18V                    |
| LI or HI Inputs                    | -0.3V to V <sub>DD</sub> +0.3V   |
| LO Output                          | $-0.3V$ to $V_{DD}$ +0.3V        |
| HO Output                          | $V_{HS}$ =0.3V to $V_{HB}$ +0.3V |
| V <sub>HS</sub> to V <sub>SS</sub> | −1V to +100V                     |
| V <sub>HB</sub> to V <sub>SS</sub> | 118V                             |
| Junction Temperature               | +150°C                           |
| Storage Temperature Range          | −55°C to +150°C                  |
| ESD Rating HBM <sup>(3)</sup>      | 2 kV                             |

- Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is ensured. Operating Ratings do not imply ensured performance limits. For ensured performance limits and associated test conditions, see the Electrical Characteristics tables.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- The human body model is a 100 pF capacitor discharged through a 1.5kΩ resistor into each pin. 2 kV for all pins except Pin 2, Pin 3 and Pin 4 which are rated at 500V.

### **Recommended Operating Conditions**

| $V_{DD}$             | +9V to +14V                   |
|----------------------|-------------------------------|
| HS                   | -1V to 100V                   |
| НВ                   | $V_{HS}$ +8V to $V_{HS}$ +14V |
| HS Slew Rate         | < 50 V/ns                     |
| Junction Temperature | −40°C to +125°C               |

### **Electrical Characteristics**

Specifications in standard typeface are for  $T_J$  = +25°C, and those in **boldface type** apply over the full **operating junction temperature range**. Unless otherwise specified,  $V_{DD}$  =  $V_{HB}$  = 12V,  $V_{SS}$  =  $V_{HS}$  = 0V, No Load on LO or HO .

| Symbol            | Parameter                                   | Conditions               | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Units |
|-------------------|---------------------------------------------|--------------------------|--------------------|------|--------------------|-------|
| SUPPLY C          | URRENTS                                     |                          | ·                  |      |                    |       |
| I <sub>DD</sub>   | V <sub>DD</sub> Quiescent Current           | LI = HI = 0V (LM5100)    |                    | 0.1  | 0.2                | A     |
|                   |                                             | LI = HI = 0V (LM5101)    | 0.25               |      | 0.4                | mA    |
| I <sub>DDO</sub>  | V <sub>DD</sub> Operating Current           | f = 500 kHz              |                    | 1.5  | 3                  | mA    |
| I <sub>HB</sub>   | Total HB Quiescent Current                  | LI = HI = 0V             |                    | 0.06 | 0.2                | mA    |
| I <sub>HBO</sub>  | Total HB Operating Current                  | f = 500 kHz              |                    | 1.3  | 3                  | mA    |
| I <sub>HBS</sub>  | HB to V <sub>SS</sub> Current, Quiescent    | $V_{HS} = V_{HB} = 100V$ |                    | 0.05 | 10                 | μA    |
| $I_{\text{HBSO}}$ | HB to V <sub>SS</sub> Current, Operating    | f = 500 kHz              |                    | 0.08 |                    | mA    |
| INPUT PIN         | S                                           |                          |                    |      |                    |       |
| $V_{IL}$          | Low Level Input Voltage Threshold (LM5100)  |                          | 3                  | 5.0  |                    | V     |
| V <sub>IL</sub>   | Low Level Input Voltage Threshold (LM5101)  |                          | 0.8                | 1.8  |                    | V     |
| V <sub>IH</sub>   | High Level Input Voltage Threshold (LM5100) |                          |                    | 5.5  | 8                  | V     |
| $V_{IH}$          | High Level Input Voltage Threshold (LM5101) |                          |                    | 1.8  | 2.2                | V     |
| V <sub>IHYS</sub> | Input Voltage Hysteresis (LM5100)           |                          |                    | 0.5  |                    | V     |
| R <sub>I</sub>    | Input Pulldown Resistance                   |                          | 100                | 200  | 500                | kΩ    |
| UNDER VO          | OLTAGE PROTECTION                           |                          |                    |      |                    |       |
| $V_{DDR}$         | V <sub>DD</sub> Rising Threshold            |                          | 6.0                | 6.9  | 7.4                | V     |

Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate TI's Average Outgoing Quality Level (AOQL).

Product Folder Links: LM5100 LM5101

Copyright © 2004–2005, Texas Instruments Incorporated

Submit Documentation Feedback

www.ti.com

SNVS267C - MAY 2004-REVISED MARCH 2005

# **Electrical Characteristics (continued)**

Specifications in standard typeface are for  $T_J$  = +25°C, and those in **boldface type** apply over the full **operating junction** temperature range. Unless otherwise specified,  $V_{DD} = V_{HB} = 12V$ ,  $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO.

| Symbol              | Parameter                            | Conditions                                                 | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Units |
|---------------------|--------------------------------------|------------------------------------------------------------|--------------------|------|--------------------|-------|
| $V_{DDH}$           | V <sub>DD</sub> Threshold Hysteresis |                                                            |                    | 0.5  |                    | V     |
| $V_{HBR}$           | HB Rising Threshold                  |                                                            | 5.7                | 6.6  | 7.1                | V     |
| $V_{HBH}$           | HB Threshold Hysteresis              |                                                            |                    | 0.4  |                    | V     |
| BOOT ST             | RAP DIODE                            |                                                            |                    |      |                    |       |
| $V_{DL}$            | Low-Current Forward Voltage          | I <sub>VDD-HB</sub> = 100 μA                               |                    | 0.6  | 0.9                | V     |
| $V_{DH}$            | High-Current Forward Voltage         | $I_{VDD-HB} = 100 \text{ mA}$                              |                    | 0.85 | 1.1                | V     |
| R <sub>D</sub>      | Dynamic Resistance                   | $I_{VDD-HB} = 100 \text{ mA}$                              |                    | 0.8  | 1.5                | Ω     |
| LO GATE             | DRIVER                               |                                                            |                    |      |                    |       |
| V <sub>OLL</sub>    | Low-Level Output Voltage             | I <sub>LO</sub> = 100 mA                                   |                    | 0.23 | 0.4                | V     |
| V <sub>OHL</sub>    | High-Level Output Voltage            | $I_{LO} = -100 \text{ mA},$<br>$V_{OHL} = V_{DD} - V_{LO}$ |                    | 0.35 | 0.55               | V     |
| I <sub>OHL</sub>    | Peak Pullup Current                  | V <sub>LO</sub> = 0V                                       |                    | 1.6  |                    | Α     |
| I <sub>OLL</sub>    | Peak Pulldown Current                | V <sub>LO</sub> = 12V                                      |                    | 1.8  |                    | Α     |
| HO GATE             | DRIVER                               |                                                            |                    |      |                    |       |
| V <sub>OLH</sub>    | Low-Level Output Voltage             | I <sub>HO</sub> = 100 mA                                   |                    | 0.23 | 0.4                | V     |
| V <sub>OHH</sub>    | High-Level Output Voltage            | $I_{HO}$ = -100 mA<br>$V_{OHH}$ = $V_{HB}$ - $V_{HO}$      |                    | 0.35 | 0.55               | V     |
| I <sub>OHH</sub>    | Peak Pullup Current                  | V <sub>HO</sub> = 0V                                       |                    | 1.6  |                    | Α     |
| I <sub>OLH</sub>    | Peak Pulldown Current                | V <sub>HO</sub> = 12V                                      |                    | 1.8  |                    | Α     |
| THERMAL             | RESISTANCE                           |                                                            | ·                  |      | •                  |       |
| $\theta_{JA}^{(2)}$ | Junction to Ambient                  | SOIC-8                                                     |                    | 170  |                    | 0000  |
|                     |                                      | WSON-10 <sup>(3)</sup>                                     |                    | 40   |                    | °C/W  |

### **Switching Characteristics**

Specifications in standard typeface are for  $T_J = +25$ °C, and those in **boldface type** apply over the full **operating junction** temperature range. Unless otherwise specified,  $V_{DD} = V_{HB} = 12V$ ,  $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO.

| Symbol                          | Parameter                                                   | Conditions               | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Units |
|---------------------------------|-------------------------------------------------------------|--------------------------|--------------------|-----|--------------------|-------|
| LM5100                          |                                                             |                          |                    |     |                    |       |
| t <sub>LPHL</sub>               | Lower Turn-Off Propagation Delay (LI Falling to LO Falling) |                          |                    | 24  | 45                 | ns    |
| t <sub>HPHL</sub>               | Upper Turn-Off Propagation Delay (HI Falling to HO Falling) |                          |                    | 24  | 45                 | ns    |
| t <sub>LPLH</sub>               | Lower Turn-On Propagation Delay (LI Rising to LO Rising)    |                          |                    | 24  | 45                 | ns    |
| t <sub>HPLH</sub>               | Upper Turn-On Propagation Delay (HI Rising to HO Rising)    |                          |                    | 24  | 45                 | ns    |
| t <sub>MON</sub>                | Delay Matching: Lower Turn-On and Upper Turn-Off            |                          |                    | 2   | 10                 | ns    |
| t <sub>MOFF</sub>               | Delay Matching: Lower Turn-Off and Upper Turn-On            |                          |                    | 2   | 10                 | ns    |
| $t_{RC}$ , $t_{FC}$             | Either Output Rise/Fall Time                                | C <sub>L</sub> = 1000 pF |                    | 15  |                    | ns    |
| t <sub>R</sub> , t <sub>F</sub> | Either Output Rise/Fall Time (3V to 9V)                     | $C_L = 0.1 \ \mu F$      |                    | 0.6 |                    | μs    |
| t <sub>PW</sub>                 | Minimum Input Pulse Width that Changes the Output           |                          |                    | 50  |                    | ns    |

<sup>(1)</sup> Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate TI's Average Outgoing Quality Level (AOQL).

Submit Documentation Feedback

The  $\theta_{JA}$  is not a given constant for the package and depends on the printed circuit board design and the operating environment. 4 layer board with Cu finished thickness 1.5/1/1/1.5 oz. Maximum die size used. 5x body length of Cu trace on PCB top. 50 x 50mm ground and power planes embedded in PCB. See Application Note AN-1187 (SNOA401).

SNVS267C -MAY 2004-REVISED MARCH 2005

www.ti.com

# **Switching Characteristics (continued)**

Specifications in standard typeface are for  $T_J$  = +25°C, and those in **boldface type** apply over the full **operating junction temperature range**. Unless otherwise specified,  $V_{DD}$  =  $V_{HB}$  = 12V,  $V_{SS}$  =  $V_{HS}$  = 0V, No Load on LO or HO.

| Symbol            | Parameter                                                   | Conditions                                         | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Units |
|-------------------|-------------------------------------------------------------|----------------------------------------------------|--------------------|-----|--------------------|-------|
| t <sub>BS</sub>   | Bootstrap Diode Turn-Off Time                               | I <sub>F</sub> = 20 mA,<br>I <sub>R</sub> = 200 mA |                    | 50  |                    | ns    |
| LM5101            |                                                             |                                                    |                    |     |                    |       |
| t <sub>LPHL</sub> | Lower Turn-Off Propagation Delay (LI Falling to LO Falling) |                                                    |                    | 25  | 56                 | ns    |
| t <sub>HPHL</sub> | Upper Turn-Off Propagation Delay (HI Falling to HO Falling) |                                                    |                    | 25  | 56                 | ns    |
| t <sub>LPLH</sub> | Lower Turn-On Propagation Delay (LI Rising to LO Rising)    |                                                    |                    | 25  | 56                 | ns    |
| t <sub>HPLH</sub> | Upper Turn-On Propagation Delay (HI Rising to HO Rising)    |                                                    |                    | 25  | 56                 | ns    |
| t <sub>MON</sub>  | Delay Matching: Lower Turn-On and Upper Turn-Off            |                                                    |                    | 2   | 10                 | ns    |
| t <sub>MOFF</sub> | Delay Matching: Lower Turn-Off and Upper Turn-On            |                                                    |                    | 2   | 10                 | ns    |
| $t_{RC},t_{FC}$   | Either Output Rise/Fall Time                                | C <sub>L</sub> = 1000 pF                           |                    | 15  |                    | ns    |
| $t_R$ , $t_F$     | Either Output Rise/Fall Time (3V to 9V)                     | $C_L = 0.1 \mu F$                                  |                    | 0.6 |                    | μs    |
| t <sub>PW</sub>   | Minimum Input Pulse Width that Changes the Output           |                                                    |                    | 50  |                    | ns    |
| t <sub>BS</sub>   | Bootstrap Diode Turn-Off Time                               | I <sub>F</sub> = 20 mA,<br>I <sub>R</sub> = 200 mA |                    | 50  |                    | ns    |



# **Typical Performance Characteristics**





Figure 2.



Figure 3.



LM5100/LM5101 Quiescent Current Temperature 350 300 I<sub>DD</sub> (LM5101) 250 CURRENT (µA) 200 150 I<sub>DD</sub> (LM5100) 100 50 I<sub>HB</sub> (LM5100, LM5101) 0 -50 -25 50 75 100 125 150 TEMPERATURE (℃) Figure 6.





# Typical Performance Characteristics (continued)



Figure 7.



Figure 8.



LO and HO Gate Drive—High Level Output Voltage



HO and LO Peak Output Current



LO and HO Gate Drive—Low Level Output Voltage



Figure 12.

**INSTRUMENTS** 

# Typical Performance Characteristics (continued) ropagation Delay LM5101 Propagation Delay





# **Timing Diagram**





Figure 15.



#### LAYOUT CONSIDERATIONS

The optimum performance of high and low side gate drivers cannot be achieved without taking due considerations during circuit board layout. Following points are emphasized.

- 1. A low ESR / ESL capacitor must be connected close to the IC, and between  $V_{DD}$  and  $V_{SS}$  pins and between HB and HS pins to support high peak currents being drawn from VDD during turn-on of the external MOSFET.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor must be connected between MOSFET drain and ground (V<sub>SS</sub>).
- 3. In order to avoid large negative transients on the switch node (HS) pin, the parasitic inductances in the source of top MOSFET and in the drain of the bottom MOSFET (synchronous rectifier) must be minimized.
- 4. Grounding Considerations:
  - a) The first priority in designing grounding connections is to confine the high peak currents from charging and discharging the MOSFET gate in a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminal of the MOSFET. The MOSFETs should be placed as close as possible to the gate driver.
  - b) The second high current path includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor and low side MOSFET body diode. The bootstrap capacitor is recharged on the cycle-by-cycle basis through the bootstrap diode from the ground referenced V<sub>DD</sub> bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.

### **Power Dissipation Considerations**

The total IC power dissipation is the sum of the gate driver losses and the bootstrap diode losses. The gate driver losses are related to the switching frequency (f), output load capacitance on LO and HO ( $C_L$ ), and supply voltage ( $V_{DD}$ ) and can be roughly calculated as:

$$P_{DGATES} = 2 \cdot f \cdot C_L \cdot V_{DD}^2$$

There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the LO and HO outputs. The following plot shows the measured gate driver power dissipation versus frequency and load capacitance. At higher frequencies and load capacitance values, the power dissipation is dominated by the power losses driving the output loads and agrees well with the above equation. This plot can be used to approximate the power losses due to the gate drivers.



Figure 16. Gate Driver Power Dissipation (LO + HO)  $V_{CC}$  = 12V, Neglecting Diode Losses

Submit Documentation Feedback

Copyright © 2004–2005, Texas Instruments Incorporated

www.ti.com

The bootstrap diode power loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Since each of these events happens once per cycle, the diode power loss is proportional to frequency. Larger capacitive loads require more current to recharge the bootstrap capacitor resulting in more losses. Higher input voltages (V<sub>IN</sub>) to the half bridge result in higher reverse recovery losses. The following plot was generated based on calculations and lab measurements of the diode recovery time and current under several operating conditions. This can be useful for approximating the diode power dissipation.



Figure 17. Diode Power Dissipation  $V_{IN} = 80V$ 



Figure 18. Diode Power Dissipation  $V_{IN} = 40V$ 

The total IC power dissipation can be estimated from the previous plots by summing the gate drive losses with the bootstrap diode losses for the intended application. Because the diode losses can be significant, an external diode placed in parallel (refer to Figure 19) with the internal bootstrap diode can be helpful in removing power from the IC. For this to be effective, the external diode must be placed close to the IC to minimize series inductance and have a significantly lower forward voltage drop than the internal diode.

Copyright © 2004–2005, Texas Instruments Incorporated

Submit Documentation Feedback





Figure 19. LM5101 Driving MOSFETs Connected in Half-Bridge Configuration

www.ti.com 20-Oct-2023

### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| LM5101M/NOPB     | LIFEBUY    | SOIC         | D                  | 8    | 95             | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM |              | 5101<br>M            |         |
| LM5101MX/NOPB    | LIFEBUY    | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM |              | 5101<br>M            |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





www.ti.com 20-Oct-2023



www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM5101MX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022



### \*All dimensions are nominal

| Ī | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
|   | LM5101MX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |



www.ti.com 5-Jan-2022

# **TUBE**



### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM5101M/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated