

#### MAX20073/MAX20074

#### **General Description**

The MAX20073/MAX20074 high-efficiency switching regulator family delivers up to 3A load current from 0.5V to 3.8V. The devices operate from an input voltage range of 2.7V to 5.5V, making them ideal for on-board point-of-load and post-regulation applications. Total output error is less than ±1.5% over load, line, and temperature.

The devices feature fixed-frequency PWM mode of operation, with a 2.2MHz switching frequency. High-frequency operation enables an all-ceramic capacitor design and small external components.

The low-resistance on-chip switches ensure high efficiency at heavy loads while minimizing critical inductances, making the layout a much simpler task with respect to discrete solutions. Following a simple layout and footprint ensures first-pass success in new designs.

The devices provide an enable input, spread-spectrum enable input, and RESET output. The output voltage can be preset at the factory to allow customers to achieve ±1.5% output-voltage accuracy without using expensive 0.1% external resistors. In addition, the output voltage can be set to any customer value by using two external resistors at the feedback with 0.5V internal reference. The device offers a fixed 0.8ms soft-start time.

The 10-pin TDFN exposed pad devices include overtemperature shutdown and overcurrent limiting. All devices are designed to operate over the -40°C to +125°C ambient temperature range.

### **Applications**

- Automotive
- Point of Load (PoL)

#### **Benefits and Features**

- High-Feature Set in Ultra-Small Footprint
  - · High-Efficiency DC-DC Converter
  - · Up to 3A Output Current
  - 2.7V to 5.5V Operating Supply Voltage
  - Resistor-Adjustable or Factory-Preset Output Voltage
  - Synchronizable, 2.2MHz Switching-Frequency Enable Input
  - RESET Output
  - · Spread-Spectrum Enable Input
  - · Forced-PWM and Skip Modes
  - · Current-Mode Architecture
  - 3mm x 3mm x 0.75mm, 10-Pin TDFN
- · High Precision
  - 107% Overvoltage Monitor
  - 93% Undervoltage Monitor
  - ±1.5% Output-Voltage Accuracy
  - Excellent Load Transient Performance
  - · Overtemperature and Short-Circuit Protection
  - -40°C to +125°C Operating Temperature Range

Ordering Information appears at end of data sheet.

## **Typical Operating Circuit**



19-8556; Rev 2; 8/24

## **Absolute Maximum Ratings**

| PV to PGND                | 0.3V to +6V     |
|---------------------------|-----------------|
| AV to GND                 | 0.3V to +6V     |
| RESET, OUT to GND         | 0.3V to +6V     |
| SYNC, EN, SSEN to GND     | 0.3V to PV+0.3V |
| GND to PGND               | 0.3V to +0.3V   |
| LX Continuous RMS Current | 4A              |
| LX to PGND (Note 1)       | 0.3V to PV+0.3V |

| Output Short-Circuit Duration                                                   | Continuous      |
|---------------------------------------------------------------------------------|-----------------|
| Continuous Power Dissipation (T <sub>A</sub> = +70°C) (derate 24.4mW/°C > 70°C) | •               |
| Operating Temperature Range                                                     | -40°C to +125°C |
| Junction Temperature                                                            | +150°C          |
| Storage Temperature Range                                                       | -40°C to +150°C |
| Lead Temperature Range                                                          | +300°C          |
|                                                                                 |                 |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information (Note 2)**

#### 10 TDFN-EP

| Package Code                           | T1033+1C       |
|----------------------------------------|----------------|
| Outline Number                         | <u>21-0137</u> |
| Land Pattern Number                    | <u>90-0003</u> |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   |                |
| Junction to Ambient (θ <sub>JA</sub> ) | 41°C/W         |
| Junction to Case $(\theta_{JC})$       | 9°C/W          |

Note 1: Self-protected from transient voltages exceeding these limits in circuit under normal operation.

**Note 2:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.analog.com/en/resources/technical-articles/thermal-characterization-of-ic-packages.html">https://www.analog.com/en/resources/technical-articles/thermal-characterization-of-ic-packages.html</a>.

For the latest package outline information and land patterns (footprints), go to <a href="https://www.analog.com/en/resources/packaging-quality-symbols-footprints/package-index.html">https://www.analog.com/en/resources/packaging-quality-symbols-footprints/package-index.html</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

#### **Electrical Characteristics**

 $(V_{AV} = V_{PV} = 5.0V, V_{EN} = 5.0V, V_{SSEN} = 0V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$  under normal conditions, unless otherwise noted.) (Note 3)

| PARAMETER                                     | SYMBOL               | CONDITIONS                                                                | MIN                        | TYP                        | MAX                        | UNITS |
|-----------------------------------------------|----------------------|---------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------|
| Supply Voltage Range                          | V <sub>IN</sub>      |                                                                           | 2.7                        |                            | 5.5                        | V     |
|                                               | I <sub>SHDN</sub>    | V <sub>EN</sub> = 0V                                                      |                            | 3                          | 10                         |       |
| Supply Current                                | I                    | V <sub>EN</sub> = 5V, V <sub>SYNC</sub> = 0V, no load                     |                            | 40                         | 93                         | μA    |
|                                               | I <sub>IN</sub>      | V <sub>EN</sub> = 5V, no load, MAX20074ATBD/V+                            |                            | 16.8                       |                            | mA    |
|                                               | V <sub>UVLOR</sub>   | Rising                                                                    | 2.3                        | 2.5                        | 2.65                       |       |
| Undervoltage Lockout                          | V <sub>UVLOF</sub>   | Falling                                                                   | 2.2                        | 2.4                        | 2.55                       | V     |
| Oscillator Frequency                          | f <sub>SW</sub>      |                                                                           | 2.0                        | 2.2                        | 2.4                        | MHz   |
| SYNC Input Frequency<br>Range                 | f <sub>SYNC</sub>    |                                                                           | 1.8                        |                            | 2.6                        | MHz   |
| Spread-Spectrum<br>Range                      | SS                   | V <sub>SSEN</sub> = V <sub>AV</sub>                                       |                            | ±3                         |                            | %     |
| Skip Mode Peak Current                        | I <sub>SKIP</sub>    |                                                                           | 0.04 x<br>I <sub>LIM</sub> | 0.12 x<br>I <sub>LIM</sub> | 0.20 x<br>I <sub>LIM</sub> | mA    |
| Voltage Accuracy                              | $V_{OUT}$            | PWM mode, $0A \le I_{LOAD} \le I_{MAX} 2.7V \le V_{AV} = V_{PV} \le 5.5V$ | -1.5                       |                            | +1.5                       | %     |
| OUT Dies Comment                              | lout_adj             | Adjustable mode                                                           | -500                       | 15                         | +500                       | nA    |
| OUT Bias Current                              | lout_fix             | Fixed mode                                                                | 4                          | 5                          | 6                          | μA    |
| DC Load Regulation                            | L <sub>D_REG</sub>   | 0A ≤ I <sub>LOAD</sub> ≤ I <sub>MAX</sub> (PWM mode)                      |                            | 0.02                       |                            | %/A   |
| DC Line Regulation                            | L <sub>N_REG</sub>   | $2.7V \le V_{AV} = V_{PV} \le 5.5V$                                       |                            | 0.05                       |                            | %/V   |
| pMOS On-Resistance                            | R <sub>HS</sub>      | $V_{PV} = V_{AV} = 5V, I_{LX} = 0.1A$                                     | 30                         | 60                         | 120                        | mΩ    |
| nMOS On-Resistance                            | R <sub>LS</sub>      | $V_{PV} = V_{AV} = 5V$ , $I_{LX} = 0.1A$                                  | 20                         | 38                         | 80                         | mΩ    |
| Current-Limit Threshold I <sub>LIM</sub>      |                      | MAX20073 (2.0A DC)                                                        | 3.0                        | 3.8                        |                            |       |
|                                               |                      | MAX20074 (3.0A DC)                                                        | 4.5                        | 5.8                        |                            | A     |
| nMOS Zero-Crossing<br>Threshold               | $I_{ZX}$             |                                                                           |                            | 130                        |                            | mA    |
| Soft-Start Ramp Time                          | t <sub>SS</sub>      |                                                                           |                            | 0.8                        |                            | ms    |
| Maximum Duty Cycle                            | $DC_{MAX}$           |                                                                           |                            |                            | 100                        | %     |
| Minimum On-Time                               | t <sub>MINTON</sub>  |                                                                           | 25                         | 40                         | 70                         | ns    |
| OUT_ Discharge<br>Resistance                  | R <sub>DISCH</sub>   | V <sub>EN</sub> = 0V                                                      | 20                         | 40                         | 80                         | Ω     |
| RESET OUTPUT (RESET                           | <u>,</u>             |                                                                           |                            |                            |                            |       |
| Overvoltage Threshold (Rising)                | OUT <sub>OV_R</sub>  | Rising, % of nominal output                                               | 104                        | 107                        | 110                        | %     |
| Undervoltage Threshold (Falling)              | OUT <sub>UV_F</sub>  | Falling, % of nominal output                                              | 90                         | 93                         | 96                         | %     |
| Overvoltage-Protection<br>Threshold (Rising)  | OUT <sub>OVP_R</sub> | Rising, % of nominal output                                               |                            | 120                        | 129                        | %     |
| Overvoltage-Protection<br>Threshold (Falling) | OUT <sub>OVP_F</sub> | Falling, % of nominal output                                              |                            | 118                        |                            | %     |
| Active Timeout Period                         | t <sub>HOLD</sub>    |                                                                           |                            | 7.4                        |                            | ms    |
| Output Low Level                              | $V_{ROL}$            | I <sub>SINK</sub> = 3mA                                                   |                            | 0.1                        | 0.2                        | V     |
| RESET Leakage<br>Current                      | I <sub>OZ</sub>      |                                                                           | -500                       |                            | +500                       | nA    |

 $(V_{AV} = V_{PV} = 5.0V, V_{EN} = 5.0V, V_{SSEN} = 0V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$  under normal conditions, unless otherwise noted.) (Note 3)

| PARAMETER                         | SYMBOL               | CONDITIONS                                   | MIN        | TYP          | MAX | UNITS |
|-----------------------------------|----------------------|----------------------------------------------|------------|--------------|-----|-------|
| Undervoltage-<br>Propagation Time | tuvdel               | OUT less than 20% below target               | 5          |              | μs  |       |
| Overvoltage-<br>Propagation Time  | tovdel               | OUT greater than 20% above target            |            | 55           |     | μs    |
| Thermal-Shutdown Temperature      | T <sub>SHDN</sub>    | T <sub>J</sub> rising                        |            | +170         |     | °C    |
| Thermal-Shutdown Hysteresis       | T <sub>HYST</sub>    |                                              |            | 15           |     | °C    |
| ENABLE INPUTS (EN, S              | SSEN)                |                                              |            |              |     |       |
| Input High                        | V <sub>IHEN</sub>    | $2.7V \le V_{AV} = V_{PV} \le 5.5V$          | 1.5        |              |     | V     |
| Input Low                         | V <sub>ILEN</sub>    | $2.7V \le V_{AV} = V_{PV} \le 5.5V$          |            | 0.5          |     | V     |
| Hysteresis                        | V <sub>HYSTEN</sub>  |                                              |            | 0.175        |     | V     |
| EN Pull-down Current              | I <sub>ENPD</sub>    |                                              | 0.20       | 0.20 0.5 1.6 |     | μA    |
| SSEN Pull-down<br>Current         | I <sub>SSENPD</sub>  |                                              | 0.1        | 0.25         | 0.8 | μA    |
| SYNCHRONIZATION (S                | YNC)                 |                                              |            |              |     |       |
| Input High                        | V <sub>IH_SYNC</sub> | $2.7V \le V_{AV} = V_{PV} \le 5.5V$          | 1.5        |              |     | V     |
| Input Low                         | V <sub>IL_SYNC</sub> | $2.7V \le V_{AV} = V_{PV} \le 5.5V$          |            |              | 0.5 | V     |
| Pull-down Resistance              | R <sub>SYNCPD</sub>  |                                              | 50 100 150 |              | kΩ  |       |
| Output Low                        | V <sub>SOL</sub>     | SYNC output option, I <sub>SYNC</sub> = -3mA | 0.4        |              | V   |       |
| Output High                       | V <sub>SOH</sub>     | SYNC output option, I <sub>SYNC</sub> = 3mA  | 4.2        |              |     | V     |

**Note 3**: All units are 100% production tested at +25°C. All temperature limits are guaranteed by design.

## **Typical Operating Characteristics**

 $(V_{AV} = V_{PV} = 5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ 













## **Pin Configurations**



## **Pin Descriptions**

| PIN | NAME  | FUNCTION                                                                                                                                                                                                                                                                                          |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RESET | Active-Low Open-Drain RESET Output. External pull-up resistor required if used.                                                                                                                                                                                                                   |
| 2   | SSEN  | Spread-Spectrum Enable. Drive SSEN high for spread-spectrum operation.                                                                                                                                                                                                                            |
| 3   | AV    | Analog Voltage Supply. Connect a 1.0 $\mu$ F ceramic capacitor from AV to GND. Connect AV to PV with a $10\Omega$ resistor.                                                                                                                                                                       |
| 4   | GND   | Analog Ground                                                                                                                                                                                                                                                                                     |
| 5   | SYNC  | SYNC I/O. When configured as an input, connect SYNC to GND or leave unconnected to enable skip mode operation under light loads. Connect SYNC to AV or an external clock to enable fixed-frequency FPWM mode operation. When configured as an output, connect SYNC to other device's SYNC inputs. |
| 6   | PGND  | Power Ground                                                                                                                                                                                                                                                                                      |
| 7   | LX    | Inductor Connection. Connect LX to the switched side of the inductor.                                                                                                                                                                                                                             |
| 8   | PV    | Power Input-Voltage Supply. Connect a 4.7µF or larger ceramic capacitor from PV to PGND.                                                                                                                                                                                                          |
| 9   | OUT   | Feedback Input. Connect an external resistive divider from the converter's output to OUT and GND to set the output voltage. Connect to the output capacitor when configured as a fixed-output device.                                                                                             |
| 10  | EN    | Active-High Enable Input. Drive EN high for normal operation. On the rising edge, the device enters soft-start; on the falling edge, the device turns off.                                                                                                                                        |
|     | EP    | Exposed Pad. Internally connected to GND. Connect to a large ground plane to maximize thermal performance. Not intended as an electrical connection point.                                                                                                                                        |

## **Internal Block Diagram**



### **Detailed Description**

The MAX20073/MAX20074 high-efficiency switching regulator family delivers up to a 3A load current from 0.5V to 3.8V. The devices operate from 2.7V to 5.5V, making them ideal for on-board point-of-load and post-regulation applications. Total output error is less than ±1.5% over load, line, and temperature.

The devices feature fixed-frequency PWM mode operation with a 2.2MHz switching frequency. High-frequency operation allows for an all-ceramic capacitor design. The high operating frequency also allows for small-size external components.

The low-resistance, on-chip switches ensure high efficiency at heavy loads while minimizing critical inductances, making the layout a much simpler task with respect to discrete solutions. Following a simple layout and footprint ensures first-pass success in new designs.

The devices provide an enable input (EN) and a reset output (RESET). The output voltage can be preset at the factory, allowing customers to achieve ±1.5% output voltage accuracy without using expensive 0.1% resistors. In addition, the output voltage can be set to any customer value by either using two external resistors at the feedback with 0.5V internal reference. The devices offer a fixed 0.8ms soft-start time.

#### **Enable Input (EN)**

The enable (EN) control input activates the device from a low-power shutdown state. EN has an input threshold of 1.15V (typ) with hysteresis of 175mV (typ). When the enable input goes high, the associated output voltage ramps up with the soft-start time.

#### Reset Output (RESET)

The devices feature an open-drain reset output pin  $(\overline{RESET})$  that asserts low when the output voltage is outside of the undervoltage/overvoltage window. The  $\overline{RESET}$  pin remains asserted low for a fixed timeout period after the output rises up to its regulated voltage. A fixed hold period of 7.4ms is applied after the output is in regulation. To obtain a logic signal, place a resistor pull-up between the  $\overline{RESET}$  pin to the system input/output (I/O) voltage. The pull-up resistance should normally be  $\geq 2k\Omega$  to ensure that the device can pull down to the specified voltage level.

#### **Spread-Spectrum Oscillator**

The devices have a spread-spectrum oscillator option that varies the internal operating frequency up by ±3% relative to the internally generated 2.2MHz (typ) operating frequency. This function does not apply to externally applied oscillation frequency. The spread frequency generated is pseudorandom. Connect the SSEN pin to PV to enable the spread-spectrum oscillator or to ground to disable the spread-spectrum oscillator.

#### Synchronization (SYNC)

The devices have an on-chip oscillator that provides a 2.2MHz (typ) switching frequency. Depending on the condition of the SYNC pin, two operation modes exist. If SYNC is unconnected or at GND, and if the load current is below the skip mode current threshold, the device operates in a highly efficient pulse-skipping mode. If SYNC is at PV or has a frequency applied to it, the device is in forced-PWM (FPWM) mode. The device can be switched during operation between FPWM mode and skip mode by switching SYNC.

The SYNC pin can be used as an input or an output (see <u>Pin Descriptions</u>). SYNC-pin mode is factory configurable. When configured as an output, the clock will be 180° out-of-phase from the internal clock. The devices always operate in PWM mode when SYNC is configured as an output.

#### **Soft-Start**

The devices include a fixed soft-start of 0.80ms. Soft-start time limits startup inrush current by forcing the output voltage to ramp up towards its regulation point.

#### **Current Limit/Short-Circuit Protection**

The devices feature current limit that protects against short-circuit and overload conditions at the output. In the event of a short-circuit or overload condition, the high-side MOSFET remains on until the inductor current reaches the high-side MOSFET's current-limit threshold. The converter then turns on the low-side MOSFET to allow the inductor current to ramp down. Once the inductor current crosses below the low-side MOSFET's current-limit threshold, the converter turns on the high-side MOSFET again. This cycle repeats until the short or overload condition is removed.

#### **PWM and Skip Modes**

The devices feature a SYNC input that puts the converter either in skip mode or FPWM mode of operation (see the <u>Pin</u> <u>Descriptions</u> section for mode details). In FPWM mode, the converter switches at a constant frequency with variable on-

#### MAX20073/MAX20074

## Single 2A/3A 2.2MHz Low-Voltage Step-Down DC-DC Converters

time. In skip mode, the converter's switching frequency is load-dependent until the output load reaches a certain threshold. At higher load currents, the switching frequency does not change and the operating mode is similar to the PWM mode. Skip mode helps improve efficiency in light-load applications by allowing the converter to turn on the highside switch only when the output voltage falls below a set threshold. As such, the converter does not switch MOSFETs on and off as often as in PWM mode. Consequently, the gate charge and switching losses are much lower in skip mode.

#### **Overtemperature Protection**

Thermal-overload protection limits the total power dissipation in the device. When the junction temperature exceeds 170°C (typ), an internal thermal sensor shuts down the internal bias regulator and the step-down controller, allowing the device to cool. The thermal sensor turns on the device again after the junction temperature cools by 15°C.

### **Applications Information**

#### **Input Capacitors**

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching. A  $4.7\mu F$  ceramic capacitor is recommended for the PV pin. A  $1.0\mu F$  ceramic capacitor is recommended for the AV pin, with a series  $10\Omega$  resistor to the supply.

#### **Inductor Selection**

Three key inductor parameters must be specified for operation with the device: inductance value (L), inductor saturation current ( $I_{SAT}$ ), and DC resistance ( $R_{DCR}$ ). Use Equation 1 to determine the minimum inductor value.

#### Equation 1:

$$L_{MIN1} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times f_{SW} \times I_{MAX} \times 30\%}$$

where

 $I_{MAX}$  = 2A (MAX20073) or 3A (MAX20074). Use the maximum output capability of the output channel for the part number in use.

f<sub>SW</sub> = Operating frequency; 2.2MHz unless externally synchronized to a different frequency.

Equation 2 ensures that the inductor current downslope is less than twice the internal slope compensation. This is a minimum requirement for stability and requires that Equation 2 is satisfied.

#### Equation 2:

$$-m \ge \frac{m_2}{2}$$

where

 $m_2$  = Inductor current downslope:  $\left[\frac{v_{OUT}}{L} \times R_{CS}\right]$ 

-m = Slope compensation

• For adjustable versions and fixed output voltages ≤ 3.2V, slope compensation:

$$\left[0.535 \frac{V}{\mu s}\right]$$

• For fixed output versions and output voltages > 3.2V, slope compensation:

$$\left[0.94 \frac{V}{\mu s}\right]$$

Solving for L and adding a 1.3 multiplier to account for tolerances in the system is shown in Equation 3.

#### **Equation 3:**

$$L_{MIN2} = V_{OUT} \times \frac{R_{CS}}{2 \times m} \times 1.3$$

where:

 $R_{CS} = 0.263\Omega$  for 2A channel;  $0.176\Omega$  for 3A channel

To satisfy both L<sub>MIN1</sub> and L<sub>MIN2</sub>, L<sub>MIN</sub> must be set to the larger of the two:

$$L_{MIN} = max(L_{MIN1}, L_{MIN2})$$

The maximum inductor value recommended is 2 times the chosen value from the above formula:

$$L_{MAX} = 2 \times L_{MIN}$$

Select a nominal inductor value based on the following formula:

$$L_{MIN} < L_{NOM} < L_{MAX}$$

#### **Output Capacitor**

The devices are designed to be stable with low-ESR ceramic capacitors. Other capacitor types are not recommended as the ESR zero can affect stability of the device. The output capacitor calculations in Equation 4 are guidelines based on nominal conditions. The phase margin must be measured on the final circuit to verify proper stability is achieved.

#### Equation 4:

$$C_{OUT\_MIN} = 10.5 \mu s \times \frac{I_{MAX}}{V_{OUT}}$$

$$C_{OUT\_NOM} = 27.5 \mu s \times \frac{I_{MAX}}{V_{OUT}}$$

$$C_{OUT\_MAX} = 3 \times C_{OUT\_NOM}$$

where:

C<sub>OUT MIN</sub> = Minimum fully derated output capacitance needed for a stable output.

 $C_{OUT\_NOM}$  = Nominal output capacitance. This capacitance value typically provides the highest stability.

C<sub>OUT MAX</sub>= Maximum recommended output capacitance. Increased capacitance beyond this value is not recommended without measuring the phase margin to ensure acceptable stability. While the device does not become unstable with large output capacitance, the phase margin does degrade.

I<sub>MAX</sub> = Maximum DC current capability

- I<sub>MAX</sub> = 2A (MAX20073)
   I<sub>MAX</sub> = 3A (MAX20074)

V<sub>OUT</sub> = Nominal output voltage

#### Adjustable Output-Voltage Option

The devices' adjustable output-voltage version allows the customer to set the outputs to any voltage between 0.5V and approximately PV-0.5V (see Ordering Information). The actual maximum output-voltage setting will be limited by the specific application conditions and components. Connect a resistive divider from the output capacitor (V<sub>OUT</sub>) to OUT to GND to set the output voltage (Figure 1). Select R<sub>2</sub> (OUT to GND resistor)  $\leq$  100k $\Omega$ . Calculate R1 (V<sub>OLT</sub> to OUT resistor) with the Equation 5.

#### Equation 5:

$$R_1 = R_2 \left[ \left( \frac{V_{\text{OUT}}}{V_{\text{FB}}} \right) - 1 \right]$$

where:

V<sub>FB</sub> = 500mV (see the <u>Electrical Characteristics</u> table)

The external feedback resistive divider must be frequency compensated for proper operation. Place a capacitor across R<sub>1</sub> in the resistive divider network. Use Equation 6 to determine the value of the capacitor.

#### **Equation 6:**

$$C_1 = 50 \frac{R_2}{R_1} \rho F$$



Figure 1. Adjustable Output-Voltage Configuration

#### **PCB Layout Guidelines**

The following guidelines should be followed to obtain the best performance from the device:

- Place several vias in the exposed pad (EP) and connect them all to ground layers below the part. EP is attached to
  the die with epoxy, making it a good method for transferring heat out of the IC. An array of 0.3mm-diameter vias is
  recommended.
- Place all DC-DC components on the same layer as the IC, and locate them as close to the IC as possible. Route the
  traces in a tight loop. Trace length should be prioritized over trace thickness, and a shorter trace is preferable. This
  decreases the loop area of the circuit, minimizing EMI and jitter.
- The layer directly below the IC and DC-DC components should be a solid ground plane. Connect the GND and PGND pins of the device and components together with a low-impedance connection and add several vias to ground near those pins. Do not split the ground plane at or near the circuit. See <u>Figure 2</u> for an example layout of the IC and DC DC components.



Figure 2. Example Layout of IC and DC-DC Components

## **Ordering Information**

| PART            | V <sub>OUT</sub> (V) | I <sub>OUT</sub> (A) | PIN-PACKAGE | SYNC PIN |  |
|-----------------|----------------------|----------------------|-------------|----------|--|
| MAX20073ATBA/V+ | Adjustable           | 2                    | 10 TDFN-EP* | Input    |  |
| MAX20073ATBB/V+ | 3.3                  | 2                    | 10 TDFN-EP* | Input    |  |
| MAX20074ATBA/V+ | Adjustable           | 3                    | 10 TDFN-EP* | Input    |  |
| MAX20074ATBD/V+ | Adjustable           | 3                    | 10 TDFN-EP* | Output   |  |

For variants with different options, contact factory.

N denotes an automotive-qualified part.

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

<sup>\*</sup>EP = Exposed pad.

### **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                                                   | PAGES<br>CHANGED    |
|--------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 0                  | 9/16          | Initial release                                                                                                                                                                                                               |                     |
| 1                  | 7/18          | Updated Typical Application Circuit, Absolute Maximum Ratings, Pin Description, Internal Block Diagram, Synchronization (SYNC), Input Capacitors, Induction Selection, Figure 1, and added PCB Layout Guidelines and Figure 2 |                     |
| 2                  | 8/24          | Updated General Description, Benefits and Features, Package Information, Electrical Characteristics, Pin Descriptions, Detailed Description, Application Information, PCB Layout Guidelines, and Ordering Information         | 1-4, 6, 8,<br>10-14 |



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.