

# LM317M, NCV317MA, NCV317M

## Voltage Regulator - Adjustable Output, Positive

### 500 mA

The LM317M is an adjustable three-terminal positive voltage regulator capable of supplying in excess of 500 mA over an output voltage range of 1.2 V to 37 V. This voltage regulator is exceptionally easy to use and requires only two external resistors to set the output voltage. Further, it employs internal current limiting, thermal shutdown and safe area compensation, making it essentially blow-out proof.

The LM317M serves a wide variety of applications including local, on-card regulation. This device also makes an especially simple adjustable switching regulator, a programmable output regulator, or by connecting a fixed resistor between the adjustment and output, the LM317M can be used as a precision current regulator.

#### Features

- Output Current in Excess of 500 mA
- Output Adjustable between 1.2 V and 37 V
- Internal Thermal Overload Protection
- Internal Short Circuit Current Limiting
- Output Transistor Safe-Area Compensation
- Floating Operation for High Voltage Applications
- Eliminates Stocking Many Fixed Voltages
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These are Pb-Free Devices



\* =  $C_{in}$  is required if regulator is located an appreciable distance from power supply filter.  
\*\* =  $C_0$  is not needed for stability, however, it does improve transient response.

$$V_{out} = 1.25 V \left( 1 + \frac{R_2}{R_1} \right) + |Adj| R_2$$

Since  $|Adj|$  is controlled to less than 100  $\mu$ A, the error associated with this term is negligible in most applications.

Figure 1. Simplified Application



ON Semiconductor®

[www.onsemi.com](http://www.onsemi.com)

Heatsink surface  
connected to Pin 2



Heatsink Surface (shown as terminal 4 in case outline drawing) is connected to Pin 2.

| PIN ASSIGNMENT |           |
|----------------|-----------|
| 1              | Adjust    |
| 2              | $V_{out}$ |
| 3              | $V_{in}$  |

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.

#### DEVICE MARKING INFORMATION

See general marking information in the device marking section on page 11 of this data sheet.

# LM317M, NCV317MA, NCV317M

**MAXIMUM RATINGS** ( $T_A = 25^\circ\text{C}$ , unless otherwise noted.)

| Rating                                          | Symbol        | Value              | Unit |
|-------------------------------------------------|---------------|--------------------|------|
| Input-Output Voltage Differential               | $V_I - V_O$   | 40                 | Vdc  |
| Power Dissipation (Package Limitation) (Note 1) |               |                    |      |
| Plastic Package, T Suffix, Case 221A            |               |                    |      |
| $T_A = 25^\circ\text{C}$                        | $P_D$         | Internally Limited |      |
| Thermal Resistance, Junction-to-Air             | $\theta_{JA}$ | 70                 | °C/W |
| Thermal Resistance, Junction-to-Case            | $\theta_{JC}$ | 5.0                | °C/W |
| Plastic Package, DT Suffix, Case 369C           |               |                    |      |
| $T_A = 25^\circ\text{C}$                        | $P_D$         | Internally Limited |      |
| Thermal Resistance, Junction-to-Air             | $\theta_{JA}$ | 92                 | °C/W |
| Thermal Resistance, Junction-to-Case            | $\theta_{JC}$ | 5.0                | °C/W |
| Plastic Package, ST Suffix, Case 318E           |               |                    |      |
| $T_A = 25^\circ\text{C}$                        | $P_D$         | Internally Limited |      |
| Thermal Resistance, Junction-to-Air             | $\theta_{JA}$ | 245                | °C/W |
| Thermal Resistance, Junction-to-Case            | $\theta_{JC}$ | 15                 | °C/W |
| Maximum Junction Temperature                    | $T_{JMAX}$    | +150               | °C   |
| Storage Temperature Range                       | $T_{stg}$     | -65 to +150        | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Figure 25 provides thermal resistance versus PC board pad size.

**ELECTRICAL CHARACTERISTICS** ( $V_I - V_O = 5.0 \text{ V}$ ;  $I_O = 0.1 \text{ A}$ ,  $T_J = T_{low}$  to  $T_{high}$  (Note 2), unless otherwise noted.)

| Characteristics                                                                                                                                            | Figure | Symbol           | LM317M/LM317MB/NCV317MB |             |           | Unit           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------|-------------------------|-------------|-----------|----------------|
|                                                                                                                                                            |        |                  | Min                     | Typ         | Max       |                |
| Line Regulation (Note 3) ( $T_A = 25^\circ\text{C}$ , $3.0 \text{ V} \leq V_I - V_O \leq 40 \text{ V}$ )                                                   | 3      | $Reg_{line}$     | –                       | 0.01        | 0.04      | %/V            |
| Load Regulation (Note 3)<br>$T_A = 25^\circ\text{C}$ , $10 \text{ mA} \leq I_O \leq 0.5 \text{ A}$<br>$V_O \leq 5.0 \text{ V}$<br>$V_O \geq 5.0 \text{ V}$ | 4      | $Reg_{load}$     | –<br>–                  | 5.0<br>0.1  | 25<br>0.5 | mV<br>% $V_O$  |
| Adjustment Pin Current                                                                                                                                     | 5      | $I_{Adj}$        | –                       | 50          | 100       | μA             |
| Adjustment Pin Current Change<br>$2.5 \text{ V} \leq V_I - V_O \leq 40 \text{ V}$ , $10 \text{ mA} \leq I_L \leq 0.5 \text{ A}$ , $P_D \leq P_{max}$       | 3, 4   | $\Delta I_{Adj}$ | –                       | 0.2         | 5.0       | μA             |
| Reference Voltage<br>$3.0 \text{ V} \leq V_I - V_O \leq 40 \text{ V}$ , $10 \text{ mA} \leq I_L \leq 0.5 \text{ A}$ , $P_D \leq P_{max}$                   | 5      | $V_{ref}$        | 1.20                    | 1.25        | 1.30      | V              |
| Line Regulation $3.0 \text{ V} \leq V_I - V_O \leq 40 \text{ V}$ (Note 3)                                                                                  | 3      | $Reg_{line}$     | –                       | 0.02        | 0.07      | %/V            |
| Load Regulation $10 \text{ mA} \leq I_O \leq 0.5 \text{ A}$ (Note 3)<br>$V_O \leq 5.0 \text{ V}$<br>$V_O \geq 5.0 \text{ V}$                               | 4      | $Reg_{load}$     | –<br>–                  | 20<br>0.3   | 70<br>1.5 | mV<br>% $V_O$  |
| Temperature Stability ( $T_{low} \leq T_J \leq T_{high}$ )                                                                                                 | 5      | $T_S$            | –                       | 0.7         | –         | % $V_O$        |
| Minimum Load Current to Maintain Regulation ( $V_I - V_O = 40 \text{ V}$ )                                                                                 | 5      | $I_{Lmin}$       | –                       | 3.5         | 10        | mA             |
| Maximum Output Current<br>$V_I - V_O \leq 15 \text{ V}$ , $P_D \leq P_{max}$<br>$V_I - V_O = 40 \text{ V}$ , $P_D \leq P_{max}$ , $T_A = 25^\circ\text{C}$ | 5      | $I_{max}$        | 0.5<br>0.15             | 0.9<br>0.25 | –         | A              |
| RMS Noise, % of $V_O$ ( $T_A = 25^\circ\text{C}$ , $10 \text{ Hz} \leq f \leq 10 \text{ kHz}$ )                                                            | –      | N                | –                       | 0.003       | –         | % $V_O$        |
| Ripple Rejection, $V_O = 10 \text{ V}$ , $f = 120 \text{ Hz}$ (Note 4)<br>Without $C_{Adj}$<br>$C_{Adj} = 10 \mu\text{F}$                                  | 6      | RR               | –<br>66                 | 65<br>80    | –         | dB             |
| Thermal Shutdown (Note 5)                                                                                                                                  | –      | –                | –                       | 180         | –         | °C             |
| Long-Term Stability, $T_J = T_{high}$ (Note 6)<br>$T_A = 25^\circ\text{C}$ for End-point Measurements                                                      | 5      | S                | –                       | 0.3         | 1.0       | %/1.0<br>kHrs. |

2.  $T_{low}$  to  $T_{high} = 0^\circ$  to  $+125^\circ\text{C}$  for LM317M     $T_{low}$  to  $T_{high} = -40^\circ$  to  $+125^\circ\text{C}$  for LM317MB, NCV317MB.

3. Load and line regulation are specified at constant junction temperature. Changes in  $V_O$  due to heating effects must be taken into account separately. Pulse testing with low duty cycle is used.

4.  $C_{Adj}$ , when used, is connected between the adjustment pin and ground.

5. Thermal characteristics are not subject to production test.

6. Since Long-Term Stability cannot be measured on each device before shipment, this specification is an engineering estimate of average stability from lot-to-lot.

# LM317M, NCV317MA, NCV317M

ELECTRICAL CHARACTERISTICS ( $V_I - V_O = 5.0$  V;  $I_O = 0.1$  A,  $T_J = T_{low}$  to  $T_{high}$  (Note 7), unless otherwise noted.)

| Characteristics                                                                                                                                            | Figure | Symbol              | Min         | Typ         | Max       | Unit           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|-------------|-------------|-----------|----------------|
| Line Regulation (Note 8) ( $T_A = 25^\circ\text{C}$ , $3.0 \text{ V} \leq V_I - V_O \leq 40 \text{ V}$ )                                                   | 3      | Reg <sub>line</sub> | –           | 0.01        | 0.04      | %/V            |
| Load Regulation (Note 8)<br>$T_A = 25^\circ\text{C}$ , $10 \text{ mA} \leq I_O \leq 0.5 \text{ A}$<br>$V_O \leq 5.0 \text{ V}$<br>$V_O \geq 5.0 \text{ V}$ | 4      | Reg <sub>load</sub> | –<br>–      | 5.0<br>0.1  | 25<br>0.5 | mV<br>% $V_O$  |
| Adjustment Pin Current                                                                                                                                     | 5      | $I_{Adj}$           | –           | 50          | 100       | $\mu\text{A}$  |
| Adjustment Pin Current Change<br>$2.5 \text{ V} \leq V_I - V_O \leq 40 \text{ V}$ , $10 \text{ mA} \leq I_L \leq 0.5 \text{ A}$ , $P_D \leq P_{max}$       | 3, 4   | $\Delta I_{Adj}$    | –           | 0.2         | 5.0       | $\mu\text{A}$  |
| Reference Voltage<br>$3.0 \text{ V} \leq V_I - V_O \leq 40 \text{ V}$ , $10 \text{ mA} \leq I_L \leq 0.5 \text{ A}$ , $P_D \leq P_{max}$                   | 5      | $V_{ref}$           | 1.225       | 1.250       | 1.275     | V              |
| Line Regulation (Note 8)<br>$3.0 \text{ V} \leq V_I - V_O \leq 40 \text{ V}$                                                                               | 3      | Reg <sub>line</sub> | –           | 0.02        | 0.07      | %/V            |
| Load Regulation (Note 8)<br>$10 \text{ mA} \leq I_O \leq 0.5 \text{ A}$<br>$V_O \leq 5.0 \text{ V}$<br>$V_O \geq 5.0 \text{ V}$                            | 4      | Reg <sub>load</sub> | –<br>–      | 20<br>0.3   | 70<br>1.5 | mV<br>% $V_O$  |
| Temperature Stability ( $T_{low} \leq T_J \leq T_{high}$ )                                                                                                 | 5      | $T_S$               | –           | 0.7         | –         | % $V_O$        |
| Minimum Load Current to Maintain Regulation ( $V_I - V_O = 40 \text{ V}$ )                                                                                 | 5      | $I_{Lmin}$          | –           | 3.5         | 10        | mA             |
| Maximum Output Current<br>$V_I - V_O \leq 15 \text{ V}$ , $P_D \leq P_{max}$<br>$V_I - V_O = 40 \text{ V}$ , $P_D \leq P_{max}$ , $T_A = 25^\circ\text{C}$ | 5      | $I_{max}$           | 0.5<br>0.15 | 0.9<br>0.25 | –<br>–    | A              |
| RMS Noise, % of $V_O$ ( $T_A = 25^\circ\text{C}$ , $10 \text{ Hz} \leq f \leq 10 \text{ kHz}$ )                                                            | –      | N                   | –           | –           | –         | % $V_O$        |
| Ripple Rejection, $V_O = 10 \text{ V}$ , $f = 120 \text{ Hz}$ (Note 9)<br>Without $C_{Adj}$<br>$C_{Adj} = 10 \mu\text{F}$                                  | 6      | RR                  | –<br>66     | 65<br>80    | –<br>–    | dB             |
| Thermal Shutdown (Note 10)                                                                                                                                 | –      | –                   | –           | 180         | –         | °C             |
| Long-Term Stability, $T_J = T_{high}$ (Note 11)<br>$T_A = 25^\circ\text{C}$ for End-point Measurements                                                     | 5      | S                   | –           | 0.3         | 1.0       | %/1.0<br>kHrs. |

7.  $T_{low}$  to  $T_{high} = 0^\circ$  to  $+125^\circ\text{C}$  for LM317M    $T_{low}$  to  $T_{high} = -40^\circ$  to  $+125^\circ\text{C}$  for LM317MAB, NCV317MAB.

8. Load and line regulation are specified at constant junction temperature. Changes in  $V_O$  due to heating effects must be taken into account separately. Pulse testing with low duty cycle is used.

9.  $C_{Adj}$ , when used, is connected between the adjustment pin and ground.

10. Thermal characteristics are not subject to production test.

11. Since Long-Term Stability cannot be measured on each device before shipment, this specification is an engineering estimate of average stability from lot-to-lot.

## LM317M, NCV317MA, NCV317M



Figure 2. Representative Schematic Diagram



Figure 3. Line Regulation and  $\Delta I_{Adj}/\Delta$ Line Test Circuit

## LM317M, NCV317MA, NCV317M

$$\text{Load Regulation (mV)} = V_O(\text{min Load}) - V_O(\text{max Load})$$

$$\text{Load Regulation (\% } V_O) = \frac{V_O(\text{min Load}) - V_O(\text{max Load})}{V_O(\text{min Load})} \times 100$$



\* Pulse Testing Required:  
1% Duty Cycle is suggested.

Figure 4. Load Regulation and  $\Delta I_{Adj}/Load$  Test Circuit



\*Pulse Testing Required:  
1% Duty Cycle is suggested.

To Calculate  $R_2$ :  
 $V_{out} = I_{SET} R_2 + 1.250 \text{ V}$   
Assume  $I_{SET} = 5.25 \text{ mA}$

Figure 5. Standard Test Circuit



Figure 6. Ripple Rejection Test Circuit

# LM317M, NCV317MA, NCV317M



Figure 7. Load Regulation



Figure 8. Ripple Rejection



Figure 9. Current Limit



Figure 10. Dropout Voltage



Figure 11. Minimum Operating Current



Figure 12. Ripple Rejection versus Frequency

## LM317M, NCV317MA, NCV317M



Figure 13. Temperature Stability



Figure 14. Adjustment Pin Current



Figure 15. Line Regulation



Figure 16. Output Noise



Figure 17. Line Transient Response



Figure 18. Load Transient Response

## APPLICATIONS INFORMATION

## Basic Circuit Operation

The LM317M is a three-terminal floating regulator. In operation, the LM317M develops and maintains a nominal 1.25 V reference ( $V_{ref}$ ) between its output and adjustment terminals. This reference voltage is converted to a programming current ( $I_{PROG}$ ) by  $R_1$  (see Figure 19), and this constant current flows through  $R_2$  to ground. The regulated output voltage is given by:

$$V_{out} = V_{ref} \left( 1 + \frac{R_2}{R_1} \right) + I_{Adj} R_2$$

Since the current from the terminal ( $I_{Adj}$ ) represents an error term in the equation, the LM317M was designed to control  $I_{Adj}$  to less than 100  $\mu$ A and keep it constant. To do this, all quiescent operating current is returned to the output terminal. This imposes the requirement for a minimum load current. If the load current is less than this minimum, the output voltage will rise.

Since the LM317M is a floating regulator, it is only the voltage differential across the circuit which is important to performance, and operation at high voltages with respect to ground is possible.



Figure 19. Basic Circuit Configuration

## Load Regulation

The LM317M is capable of providing extremely good load regulation, but a few precautions are needed to obtain maximum performance. For best performance, the programming resistor ( $R_1$ ) should be connected as close to the regulator as possible to minimize line drops which effectively appear in series with the reference, thereby degrading regulation. The ground end of  $R_2$  can be returned near the load ground to provide remote ground sensing and improve load regulation.

## External Capacitors

A 0.1  $\mu$ F disc or 1.0  $\mu$ F tantalum input bypass capacitor ( $C_{in}$ ) is recommended to reduce the sensitivity to input line impedance.

The adjustment terminal may be bypassed to ground to improve ripple rejection. This capacitor ( $C_{Adj}$ ) prevents ripple from being amplified as the output voltage is increased. A 10  $\mu$ F capacitor should improve ripple rejection about 15 dB at 120 Hz in a 10 V application.

Although the LM317M is stable with no output capacitance, like any feedback circuit, certain values of external capacitance can cause excessive ringing. An output capacitance ( $C_O$ ) in the form of a 1.0  $\mu$ F tantalum or 25  $\mu$ F aluminum electrolytic capacitor on the output swamps this effect and insures stability.

## Protection Diodes

When external capacitors are used with any IC regulator it is sometimes necessary to add protection diodes to prevent the capacitors from discharging through low current points into the regulator.

Figure 20 shows the LM317M with the recommended protection diodes for output voltages in excess of 25 V or high capacitance values ( $C_O > 25 \mu$ F,  $C_{Adj} > 5.0 \mu$ F). Diode  $D_1$  prevents  $C_O$  from discharging thru the IC during an input short circuit. Diode  $D_2$  protects against capacitor  $C_{Adj}$  discharging through the IC during an output short circuit. The combination of diodes  $D_1$  and  $D_2$  prevents  $C_{Adj}$  from discharging through the IC during an input short circuit.



Figure 20. Voltage Regulator with Protection Diodes

## LM317M, NCV317MA, NCV317M



\* To provide current limiting of  $I_0$  to the system ground, the source of the current limiting diode must be tied to a negative voltage below -7.25 V.

$$R_2 \geq \frac{V_{ref}}{I_{DSS}}$$

$$R_1 = \frac{V_{ref}}{I_{0max} + I_{DSS}}$$

$$V_0 < P_{OV} + 1.25 \text{ V} + V_{SS} \\ I_{Lmin} - I_p < I_0 < 500 \text{ mA} - I_p \\ \text{As shown } 0 < I_0 < 495 \text{ mA}$$

Figure 21. Adjustable Current Limiter



D<sub>1</sub> protects the device during an input short circuit.

Figure 22. 5 V Electronic Shutdown Regulator



Figure 23. Slow Turn-On Regulator



$$I_{outmax} = \left( \frac{V_{ref}}{R_1 + R_2} \right) + I_{Adj} \approx \frac{1.25 \text{ V}}{R_1 + R_2}$$

$$5.0 \text{ mA} < I_{out} < 500 \text{ mA}$$

Figure 24. Current Regulator



Figure 25. DPAK Thermal Resistance and Maximum Power Dissipation versus PCB Copper Length



Figure 26. SOT-223 Thermal Resistance and Maximum Power Dissipation versus PCB Copper Length

# LM317M, NCV317MA, NCV317M

## ORDERING INFORMATION

| Device          | Output Voltage Tolerance | Operating Temperature Range                          | Package           | Shipping <sup>†</sup> |
|-----------------|--------------------------|------------------------------------------------------|-------------------|-----------------------|
| LM317MABDTG     | 2%                       | $T_J = -40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ | DPAK (Pb-Free)    | 75 Units / Rail       |
| LM317MABDTRKG   |                          |                                                      | DPAK (Pb-Free)    | 2500 / Tape & Reel    |
| NCV317MABDTRKG* |                          |                                                      | SOT-223 (Pb-Free) | 4000 / Tape & Reel    |
| NCV317MABSTT3G* |                          |                                                      | TO-220 (Pb-Free)  | 50 Units / Rail       |
| LM317MABTG      |                          | $T_J = 0^{\circ}\text{C}$ to $125^{\circ}\text{C}$   | DPAK (Pb-Free)    | 2500 / Tape & Reel    |
| LM317MADTRKG    |                          |                                                      | DPAK (Pb-Free)    | 75 Units / Rail       |
| LM317MBDTG      | 4%                       | $T_J = -40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ | DPAK (Pb-Free)    | 2500 / Tape & Reel    |
| NCV317MBDTG*    |                          |                                                      | SOT-223 (Pb-Free) | 4000 / Tape & Reel    |
| LM317MBDTRKG    |                          |                                                      | TO-220 (Pb-Free)  | 50 Units / Rail       |
| NCV317MBDTRKG*  |                          |                                                      | DPAK (Pb-Free)    | 75 Units / Rail       |
| LM317MBSTT3G    |                          |                                                      | DPAK (Pb-Free)    | 2500 / Tape & Reel    |
| NCV317MBSTT3G*  |                          | $T_J = 0^{\circ}\text{C}$ to $125^{\circ}\text{C}$   | SOT-223 (Pb-Free) | 4000 / Tape & Reel    |
| LM317MBTG       |                          |                                                      | TO-220 (Pb-Free)  | 50 Units / Rail       |
| NCV317MBTG*     |                          |                                                      | DPAK (Pb-Free)    | 75 Units / Rail       |
| LM317MDTG       |                          |                                                      | DPAK (Pb-Free)    | 2500 / Tape & Reel    |
| LM317MDTRKG     |                          |                                                      | SOT-223 (Pb-Free) | 4000 / Tape & Reel    |
| LM317MSTT3G     |                          |                                                      | TO-220 (Pb-Free)  | 50 Units / Rail       |
| LM317MTG        |                          |                                                      | DPAK (Pb-Free)    | 75 Units / Rail       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

\*NCV devices:  $T_{\text{low}} = -40^{\circ}\text{C}$ ,  $T_{\text{high}} = +125^{\circ}\text{C}$ . Guaranteed by design. NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

# LM317M, NCV317MA, NCV317M

## MARKING DIAGRAMS

DPAK  
DT SUFFIX  
CASE 369C



TO-220  
T SUFFIX  
CASE 221A



SOT-223  
ST SUFFIX  
CASE 318E



A = Assembly Location

L, WL = Wafer Lot

Y = Year

WW, W = Work Week

G or • = Pb-Free Package

(Note: Microdot may be in either location)



SCALE 1:1

**SOT-223 (TO-261)**  
CASE 318E-04  
ISSUE R

DATE 02 OCT 2018



FRONT VIEW



DETAIL A

NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS
3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE.
4. DATUMS A AND B ARE DETERMINED AT DATUM H.
5. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY.
6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS b AND b1.

| DIM      | MILLIMETERS |      |      |
|----------|-------------|------|------|
|          | MIN.        | NOM. | MAX. |
| A        | 1.50        | 1.63 | 1.75 |
| A1       | 0.02        | 0.06 | 0.10 |
| b        | 0.60        | 0.75 | 0.89 |
| b1       | 2.90        | 3.06 | 3.20 |
| c        | 0.24        | 0.29 | 0.35 |
| D        | 6.30        | 6.50 | 6.70 |
| E        | 3.30        | 3.50 | 3.70 |
| e        | 2.30 BSC    |      |      |
| L        | 0.20        | ---  | ---  |
| L1       | 1.50        | 1.75 | 2.00 |
| He       | 6.70        | 7.00 | 7.30 |
| $\theta$ | 0°          | ---  | 10°  |



RECOMMENDED MOUNTING  
FOOTPRINT

|                  |                  |                                                                                                                                                                                     |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SOT-223 (TO-261) | PAGE 1 OF 2                                                                                                                                                                         |

ON Semiconductor and  are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

**SOT-223 (TO-261)**  
**CASE 318E-04**  
**ISSUE R**

DATE 02 OCT 2018

|                                                                       |                                                                      |                                                                        |                                                                |                                                                |
|-----------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|
| STYLE 1:<br>PIN 1. BASE<br>2. COLLECTOR<br>3. Emitter<br>4. COLLECTOR | STYLE 2:<br>PIN 1. ANODE<br>2. CATHODE<br>3. NC<br>4. CATHODE        | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN           | STYLE 4:<br>PIN 1. SOURCE<br>2. DRAIN<br>3. GATE<br>4. DRAIN   | STYLE 5:<br>PIN 1. DRAIN<br>2. GATE<br>3. SOURCE<br>4. GATE    |
| STYLE 6:<br>PIN 1. RETURN<br>2. INPUT<br>3. OUTPUT<br>4. INPUT        | STYLE 7:<br>PIN 1. ANODE 1<br>2. CATHODE<br>3. ANODE 2<br>4. CATHODE | STYLE 8:<br>CANCELLED                                                  | STYLE 9:<br>PIN 1. INPUT<br>2. GROUND<br>3. LOGIC<br>4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE |
| STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2             | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT         | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. Emitter<br>4. COLLECTOR |                                                                |                                                                |

**GENERIC  
MARKING DIAGRAM\***



A = Assembly Location

Y = Year

W = Work Week

XXXXX = Specific Device Code

■ = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

|                  |                  |                                                                                                                                                                                     |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SOT-223 (TO-261) | PAGE 2 OF 2                                                                                                                                                                         |

ON Semiconductor and  are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



SCALE 1:1



**TO-220, SINGLE GAUGE**  
CASE 221AB-01  
ISSUE A

DATE 16 NOV 2010



NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: INCHES.
3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.
4. PRODUCT SHIPPED PRIOR TO 2008 HAD DIMENSIONS S = 0.045 - 0.055 INCHES (1.143 - 1.397 MM)

| DIM | INCHES |       | MILLIMETERS |       |
|-----|--------|-------|-------------|-------|
|     | MIN    | MAX   | MIN         | MAX   |
| A   | 0.570  | 0.620 | 14.48       | 15.75 |
| B   | 0.380  | 0.405 | 9.66        | 10.28 |
| C   | 0.160  | 0.190 | 4.07        | 4.82  |
| D   | 0.025  | 0.035 | 0.64        | 0.88  |
| F   | 0.142  | 0.147 | 3.61        | 3.73  |
| G   | 0.095  | 0.105 | 2.42        | 2.66  |
| H   | 0.110  | 0.155 | 2.80        | 3.93  |
| J   | 0.018  | 0.025 | 0.46        | 0.64  |
| K   | 0.500  | 0.562 | 12.70       | 14.27 |
| L   | 0.045  | 0.060 | 1.15        | 1.52  |
| N   | 0.190  | 0.210 | 4.83        | 5.33  |
| Q   | 0.100  | 0.120 | 2.54        | 3.04  |
| R   | 0.080  | 0.110 | 2.04        | 2.79  |
| S   | 0.020  | 0.024 | 0.508       | 0.61  |
| T   | 0.235  | 0.255 | 5.97        | 6.47  |
| U   | 0.000  | 0.050 | 0.00        | 1.27  |
| V   | 0.045  | ---   | 1.15        | ---   |
| Z   | ---    | 0.080 | ---         | 2.04  |

STYLE 1:

1. BASE
2. COLLECTOR
3. Emitter
4. COLLECTOR

STYLE 5:

1. GATE
2. DRAIN
3. SOURCE
4. DRAIN

STYLE 9:

1. GATE
2. COLLECTOR
3. Emitter
4. COLLECTOR

STYLE 2:

1. BASE
2. Emitter
3. COLLECTOR
4. Emitter

STYLE 6:

1. ANODE
2. CATHODE
3. ANODE
4. CATHODE

STYLE 10:

1. GATE
2. SOURCE
3. DRAIN
4. SOURCE

STYLE 3:

1. CATHODE
2. ANODE
3. GATE
4. ANODE

STYLE 7:

1. CATHODE
2. ANODE
3. CATHODE
4. ANODE

STYLE 11:

1. DRAIN
2. SOURCE
3. GATE
4. SOURCE

STYLE 4:

1. MAIN TERMINAL 1
2. MAIN TERMINAL 2
3. GATE
4. MAIN TERMINAL 2

STYLE 8:

1. CATHODE
2. ANODE
3. EXTERNAL TRIP/DELAY
4. ANODE

|                  |                      |                                                                                                                                                                                     |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON23085D          | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | TO-220, SINGLE GAUGE | PAGE 1 OF 1                                                                                                                                                                         |

ON Semiconductor and  are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

# MECHANICAL CASE OUTLINE

## PACKAGE DIMENSIONS

ON Semiconductor®



SCALE 1:1



### DPAK (SINGLE GAUGE) CASE 369C ISSUE F

DATE 21 JUL 2015

#### NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: INCHES.
3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3 and Z.
4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.
5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.
7. OPTIONAL MOLD FEATURE.

| DIM | INCHES |       | MILLIMETERS |       |
|-----|--------|-------|-------------|-------|
|     | MIN    | MAX   | MIN         | MAX   |
| A   | 0.086  | 0.094 | 2.18        | 2.38  |
| A1  | 0.000  | 0.005 | 0.00        | 0.13  |
| b   | 0.025  | 0.035 | 0.63        | 0.89  |
| b2  | 0.028  | 0.045 | 0.72        | 1.14  |
| b3  | 0.180  | 0.215 | 4.57        | 5.46  |
| c   | 0.018  | 0.024 | 0.46        | 0.61  |
| c2  | 0.018  | 0.024 | 0.46        | 0.61  |
| D   | 0.235  | 0.245 | 5.97        | 6.22  |
| E   | 0.250  | 0.265 | 6.35        | 6.73  |
| e   | 0.090  | BSC   | 2.29        | BSC   |
| H   | 0.370  | 0.410 | 9.40        | 10.41 |
| L   | 0.055  | 0.070 | 1.40        | 1.78  |
| L1  | 0.114  | REF   | 2.90        | REF   |
| L2  | 0.020  | BSC   | 0.51        | BSC   |
| L3  | 0.035  | 0.050 | 0.89        | 1.27  |
| L4  | ---    | 0.040 | ---         | 1.01  |
| Z   | 0.155  | ---   | 3.93        | ---   |



SIDE VIEW



BOTTOM VIEW  
ALTERNATE CONSTRUCTIONS



DETAIL A  
ROTATED 90° CW

STYLE 1:  
PIN 1. BASE  
2. COLLECTOR  
3. Emitter  
4. COLLECTOR

STYLE 2:  
PIN 1. GATE  
2. DRAIN  
3. SOURCE  
4. DRAIN

STYLE 3:  
PIN 1. ANODE  
2. CATHODE  
3. ANODE  
4. CATHODE

STYLE 4:  
PIN 1. CATHODE  
2. ANODE  
3. GATE  
4. ANODE

STYLE 5:  
PIN 1. GATE  
2. ANODE  
3. CATHODE  
4. ANODE

STYLE 6:  
PIN 1. MT1  
2. MT2  
3. GATE  
4. MT2

STYLE 7:  
PIN 1. GATE  
2. COLLECTOR  
3. Emitter  
4. COLLECTOR

STYLE 8:  
PIN 1. N/C  
2. CATHODE  
3. ANODE  
4. CATHODE

STYLE 9:  
PIN 1. ANODE  
2. CATHODE  
3. RESISTOR ADJUST  
4. CATHODE

STYLE 10:  
PIN 1. CATHODE  
2. ANODE  
3. CATHODE  
4. ANODE

### GENERIC MARKING DIAGRAM\*



IC Discrete

XXXXXX = Device Code  
A = Assembly Location  
L = Wafer Lot  
Y = Year  
WW = Work Week  
G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

### SOLDERING FOOTPRINT\*



SCALE 3:1 (mm  
inches)

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

|                  |                     |                                                                                                                                                                                     |
|------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON10527D         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | DPAK (SINGLE GAUGE) | PAGE 1 OF 1                                                                                                                                                                         |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and  are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent\\_Marking.pdf](http://www.onsemi.com/site/pdf/Patent_Marking.pdf). ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

### LITERATURE FULFILLMENT:

Email Requests to: [orderlit@onsemi.com](mailto:orderlit@onsemi.com)

ON Semiconductor Website: [www.onsemi.com](http://www.onsemi.com)

### TECHNICAL SUPPORT

#### North American Technical Support:

Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

#### Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

