| | | | | | | | | R | EVISI | ONS | | | | | | | | | | | |----------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------|-------|-----------------------------|------------------------------------|-----------------------------------------|--------------------|-----------------|---------|------------|----------|-------------------|-------------------|-----------------------|----------------------------|------------------------------------------------|-----------------------------------------------|-------------------------------|----|--| | LTR | DESCRIPTION | | | | | | | DATE (YR-MO-DA) | | DA) | APPROVED | | ) | | | | | | | | | А | Chan | ges in | accor | dance | with I | NOR 5 | 962-R | 2005-9 | 1. | | | | 91-09-24 | | | | M. A. Frye | | | | | В | Chan<br>Boiler | Changed the minimum clock period for device 02 from 45 to 40 ns<br>Boilerplate update. ksr | | | | | | 40 ns. | | 99-0 | 7-28 | | | Raymond Monnin | | in | | | | | | С | Boiler | Boilerplate update, part of 5 year review. ksr 05-09-29 | | | | | | | | Ray | ymond | Monn | in | | | | | | | | | D | Boiler | oilerplate update, part of 5 year review. ksr 10-11-10 | | | | | | Cha | arles F | . Saffl | e | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV<br>SHEET<br>REV | | | | | | | | | | | | | | | | | | | | | | SHEET<br>REV<br>SHEET | JS | | | RF\ | V | | D | D | D | D | D | D | D | D | D | D | D | D | | | | SHEET<br>REV | | | | RE\ | V<br>EET | | D 1 | D 2 | D 3 | D 4 | D 5 | D 6 | D 7 | D 8 | D 9 | D 10 | D 11 | D 12 | | | | SHEET REV SHEET REV STATU | | | | SHE | | | 1 | | | | | 6 | | 8 | 9 | 10 | 11 | 12 | | | | SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA | NDAF | CUIT | | SHE<br>PRE<br>I<br>CHE | EET<br>PARE | officer<br>DBY | 1 | | | | | 6 | 7<br>DLA L | 8<br>-AND<br>BUS, | 9<br>AND<br>OHIO | 10 | 11<br>ITIME<br>:18-39 | 12 | | | | SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA MICRO DRA THIS D AVA FOR L | ANDAF<br>OCIRO<br>AWINO<br>DRAWIN<br>AILABLE<br>JSE BY | CUIT<br>G<br>G IS<br>E<br>ALL | | SHE<br>PRE<br>I<br>CHE<br>R | EET EPARE Rick O ECKEE Raymo PROVI | officer D BY Ind Mo ED BY | onnin<br>o | 2 | 3 | MICN | 5<br>CRO | COOCIF | 7 DLA L DLUM http | AND<br>BUS,<br>p://wv | 9<br>AND<br>OHIC<br>vw.dsc | MAR 432 cc.dla. | ITIME<br>18-39<br>mil<br>Y, [ | 12<br>E<br>990<br>DIGI<br>BLE | | | | SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA MICRO DRA THIS D AVA FOR L | ANDAF<br>OCIRO<br>AWIN<br>DRAWIN<br>AILABLE<br>JSE BY | G IS<br>E<br>ALL<br>ITS<br>OF TH | E | SHE<br>PRE<br>I<br>CHE<br>R | EET EPARE Rick O ECKEE Raymo PROVI | officer D BY nd Mo ED BY iCenz | onnin<br>o | | 3 | MICN | 5<br>CRO | COOCIF | 7 DLA L DLUM http | AND<br>BUS,<br>p://wv | 9<br>AND<br>OHIC<br>vw.dsc | MAR 432 cc.dla. | ITIME<br>18-39<br>mil<br>Y, [ | 12<br>E<br>990<br>DIGI<br>BLE | | | | SHEET REV SHEET REV STATU OF SHEETS PMIC N/A STA MICRO DR THIS D AV/ FOR U DEPA AND AGE DEPARTME | ANDAF<br>OCIRO<br>AWIN<br>DRAWIN<br>AILABLE<br>JSE BY | G IS E ALL ITS OF TH | E | SHE PRE F CHE R APF D DRA | EET EPARE Rick O ECKEE Raymo PROVI | officer D BY INDED BY ICENZ B APPI 88-0 | onnin<br>o<br>ROVA | 2 | 3 | MICN<br>AR | 5<br>CRO | OCIF<br>, FILY, M | 7 DLA L DLUM http | BUS, p://wv | 9<br>AND<br>OHIC<br>vw.dsc | MAR<br>0 432<br>ec.dla.<br>MOR<br>RAM<br>C SIL | ITIME<br>118-39<br>mil<br>Y, [<br>IMA<br>_ICC | 12<br>E<br>990<br>DIGI<br>BLE | GA | | DSCC FORM 2233 APR 97 ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A. - 1.2 Part or Identifying Number (PIN). The complete PIN shall be as shown in the following example: 1.2.1 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | Circuit function | <u>t<sub>PD</sub></u> | |-------------|----------------|-------------------------|-----------------------| | 01 | 20G10 | 24 Pin Generic CMOS PLD | 40 ns | | 02 | 20G10 | 24 Pin Generic CMOS PLD | 30 ns | 1.2.2 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835, and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|--------------------------------------| | K | GDFP2-F24 or CDFP3-F24 | 24 | flat package | | L | GDIP3-T24 or CDIP4-T24 | 24 | dual-in-line package | | 3 | CQCC1-N28 | 28 | square leadless chip carrier package | - 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A. - 1.3 Absolute maximum ratings. | Supply voltage range | -0.5 V dc to +7.0 V dc | |---------------------------------------------------------|------------------------| | DC voltage applied to Outputs in High Z | | | state range | -0.5 V dc to +7.0 V dc | | DC Input voltage | -3.0 V dc to +7.0 V dc | | DC program voltage | +14.0 V dc | | Maximum power dissipation 1/ | 1.0 W | | Lead temperature (soldering, 10 seconds) | +260°C | | Thermal resistance, junction-to-case ( $\Theta_{JC}$ ): | See MIL-STD-1835 | | Junction temperature (T <sub>J</sub> ) <u>2</u> / | +150°C | | Storage temperature range | -65°C to +150°C | | Temperature under bias range | -55°C to +125°C | # 1.4 Recommended operating conditions. | Supply voltage range (VCC) | +4.5 V dc to +5.5 V dc | |----------------------------------------------------|------------------------| | Ground voltage (GND) | 0 V dc | | High level input voltage range (VIH) | 2.0 V dc to VCC | | Low level input voltage range (V <sub>IL</sub> ) | -0.5 V dc to +0.8 V dc | | Case operating temperature range (T <sub>C</sub> ) | -55°C to +125°C | - $\underline{1}$ / Must withstand the added $P_D$ due to short circuit test (e.g., $I_{OS}$ ). - 2/ Maximum junction temperature may be increased to 175°C during burn-in and steady state life. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 2 | #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. ### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="https://assist.daps.dla.mil/quicksearch/">https://assist.daps.dla.mil/quicksearch/</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u> The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturer's approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein. - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.2 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 <u>Truth table (unprogrammed devices)</u>. The truth table for unprogrammed devices shall be as specified on figure 2. - 3.2.4 Programmed devices. The truth table for programmed devices shall be specified by an altered item drawing. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, Appendix A. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 3 | - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change</u>. Notification of change to DLA Land and Maritime -VA shall be required for any change that affects this drawing. - 3.9 <u>Verification and review</u>. DLA Land and Maritime, DLA Land and Maritime 's agent and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. #### 4. VERIFICATION - 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test (method 1015 of MIL-STD-883). - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or procuring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 ( $C_{IN}$ and $C_{OUT}$ measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance. - d. For unprogrammed devices, a sample shall be selected to satisfy programmability requirements prior to performing subgroups 9, 10, and 11. Twelve devices shall be submitted to programming (see 4.4). If more than two devices fail to program, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 24 total devices with no more than 4 total device failures allowed. - e. For unprogrammed devices, 10 devices from the programmability sample shall be submitted to the requirements of group A, subgroups 9, 10, and 11. If more than two devices fail, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 20 total devices with no more than 4 total device failures allowable. - f. Subgroups 7 and 8 shall consist of verifying the pattern specified. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 4 | | Test | Test Symbol Condition | | | Device | Group A | Limits | | Unit | |--------------------------------------------|---------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------|--------------------|----------------|-----------------|--------------| | | | 4.5 V ≤ \ | $\Gamma_{C} \le +125^{\circ}C$<br>$V_{CC} \le 5.5 \text{ V}$<br>erwise specified | type | sub-groups | <br> Min<br> | <br> Max<br> | <br> <br> | | Output high voltage | <br> Vон<br> | V <sub>CC</sub> = 4.5 V, I <sub>0</sub><br> V <sub>IN</sub> = V <sub>IH</sub> or V | | AII<br> | <br> 1,2,3<br> | <br> 2.4<br> | | <br> V<br> | | Output low voltage | <br> Vol | V <sub>CC</sub> = 4.5 V, I <sub>0</sub> | ~ — | All | 1,2,3 | | 0.5 | <br> V<br> | | Input high voltage 1/ | <br> VIH<br> | | | <br> All | 1,2,3 | 2.0 | | <br> V<br> | | Input low voltage 1/ | VIL | | | All | 1,2,3 | <br> <br> | 0.8 | <br> V<br> | | Input current | <br> IIX | <br> V <sub>IN</sub> = 5.5 V to | GND | <br> All | 1,2,3 | <br> -10<br> | 10 | <br> μΑ<br> | | Output leakage current | <br> I <sub>OZ</sub><br> | V <sub>CC</sub> = 5.5 V<br> V <sub>OUT</sub> = 5.5 V and GND | | <br> All<br> | 1,2,3 | <br> -100<br> | <br> + 100<br> | <br> μΑ<br> | | Output short circuit current 2/3/ | los | V <sub>CC</sub> = 5.5 V, V <sub>OUT</sub> = 0.5 V | | All | 1,2,3 | | -90 | mA | | Power supply current | Icc | V <sub>CC</sub> = 5.5 V, I <sub>0</sub> | V <sub>CC</sub> = 5.5 V, I <sub>OUT</sub> = 0 mA | | <br> 1,2,3<br> | | <br> 80<br> | <br> mA<br> | | Input capacitance | C <sub>IN</sub> | f = 1.0 Mhz<br>T <sub>A</sub> = +25°C | <br> V <sub>IN</sub> = 0.0 V<br> | <br> <br>_ All | 4 | <br> <br> | 10 | <br> pF<br> | | Output capacitance | <br> C <sub>OUT</sub><br> | VCC = 5.0V<br> (see 4.3.1c) | <br> V <sub>OUT</sub> = 0.0 V<br> | <br> <br> | <br> <br> | <br> <br> | <br> 10<br> | <br> pF<br> | | Functional tests | | See 4.3.1d<br> V <sub>IL</sub> = 0.0 V, V <sub>II</sub> | <sub>H</sub> = 3.0 V | <br> All | 7, 8 | | | <br> <br> | | Input or feedback to non-registered output | t <sub>PD</sub> | | | 01 | 9,10,11 | | 40 | ns | | 4/ | | | | 02 | | | 30 | | | Input to output enable 3/ 4/ | <br> t <sub>EA</sub><br> | | | 01 | <br>_ 9,10,11<br> | | 40 | <br> ns<br> | | See footnotes at end of table | <del></del><br>e. | 1 | | <u> </u> | 1 | 1 | 1 30 | <del> </del> | | STA<br>MICROCIRO | NDARD<br>CUIT DRAV | VING | SIZE<br><b>A</b> | | | | 5962 | -88637 | | DLA LAND A | | | | REVIS | SION LEVEL<br>D | - | SHEET | 5 | | TARIFI | Flectrical | nerformance | characteristics | - Continued | |--------|------------|-------------|-----------------|-------------| | | | | | | | Test | Symbol | Conditions | Device | Group A | Limits | 3 | Unit | |---------------------------------|------------------|--------------------------------------------------------------------------------------------------|--------|----------------------------|---------------|---------------|--------------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | type | sub-groups | <br> Min<br> | <br> Max<br> | <br> <br> | | Input to output disable 3/ 5/ | t <sub>ER</sub> | | 01 | <br> 9,10,11 <sub> </sub> | | 40 | l<br>ns | | <u> </u> | 1 1 | | 02 | | | 30 | | | OE to output enabled <u>5</u> / | | | All | 9,10,11 | | 25 | <br> ns<br> | | OE to output disabled 3/ 5/ | t <sub>PXZ</sub> | | All | 9,10,11 | | 25 | ns | | Clock to output | t <sub>co</sub> | | 01 | 9,10,11 | | 25 | ns | | <u>4</u> / | | | 02 | | | 20 | | | Input or feedback setup | t <sub>s</sub> | | 01 | 9,10,11 | 35 | | │<br>∐ ns | | time <u>4</u> / | | | 02 | | 20 | | | | Hold time 4/ | t <sub>H</sub> | | All | 9,10,11 | 0 | | ns | | Clock period 3/ 4/ | t <sub>P</sub> | | 01 | 9,10,11 | 60 | | ns | | | | | 02 | | 40 | <u> </u> | | | Clock width 3/ 4/ | t <sub>W</sub> | | 01 | 9,10,11 | 25 | <br> | ns | | | | | 02 | | 20 | | | | Maximum frequency 3/ 4/ | f <sub>MAX</sub> | | 01 | 9,10,11 | | 16.5 | │<br>∐ MHz | | <u> </u> | | | 02 | | | 25 | | <sup>1/</sup> These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. - 2/ For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed one second. - 3/ If not tested, shall be guaranteed to the values specified in table I. - $\underline{4}/$ AC tests are performed with input rise and fall times of 5 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, output loading of the specified $I_{OL}/I_{OH}$ and 50 pF load capacitance. (See figures 3a and 4). - 5/ Transition is measured at steady state high level -500 mV or steady state low level +500 mV on the output from the 1.5 V level on the input and 5 pF load capacitance. (See figures 3b and 4). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 6 | | <b>.</b> . | Ter | minal | |------------|----------|----------| | Device | 01 | , 02 | | Case | K, L | 3 | | Terminal | | | | number | | | | 1 | CP/I | CP/I | | 2 | I | 1 | | 3 | I | 1 | | 4 | I | NC | | 5 | I | 1 | | 6 | I | I | | 7 | 1 | 1 | | 8 | I | 1 | | 9 | I | 1 | | 10 | I | 1 | | 11 | I | NC | | 12 | GND | I | | 13 | I/ OE | 1 | | 14 | I/O | GND | | 15 | I/O | I/ OE | | 16 | I/O | I/O | | 17 | I/O | I/O | | 18 | I/O | NC | | 19 | I/O | I/O | | 20 | I/O | I/O | | 21 | I/O | I/O | | 22 | I/O | I/O | | 23 | I/O | I/O | | 24 | $V_{CC}$ | I/O | | 25 | | NC | | 26 | | I/O | | 27 | | I/O | | 28 | | $V_{CC}$ | FIGURE 1. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 7 | | | Truth table | | | | | | | | | | | | | | | | | | | | | |------------|-------------|---|---|---|---|---|---|---|---|---|-------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Input pins | | | | | | | | | | | Outpu | ıt pins | 3 | | | | | | | | | | CP/I | I/ OE | _ | _ | I | I | I | I | I | I | I | I | I/O | Х | Х | Х | Χ | Χ | Х | Х | Χ | Χ | Χ | Χ | Χ | Z | Z | Z | Z | Z | Z | Z | Z | Z | Z | # NOTES: Z = 3-state X = Don't care FIGURE 2. Truth table (unprogrammed). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 8 | FIGURE 3a. Output load circuit (CL = 50 pF) FIGURE 3b. Output load circuit (CL = 5 pF) | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 9 | FIGURE 4. Switching waveforms. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 10 | TABLE II. Electrical test requirements. | MIL-STD-883 test requirements | Subgroups (in accordance with method 5005, table I) | |-------------------------------------------------------------------------|-----------------------------------------------------| | Interim electrical parameters (method 5004) | | | Final electrical test parameters (method 5004) for programmed devices | 1*,2,3,7*,8A, | | Final electrical test parameters (method 5004) for unprogrammed devices | <br> 1*,2,3,7*,8A,8B<br> | | Group A test requirements (method 5005) | 1,2,3,4**,7***,8A***,<br>8B***,9,10,11 | | Group C and D end-point electrical parameters (method 5005) | 2,3,7,8A,8B | - 1/ Any or all subgroups may be combined when using high speed testers. - \* PDA applies to subgroups 1 and 7. - \*\* For subgroup 4, see 4.3.1c - \*\*\* See 4.3.1f. # 4.3.2 Groups C and D inspections. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or procuring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - (2) $T_A = +125$ °C, minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - (4) All devices shall be programmed with a pattern that assures all inputs and I/O's are dynamically switched. - c. For quality conformance inspections, the programmability sample (see 4.3.1e) shall be included in the subgroup 1 test. - 4.4 <u>Programming procedures</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available to the user on request. - 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 11 | #### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.4 <u>Record of users</u>. Military and industrial users shall inform DLA Land and Maritime when a system application requires configuration control and the applicable SMD. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DLA Land and Maritime -VA, telephone (614) 692-0544. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime -VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime -VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-88637 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 12 | #### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 10-11-10 Approved sources of supply for SMD 5962-88637 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime -VA. This information bulletin is superseded by the next dated revisions of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>. | Standardized military drawing PIN 1/ | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |--------------------------------------|--------------------------|-------------------------------------| | 5962-8863701KA | 0C7V7 | PLDC20G10-40KMB | | 5962-8863701LA | 0C7V7 | PLDC20G10-40DMB | | 5962-88637013A | 0C7V7 | PLDC20G10-40LMB | | 5962-8863702KA | 0C7V7 | PLDC20G10-30KMB | | 5962-8863702LA | 0C7V7 | PLDC20G10-30DMB | | 5962-88637023A | 0C7V7 | PLDC20G10-30LMB | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the vendor to determine its availability. - <u>2/</u> <u>Caution.</u> Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE Vendor name number and address 0C7V7 QP Semiconductor 2945 Oakmead Village Court Santa Clara, CA 95051 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.