LMV341, LMV342, LMV344 SLOS447I - SEPTEMBER 2004-REVISED MAY 2016 # LMV34x Rail-to-Rail Output CMOS Operational Amplifiers With Shutdown #### **Features** - 2.7-V and 5-V Performance - Rail-to-Rail Output Swing - Input Bias Current: 1 pA (Typical) - Input Offset Voltage: 0.25 mV (Typical) - Low Supply Current: 100 µA (Typical) - Low Shutdown Current: 45 pA (Typical) - Gain Bandwidth of 1 MHz (Typical) - Slew Rate: 1 V/µs (Typical) - Turnon Time From Shutdown: 5 µs (Typical) - Input Referred Voltage Noise (at 10 kHz): 20 nV/√Hz - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (HBM) - 750-V Charged-device model (CDM) #### Applications - Cordless and Cellular Phones - Consumer Electronics (Laptops, PDAs) - Audio Preamplifiers for Voice - Portable, Battery-Powered Electronic Equipment - Supply-Current Monitoring - **Battery Monitoring** - **Buffers** - **Filters** - **Drivers** ## 3 Description The LMV34x devices are single, dual, and quad CMOS operational amplifiers, respectively, with low voltage, low power, and rail-to-rail output swing capabilities. The PMOS input stage offers an ultra-low input bias current of 1 pA (typical) and an offset voltage of 0.25 mV (typical). The single-supply amplifier is designed specifically for low-voltage (2.7 V to 5 V) operation, with a wide common-mode input voltage range that typically extends from -0.2 V to 0.8 V from the positive supply rail. The LMV341 (single) also offers a shutdown (SHDN) pin that can be used to disable the device. In shutdown mode, the supply current is reduced to 33 nA (typical). Additional features of the family are a 20-nV/ $\sqrt{\text{Hz}}$ voltage noise at 10 kHz, 1-MHz unity-gain bandwidth, 1-V/µs slew rate, and 100-µA current consumption per channel. Offered in both the SOT-23 and smaller SC70 packages, the LMV341 is suitable for the most spaceconstraint applications. The LMV342 dual device is offered in the standard SOIC and VSSOP packages. An extended industrial temperature range from -40°C to 125°C makes these devices suitable in a wide variety of commercial and industrial environments. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | | | | | |-------------|------------|-------------------|--|--|--|--|--|--| | LMV341IDCK | SC70 (6) | 2.00 mm × 1.25 mm | | | | | | | | LMV341IDBV | SOT-23 (6) | 2.90 mm ×1.60 mm | | | | | | | | LMV342ID | SOIC (8) | 4.90 mm × 3.91 mm | | | | | | | | LMV342IDGK | VSSOP (8) | 3.00 mm × 3.00 mm | | | | | | | | LMV344ID | SOIC (14) | 8.65 mm × 3.91 mm | | | | | | | | LMV344IPW | TSSOP (14) | 5.00 mm × 4.40 mm | | | | | | | <sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet. #### Sample-and-Hold Circuit #### **Table of Contents** | 1 | Features 1 | 7.2 Functional Block Diagram | 14 | |---|--------------------------------------------------------|-----------------------------------------|----| | 2 | Applications 1 | 7.3 Feature Description | 14 | | 3 | Description 1 | 7.4 Device Functional Modes | 14 | | 4 | Revision History2 | 8 Application and Implementation | 15 | | 5 | Pin Configuration and Functions | 8.1 Application Information | 15 | | 6 | Specifications | 8.2 Typical Application | 15 | | U | 6.1 Absolute Maximum Ratings | 9 Power Supply Recommendations | 16 | | | 6.2 ESD Ratings | 10 Layout | 17 | | | 6.3 Recommended Operating Conditions | 10.1 Layout Guidelines | | | | 6.4 Thermal Information | 10.2 Layout Examples | 17 | | | 6.5 Electrical Characteristics: V <sub>+</sub> = 2.7 V | 11 Device and Documentation Support | | | | 6.6 Electrical Characteristics: V <sub>+</sub> = 5 V | 11.1 Related Links | | | | 6.7 Shutdown Characteristics: V <sub>+</sub> = 2.7 V | 11.2 Community Resources | 18 | | | 6.8 Shutdown Characteristics: V <sub>+</sub> = 5 V | 11.3 Trademarks | 18 | | | 6.9 Typical Characteristics8 | 11.4 Electrostatic Discharge Caution | 18 | | 7 | Detailed Description | 11.5 Glossary | 18 | | • | 7.1 Overview | 12 Mechanical, Packaging, and Orderable | | | | 7.1 Overview14 | Information | 18 | | | | | | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision H (June 2012) to Revision I **Page** Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. # 5 Pin Configuration and Functions 3 IN- Pin Functions: LMV341 4 OUT | PIN | | 1/0 | DECORIDATION | | | | | | |----------------|--------------|-----|---------------------------------|--|--|--|--|--| | NAME | SOT-23, SC70 | 1/0 | DESCRIPTION | | | | | | | IN+ | 1 | I | Noninverting input on channel 1 | | | | | | | IN- | 3 | I | Inverting input on channel 1 | | | | | | | OUT | 4 | 0 | Output on channel 1 | | | | | | | GND | 2 | _ | Ground | | | | | | | SHDN | 5 | I | Shutdown active low | | | | | | | V <sub>+</sub> | 6 | _ | Positive power supply | | | | | | #### D or DGK Package 8-Pin SOIC or VSSOP Top View 0 ٧, 10UT 8 7 2 2OUT 1IN-1IN+ 3 6 2IN-GND 5 2IN+ ### Pin Functions: LMV342 | PIN | | 1/0 | DESCRIPTION | | | |----------------|-------------|-----|---------------------------------|--|--| | NAME | SOIC, VSSOP | 1/0 | DESCRIPTION | | | | 1IN+ | 3 | I | Noninverting input on channel 1 | | | | 1IN- | 2 | I | Inverting input on channel 1 | | | | 1OUT | 1 | 0 | Output on channel 1 | | | | 2IN+ | 5 | I | Noninverting input on channel 2 | | | | 2IN- | 6 | I | Inverting input on channel 2 | | | | 2OUT | 7 | 0 | Output on channel 2 | | | | GND | 4 | _ | Ground | | | | V <sub>+</sub> | 8 | _ | Positive power supply | | | Product Folder Links: LMV341 LMV342 LMV344 Copyright © 2004–2016, Texas Instruments Incorporated Submit Documentation Feedback #### Pin Functions: LMV344 | | PIN | | | |----------------|-------------|-----|---------------------------------| | NAME | SOIC, TSSOP | I/O | DESCRIPTION | | 1IN+ | 3 | I | Noninverting input on channel 1 | | 1IN- | 2 | I | Inverting input on channel 1 | | 1OUT | 1 | 0 | Output on channel 1 | | 2IN+ | 5 | I | Noninverting input on channel 2 | | 2IN- | 6 | I | Inverting input on channel 2 | | 2OUT | 7 | 0 | Output on channel 2 | | 3IN+ | 10 | I | Noninverting input on channel 3 | | 3IN- | 9 | I | Inverting input on channel 3 | | 3OUT | 8 | 0 | Output on channel 3 | | 4IN+ | 12 | I | Noninverting input on channel 4 | | 4IN- | 13 | I | Inverting input on channel 4 | | 4OUT | 14 | 0 | Output on channel 4 | | GND | 11 | _ | Ground | | V <sub>+</sub> | 4 | _ | Positive power supply | ## 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MI | N | MAX | UNIT | |------------------|----------------------------------------|----|---|----------------|------| | V <sub>+</sub> | Supply voltage <sup>(2)</sup> | -0 | 3 | 5.5 | V | | V <sub>ID</sub> | Differential input voltage (3) | | | ±5.5 | V | | VI | Input voltage (either input) | -0 | 3 | 5.5 | V | | Vo | Output voltage | -0 | 3 | $V_{CC} + 0.3$ | V | | TJ | Operating virtual junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -6 | 5 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Submit Documentation Feedback Copyright © 2004–2016, Texas Instruments Incorporated <sup>(2)</sup> All voltage values (except differential voltages) are with respect to the network GND. <sup>(3)</sup> Differential voltages are at IN+ with respect to IN-. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------------------|-------|------| | | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±750 | V | - JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions | | | MIN | MAX | UNIT | |----------------|------------------------------------------|-----|-----|------| | V <sub>+</sub> | Supply voltage (single-supply operation) | 2.5 | 5.5 | V | | $T_A$ | Operating free-air temperature | -40 | 125 | °C | #### 6.4 Thermal Information | THERMAL METRIC <sup>(1)</sup> | | LMV342 | LMV344 | LMV341 | | LMV342 LMV34 | | | |-------------------------------|------------------------------------------------|----------|---------|---------------------------|--------|----------------|---------------|------| | | | D (SOIC) | | DBV DCK<br>(SOT-23) (SC70 | | DGK<br>(VSSOP) | PW<br>(TSSOP) | UNIT | | | | 8 PINS | 14 PINS | 6 PINS | 6 PINS | 8 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) (3) | 123.9 | 88.7 | 193.4 | 196.8 | 192.3 | 118 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 70.2 | 49 | 145.6 | 82.4 | 78.2 | 46.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 64.1 | 43 | 44.1 | 95.2 | 112.6 | 59.7 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 25 | 16.9 | 34.1 | 1.8 | 15.2 | 5.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 63.6 | 42.7 | 43.4 | 93.2 | 111.2 | 59.1 | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application - Maximum power dissipation is a function of $T_J(max)$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is $P_D = (T_J(max) T_A)/R_{\theta JA}$ . Operating at the absolute maximum $T_J$ of 150°C can affect reliability. The package thermal impedance is calculated in accordance with JESD 51-7. ### 6.5 Electrical Characteristics: $V_{+} = 2.7 \text{ V}$ $V_{+}$ = 2.7 V, GND = 0 V, $V_{IC}$ = $V_{O}$ = $V_{+}/2$ , $R_{L}$ > 1 M $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------|---------------------------------------------------------|-------------------------------------------------------|----------------|-----|--------------------|-----|-------| | V | Input offset voltage | | 25°C | | 0.25 | 4 | mV | | V <sub>IO</sub> | input onset voltage | | Full range | | | 4.5 | IIIV | | $\alpha_{VIO}$ | Average temperature coefficient of input offset voltage | | Full range | | 1.7 | | μV/°C | | | | | 25°C | | 1 | 120 | ~ ^ | | $I_{IB}$ | Input bias current | | -40°C to 85°C | | | 250 | рA | | | | | -40°C to 125°C | | | 3 | nA | | I <sub>IO</sub> | Input offset current | | 25°C | | 6.6 | | fA | | CMDD | Common-mode rejection ratio | 0 ≤ V <sub>ICR</sub> ≤ 1.7 V | 25°C | 56 | 80 | | 40 | | CMRR | | 0 ≤ V <sub>ICR</sub> ≤ 1.6 V | Full range | 50 | | | dB | | le. | Cumply valtage valenties vatio | 271/21/251/ | 25°C | 65 | 82 | | dB | | k <sub>SVR</sub> | Supply-voltage rejection ratio | $2.7 \text{ V} \leq \text{V}_{+} \leq 5 \text{ V}$ | Full range | 60 | | | UD | | \ / | Common-mode input voltage | Lower range, CMRR ≥ 50 dB | 25°C | | -0.2 | 0 | | | $V_{ICR}$ | range | Upper range, CMRR ≥ 50 dB | 25°C | 1.7 | 1.9 | | V | | | | D 40 k0 to 4 25 V | 25°C | 78 | 113 | | | | ^ | 1i (2) | $R_L = 10 \text{ k}\Omega \text{ to } 1.35 \text{ V}$ | Full range | 70 | | | 40 | | $A_V$ | Large-signal voltage gain (2) | D 2 k0 to 4 25 V | 25°C | 72 | 103 | | dB | | | | $R_L = 2 k\Omega$ to 1.35 V | Full range | 64 | | | | Typical values represent the most likely parametric norm. GND + $0.2 \text{ V} \le \text{V}_0 \le \text{V}_+ - 0.2 \text{ V}$ Submit Documentation Feedback ## Electrical Characteristics: V<sub>+</sub> = 2.7 V (continued) $V_{+}$ = 2.7 V, GND = 0 V, $V_{IC}$ = $V_{O}$ = $V_{+}/2$ , $R_{L}$ > 1 M $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDIT | IONS | T <sub>A</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------|--------------------------------|-------------------------------------------------------|-------------------|----------------|-----|--------------------|-----|--------------------| | | | | L ove lovel | 25°C | | 24 | 60 | | | | | D 240 to 425 V | Low level | Full range | | | 95 | | | | | $R_L = 2 k\Omega$ to 1.35 V | High level | 25°C | | 26 | 60 | | | \/ - | Output swing | | nigh level | Full range | | | 95 | mV | | Vo | (delta from supply rails) | | Low level | 25°C | | 5 | 30 | IIIV | | | | $R_L = 10 \text{ k}\Omega \text{ to } 1.35 \text{ V}$ | LOW level | Full range | | | 40 | | | | | KL = 10 K22 to 1.55 V | High level | 25°C | | 5.3 | 30 | | | | | | riigirievei | Full range | | | 40 | | | laa | Supply current (per channel) | 25°C | 25°C | | 100 | 170 | μA | | | Icc | Supply current (per channel) | | | Full range | | | 230 | μΛ | | | | Sourcing | LMV341,<br>LMV342 | 25°C 18 | 32 | | | | | los | Output short-circuit current | | LMV344 | | 18 | 24 | | mA | | | | Sinking | | | 15 | 24 | | | | SR | Slew rate | $R_L = 10 \text{ k}\Omega^{(3)}$ | | 25°C | | 1 | | V/µs | | GBM | Unity-gain bandwidth | $R_L = 10 \text{ k}\Omega, C_L = 200$ | pF | 25°C | | 1 | | MHz | | $\Phi_{m}$ | Phase margin | $R_L = 100 \text{ k}\Omega$ | | 25°C | | 72 | | 0 | | $G_m$ | Gain margin | $R_L = 100 \text{ k}\Omega$ | | 25°C | | 20 | | dB | | $V_n$ | Equivalent input noise voltage | f = 1 kHz | | 25°C | | 40 | | nV/√ <del>Hz</del> | | In | Equivalent input noise current | f = 1 kHz | | 25°C | | 0.001 | | pA/√ <del>Hz</del> | | THD | Total harmonic distortion | | <b>.</b> | 25°C | | 0.017% | | | <sup>(3)</sup> Connected as voltage follower with 2-V<sub>PP</sub> step input. Number specified is the slower of the positive and negative slew rates. ### 6.6 Electrical Characteristics: V<sub>+</sub> = 5 V $\rm V_{+} = 5~V,~GND = 0~V,~V_{IC} = V_{O} = V_{+}/2,~R_{L} > 1~M\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------------------------|---------------------------------------------------------|------------------------------------------------------|----------------|-----|--------------------|-----|-------| | V | Input offset voltage | | 25°C | · · | 0.25 | 4 | mV | | α <sub>VIO</sub> $I_{IB}$ $I_{IO}$ | input onset voltage | | Full range | | | 4.5 | IIIV | | $\alpha_{\text{VIO}}$ | Average temperature coefficient of input offset voltage | | Full range | | 1.9 | | μV/°C | | | | | 25°C | | 1 | 200 | ~ ^ | | $I_{IB}$ | Input bias current | | -40°C to 85°C | | | 375 | pA | | | | | -40°C to 125°C | | | 5 | nA | | I <sub>IO</sub> | Input offset current | | 25°C | | 6.6 | | fA | | CMDD | Common-mode rejection ratio | 0 ≤ V <sub>ICR</sub> ≤ 4 V | 25°C | 56 | 86 | | 10 | | CIVIRR | | 0 ≤ V <sub>ICR</sub> ≤ 3.9 V | Full range | 50 | | | dB | | le. | 0 1 1 1 1 1 | 271/21/251/ | 25°C | 65 | 82 | | dB | | k <sub>SVR</sub> | Supply-voltage rejection ratio | $2.7 \text{ V} \leq \text{V}_{+} \leq 5 \text{ V}$ | Full range | 60 | | | uБ | | | Common-mode input | Lower range, CMRR ≥ 50 dB | 25°C | | -0.2 | 0 | V | | $V_{ICR}$ | voltage range | Upper range, CMRR ≥ 50 dB | 25°C | 4 | 4.2 | | V | | | | D 401045 05V | 25°C | 78 | 116 | | | | ^ | 1i (2) | $R_L = 10 \text{ k}\Omega \text{ to } 2.5 \text{ V}$ | Full range | 70 | | | 40 | | $A_V$ | Large-signal voltage gain (2) | D 240 to 25 V | 25°C | 72 | 107 | | dB | | | | $R_L = 2 k\Omega$ to 2.5 V | Full range | 64 | | | | <sup>(1)</sup> Typical values represent the most likely parametric norm. Submit Documentation Feedback Copyright © 2004–2016, Texas Instruments Incorporated Product Folder Links: LMV341 LMV342 LMV344 <sup>(2)</sup> $\overrightarrow{GND} + 0.2 \text{ V} \le \overrightarrow{V_0} \le \overrightarrow{V_+} - 0.2 \text{ V}$ # Electrical Characteristics: $V_{+} = 5 \text{ V (continued)}$ $V_{+} = 5 \text{ V}$ , GND = 0 V, $V_{IC} = V_{O} = V_{+}/2$ , $R_{L} > 1 \text{ M}\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDIT | TIONS | T <sub>A</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------|--------------------------------|------------------------------------------------------------------|-------------------|----------------|-----|--------------------|-----|--------------------| | | | | Low level | 25°C | | 32 | 60 | | | | | D 240 to 25 V | Low level | Full range | | | 95 | | | | | $R_L = 2 k\Omega$ to 2.5 V | High level | 25°C | | 34 | 60 | | | \/ | Output swing | | riigirievei | Full range | | | 95 | mV | | Vo | (delta from supply rails) | | Low level | 25°C | | 7 | 30 | mv | | | | $R_1 = 10 \text{ k}\Omega \text{ to } 2.5 \text{ V}$ | Low level | Full range | | | 40 | | | | | KL = 10 KΩ 10 2.5 V | High level | 25°C | | 7 | 30 | | | | | | | Full range | | | 40 | | | | Supply current (per channel) | | 25°C | | 107 | 200 | | | | I <sub>CC</sub> | Supply current (per channel) | | Full range | | | 260 | μA | | | | | Sourcing | LMV341,<br>LMV342 | | 85 | 113 | | | | los | Output short-circuit current | | LMV344 | 25°C | 85 | 113 | | mA | | | | Sinking | | 50 | 75 | | | | | SR | Slew rate | $R_L = 10 \text{ k}\Omega^{(3)}$ | | 25°C | | 1 | | V/µs | | GBM | Unity-gain bandwidth | $R_L = 10 \text{ k}\Omega, C_L = 200$ | pF | 25°C | | 1 | | MHz | | $\Phi_{m}$ | Phase margin | $R_L = 100 \text{ k}\Omega$ | | 25°C | | 70 | | 0 | | G <sub>m</sub> | Gain margin | $R_L = 100 \text{ k}\Omega$ | | 25°C | | 20 | | dB | | V <sub>n</sub> | Equivalent input noise voltage | f = 1 kHz | | 25°C | | 39 | | nV/√ <del>Hz</del> | | In | Equivalent input noise current | f = 1 kHz | | 25°C | | 0.001 | | pA/√ <del>Hz</del> | | THD | Total harmonic distortion | $f = 1 \text{ kHz}, A_V = 1,$<br>$R_L = 600 \Omega, V_I = 1 V_P$ | P | 25°C | | 0.012% | | | <sup>(3)</sup> Connected as voltage follower with 2-V<sub>PP</sub> step input. Number specified is the slower of the positive and negative slew rates. ### 6.7 Shutdown Characteristics: V<sub>+</sub> = 2.7 V $V_{+} = 2.7 \text{ V}$ , GND = 0 V, $V_{IC} = V_{O} = V_{+}/2$ , $R_{L} > 1 \text{ M}\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|-----|-------|------|------| | | Supply ourrent in abutdown mode | V - 0 V | 25°C | | 0.045 | 1000 | nA | | ICC(SHDN) | Supply current in shutdown mode | $V_{SD} = 0 V$ | Full range | | | 1.5 | μΑ | | t <sub>(on)</sub> | Amplifier turnon time | | 25°C | | 5 | | μs | | V | Danish and all all all all and a second a second and a second and a second and a second and a second and a second and a second and | ON mode | 25°C | 2.4 | | 2.7 | V | | $V_{SD}$ | Recommended shutdown pin voltage range | Shutdown mode | 25 C | 0 | | 0.8 | V | # 6.8 Shutdown Characteristics: $V_{+} = 5 \text{ V}$ $\rm V_{+} = 5~V,~GND = 0~V,~V_{IC} = V_{O} = V_{+}/2,~R_{L} > 1~M\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|-----|-------|-----|------| | | Supply ourrent in abutdown made | V - 0 V | 25°C | | 0.033 | 1 | | | ICC(SHDN) | Supply current in shutdown mode | $V_{SD} = 0 V$ | Full range | | | 1.5 | μA | | t <sub>(on)</sub> | Amplifier turnon time | | 25°C | | 5 | | μs | | V | Danish and all all all all and a second a second and a second and a second and a second and a second a second and a second and a second and a second and a second and a second and | ON mode | 25°C | 4.5 | | 5 | \/ | | $V_{SD}$ | Recommended shutdown pin voltage range | Shutdown mode | 25 0 | 0 | | 8.0 | ٧ | Submit Documentation Feedback ### 6.9 Typical Characteristics Product Folder Links: LMV341 LMV342 LMV344 Submit Documentation Feedback Product Folder Links: LMV341 LMV342 LMV344 Product Folder Links: LMV341 LMV342 LMV344 Submit Documentation Feedback Product Folder Links: LMV341 LMV342 LMV344 Product Folder Links: LMV341 LMV342 LMV344 Submit Documentation Feedback ## 7 Detailed Description #### 7.1 Overview The LMV34x devices are precision operational amplifiers with CMOS inputs for very low input bias current. Output is rail-to-rail and input common-mode includes ground. LMV341 has a shutdown mode for very low supply current. #### 7.2 Functional Block Diagram #### 7.3 Feature Description ## 7.3.1 PMOS Input Stage PMOS Input Stage supports a lower input range that includes ground. Upper range limit is $V_+ - 1 V$ . #### 7.3.2 CMOS Output Stage The CMOS drain output topology allows rail-to-rail output swing. #### 7.3.3 Shutdown LMV341 includes a shutdown pin. During shutdown, $I_{CC}$ is nearly zero and the output becomes high impedance. The typical turnon time coming out of shutdown is 5 $\mu$ s. Product Folder Links: LMV341 LMV342 LMV344 #### 7.4 Device Functional Modes The LMV34x devices have two modes of operation: - Normal operation when SHDN pin is at V<sub>+</sub> level or the SHDN pin is not present - Shutdown mode when SHDN is at GND level; I<sub>CC</sub> is very low and output is high impedance. Submit Documentation Feedback Copyright © 2004–2016, Texas Instruments Incorporated ## **Application and Implementation** #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information LMV34x devices have rail-to-rail output and input range from ground to VCC - 1 V. CMOS inputs provide very low input current. Shutdown capability is an option in dual amplifier version. Operation from 2.5-V to 5.5-V is possible. ### 8.2 Typical Application A typical application for an operational amplifier in an inverting amplifier. This amplifier takes a positive voltage on the input, and makes it a negative voltage of the same magnitude. In the same manner, it also makes negative voltages positive. Copyright © 2016, Texas Instruments Incorporated Figure 37. Application Schematic #### 8.2.1 Design Requirements The supply voltage must be chosen such that it is larger than the input voltage range and output range. For instance, this application scales a signal of ±0.5 V to ±1.8 V. Setting the supply at ± 2 V is sufficient to accommodate this application. The supplies can power up in any order; however, neither supply can be of opposite polarity relative to ground at any time; otherwise, a large current can flow though the input ESD diodes. To limit current in such an occurrence, TI highly recommends adding a series resistor to the grounded input. Vsup+ must be more positive than Vsup- at all times; otherwise, a large reverse supply current may flow. #### 8.2.2 Detailed Design Procedure Determine the gain required by the inverting amplifier using Equation 1 and Equation 2. $$A_{v} = \frac{VOUT}{VIN} \tag{1}$$ $$A_v = \frac{1.8}{-0.5} = -3.6 \tag{2}$$ Once the desired gain is determined, choose a value for RI or RF. Choosing a value in the $k\Omega$ range is desirable because the amplifier circuit uses currents in the mA range. This ensures the part does not draw too much current. For this example, choose 10 k $\Omega$ for RI, which means 36 k $\Omega$ is used for RF. This was determined by Equation 3. Product Folder Links: LMV341 LMV342 LMV344 $$A_v = -\frac{RF}{RI} \tag{3}$$ Submit Documentation Feedback ## **Typical Application (continued)** ### 8.2.3 Application Curve Figure 38. Input and Output Voltages of the Inverting Amplifier ## 9 Power Supply Recommendations #### **CAUTION** Supply voltages larger than 5.5~V for a single supply can permanently damage the device (see the *Absolute Maximum Ratings*). Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. Product Folder Links: LMV341 LMV342 LMV344 ## 10 Layout ### 10.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V<sub>+</sub> to ground is applicable for single-supply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, and pay attention to the flow of the ground current. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Layout Examples. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. ### 10.2 Layout Examples Figure 39. Operational Amplifier Layout for Noninverting Configuration Figure 40. Operational Amplifier Schematic for Noninverting Configuration ## 11 Device and Documentation Support #### 11.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 1. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |--------|----------------|--------------|---------------------|---------------------|---------------------| | LMV341 | Click here | Click here | Click here | Click here | Click here | | LMV342 | Click here | Click here | Click here | Click here | Click here | | LMV344 | Click here | Click here | Click here | Click here | Click here | ## 11.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: LMV341 LMV342 LMV344 Submit Documentation Feedback Copyright © 2004–2016, Texas Instruments Incorporated 13-Aug-2021 www.ti.com ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | LMV341IDBVR | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (RC9A, RC9E, RC9S) | Samples | | LMV341IDBVRE4 | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (RC9A, RC9E, RC9S) | Samples | | LMV341IDBVRG4 | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (RC9A, RC9E, RC9S) | Samples | | LMV341IDCKR | ACTIVE | SC70 | DCK | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (R4A, R4E) | Samples | | LMV341IDCKRG4 | ACTIVE | SC70 | DCK | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (R4A, R4E) | Samples | | LMV342ID | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV342I | Samples | | LMV342IDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RPA | Samples | | LMV342IDGKRG4 | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RPA | Samples | | LMV342IDGKT | PREVIEW | VSSOP | DGK | 8 | 250 | TBD | Call TI | Call TI | -40 to 125 | | | | LMV342IDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV342I | Samples | | LMV342IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV342I | Samples | | LMV344ID | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LMV344I | Samples | | LMV344IDG4 | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LMV344I | Samples | | LMV344IDR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LMV344I | Samples | | LMV344IPW | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV344I | Samples | | LMV344IPWG4 | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV344I | Samples | | LMV344IPWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV344I | Samples | | LMV344IPWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV344I | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. www.ti.com 13-Aug-2021 NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF LMV341, LMV344: Automotive: LMV341-Q1, LMV344-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 5-Jan-2022 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMV341IDBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | LMV341IDCKR | SC70 | DCK | 6 | 3000 | 180.0 | 8.4 | 2.41 | 2.41 | 1.2 | 4.0 | 8.0 | Q3 | | LMV342IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LMV342IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | LMV344IDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | LMV344IPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 5-Jan-2022 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMV341IDBVR | SOT-23 | DBV | 6 | 3000 | 202.0 | 201.0 | 28.0 | | LMV341IDCKR | SC70 | DCK | 6 | 3000 | 202.0 | 201.0 | 28.0 | | LMV342IDGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | | LMV342IDR | SOIC | D | 8 | 2500 | 340.5 | 336.1 | 25.0 | | LMV344IDR | SOIC | D | 14 | 2500 | 853.0 | 449.0 | 35.0 | | LMV344IPWR | TSSOP | PW | 14 | 2000 | 853.0 | 449.0 | 35.0 | www.ti.com 5-Jan-2022 ### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | LMV342ID | D | SOIC | 8 | 75 | 507 | 8 | 3940 | 4.32 | | LMV344ID | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | LMV344IDG4 | D | SOIC | 14 | 50 | 506.6 | 8 | 3940 | 4.32 | | LMV344IPW | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | | LMV344IPWG4 | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | # DCK (R-PDSO-G6) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AB. # DCK (R-PDSO-G6) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE INTEGRATED CIRCUIT - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE TRANSISTOR - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) ## PLASTIC SMALL OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated