

# TPS65912xEVM-081 User's Guide

This user's guide provides a detailed account of the TPS65912x Evaluation Module (EVM) including a general overview, schematic diagram, board layout, setup instructions, graphical user interface (GUI) and bill of materials (BOM). Use this EVM for integrated circuit (IC) evaluation and also for design reference. The TPS65912x is a power management unit (PMU) for processor power.

### Contents

| 1 | Prefa   | ce                                           | 2  |
|---|---------|----------------------------------------------|----|
|   | 1.1     | How to Use This Manual                       | 2  |
|   | 1.2     | Notational Conventions                       | 2  |
|   | 1.3     | Information About Cautions and Warnings      | 2  |
|   | 1.4     | Related Documentation From Texas Instruments | 3  |
|   | 1.5     | If You Need Assistance                       | 3  |
|   | 1.6     | FCC Warning                                  | 3  |
| 2 | TPS6    | 5912xEVM-081 Overview                        | 3  |
|   | 2.1     | Introduction to Using the TPS65912xEVM-081   | 3  |
| 3 | Scher   | natic Diagram                                | 4  |
| 4 | Layou   |                                              | 6  |
| 5 | Setup   |                                              | 12 |
|   | 5.1     | Additional Hardware                          | 12 |
|   | 5.2     | Jumper Settings                              | 12 |
|   | 5.3     | Power Supply Connections                     | 12 |
|   | 5.4     | Operation                                    | 12 |
| 6 | Layou   | It Considerations                            | 13 |
|   | 6.1     | General Layout                               | 13 |
|   | 6.2     | Critical Signals for Layout                  | 13 |
|   | 6.3     | Detailed Layout Example                      | 15 |
| 7 | Graph   | nical User Interface                         | 21 |
| 8 | Bill of | Materials                                    | 22 |

### List of Figures

| 1  | TPS65912xEVM-081 Schematic Page 1/2                         | 4  |
|----|-------------------------------------------------------------|----|
| 2  | TPS65912xEVM-081 Schematic Page 2/2                         | 5  |
| 3  | TPS65912xEVM-081 Layout Top                                 | 6  |
| 4  | TPS65912xEVM-081 Layout Layer 2                             | 7  |
| 5  | TPS65912xEVM-081 Layout Layer 3                             | 8  |
| 6  | TPS65912xEVM-081 Layout Layer 4                             | 9  |
| 7  | TPS65912xEVM-081 Layout Layer 5                             | 10 |
| 8  | TPS65912xEVM-081 Layout Bottom                              | 11 |
| 9  | Example for Item1: GND Connections for Elements in DCDC1    | 15 |
| 10 | Example for Item 1. GND Plane                               | 15 |
| 11 | Example for Item 2: GND Connections for Elements in DCDC1   | 16 |
| 12 | Example for Item 3: Analog Supply                           | 16 |
| 13 | Example for Item 4: Inductor Location and Routing           | 17 |
| 14 | Example for Items 5 and 6: DCDC Feedback and Remote Sensing | 18 |
|    |                                                             |    |



| www | .ti.cor | n |
|-----|---------|---|
|-----|---------|---|

| 15 | Example for Item 7: Vcc, Analog Supply Voltage         | 19  |
|----|--------------------------------------------------------|-----|
| 16 | Example for Item 8: Connection of PGND to GND          | 19  |
| 17 | Example for Item 8: Connection of AGND and DGND to GND | 20  |
| 18 | Graphical User Interface Screen Shot                   | 21  |
| 10 |                                                        | ~ ' |

### List of Tables

| 1 | Jumper Settings                    | 12 |
|---|------------------------------------|----|
| 2 | Layout Guidelines and Descriptions | 13 |
| 3 | PWR081A BOM                        | 22 |

### Trademarks

Preface

I<sup>2</sup>C is a trademark of Philips Semiconductor Corp.. All other trademarks are the property of their respective owners.

### 1 Preface

### 1.1 How to Use This Manual

This document is formatted in order of operation; become familiar with the schematic and layout before proceeding to the setup section.

### 1.2 Notational Conventions

- **EVM** Evaluation Module
- PMU— Power Management Unit
- IC— Integrated Circuit
- PMIC— Power Management Integrated Circuit
- BOM— Bill of Materials
- PCB— Printed-circuit board
- GUI— Graphical User Interface

### 1.3 Information About Cautions and Warnings

This book may contain cautions and warnings.

### CAUTION

Please read this document thoroughly.

Not following this document in detail could potentially damage your software or equipment.

### WARNING

Please take all possible safety precautions.

Improper use of this evaluation module could potentially cause physical harm.

The information in a caution or a warning is provided for protection. Please read each caution and warning carefully.



Preface

Refer to the *TPS65912x PMU for Processor Power* data sheet for detailed information on the TPS65912x IC features and operating specifications.

### 1.5 If You Need Assistance

Visit the TI E2E Forums: http://e2e.ti.com

### 1.6 FCC Warning

This equipment is intended for use in a laboratory test environment only. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user, at his/her own expense, is required to take whatever measures necessary to correct this interference.

### 2 TPS65912xEVM-081 Overview

The TPS65912xEVM-081 allows evaluation of the IC and serves a reference design.

### 2.1 Introduction to Using the TPS65912xEVM-081

Make a copy of this user's guide available to the operator of this EVM.

Downloaded from Arrow.com.



### 3 Schematic Diagram

The following figures represent the schematic diagram for the EVM:



▲ Components with no values are not installed.

### Figure 1. TPS65912xEVM-081 Schematic Page 1/2

4 TPS65912xEVM-081 User's Guide





Figure 2. TPS65912xEVM-081 Schematic Page 2/2

Layout

www.ti.com

### 4 Layout

The EVM board layout is detailed in the following images:



Figure 3. TPS65912xEVM-081 Layout Top

![](_page_6_Picture_0.jpeg)

Layout

![](_page_6_Figure_3.jpeg)

Figure 4. TPS65912xEVM-081 Layout Layer 2

8

Downloaded from Arrow.com.

![](_page_7_Figure_4.jpeg)

Figure 5. TPS65912xEVM-081 Layout Layer 3

![](_page_7_Picture_6.jpeg)

www.ti.com

![](_page_8_Picture_0.jpeg)

![](_page_8_Figure_3.jpeg)

Figure 6. TPS65912xEVM-081 Layout Layer 4

![](_page_9_Figure_2.jpeg)

Figure 7. TPS65912xEVM-081 Layout Layer 5

Layout

![](_page_10_Picture_0.jpeg)

Layout

![](_page_10_Figure_3.jpeg)

Figure 8. TPS65912xEVM-081 Layout Bottom

![](_page_11_Picture_0.jpeg)

Setup

### 5 Setup

This section describes setup of the EVM.

### 5.1 Additional Hardware

Two external power supplies are required to operate the EVM. One supply must deliver 5 A at 5 V and the other must deliver 1 A at 1.8 V.

NOTE: I<sup>2</sup>C<sup>™</sup> Bus: A personal computer and USB2ANY or USB-TO-GPIO box and cable are required to use the I2C bus with the GUI.

### 5.2 Jumper Settings

Verify shorting jumpers are installed per Table 1:

| Jumper | Shunt Location        |
|--------|-----------------------|
| JP1    | Between pin1 and pin2 |
| JP2    | Between pin2 and pin3 |
| JP3    | Between pin2 and pin3 |
| JP4    | Between pin2 and pin3 |
| JP5    | Between pin2 and pin3 |
| JP6    | Between pin2 and pin3 |
| JP7    | Between pin2 and pin3 |
| JP8    | Between pin2 and pin3 |
| JP9    | Between pin2 and pin3 |
| JP10   | Between pin2 and pin3 |
| JP11   | Between pin1 and pin2 |

### **Table 1. Jumper Settings**

### 5.3 Power Supply Connections

Set the 5-V power supply to the off state and connect it to the VBAT input header, J7; positive lead to pin 1 and negative lead to pin 6.

Make sure the 1.8-V power supply is switched off and connect it to the VDDIO input header, J31; positive lead to pin 1 and negative lead to pin 2.

Switch on the 1.8-V power supply.

Switch on the 5-V power supply.

Neither supply sources more than a few milliamps in this no load condition.

Note: JP1 and J40 both allow connections to DEF\_SPI\_I2C, where JP1 will apply 2.5V from LDOAO, and R14 at J40 will pull-up DEF\_SPI\_I2C to VDDIO. With VDDIO operating at a voltage other than 2.5V, this connection will increase quiescent current consumption.

### 5.4 Operation

If the preceding instructions were followed, the EVM is operating under its default conditions. Refer to the *TPS65912x PMU for Processor Power* data sheet for default converter/LDO state and loading conditions.

![](_page_12_Picture_0.jpeg)

### 6 Layout Considerations

This section describes basic layout requirements for the TPS65912x.

### 6.1 General Layout

As for all switching power supplies, the layout is an important step in the design. Proper function of the device demands careful attention to PCB layout. Follow board layout instructions carefully to attain the specified performance. If the layout is not carefully done, the regulators may show poor line and/or load regulation and stability issues as well as EMI problems. It is critical to provide a low impedance ground path. Therefore, use wide and short traces for the main current paths. Place input capacitors as close as possible to the IC pins as well as the inductor and output capacitor. Keep the common path to the GND pins, which returns the small signal components, and the high current of the output capacitors as short as possible to avoid ground noise. Connect the VDCDCx trace right to the output capacitor and routed away from noisy components and traces (for example, the L1, L2, L3 and L4 traces).

### 6.2 Critical Signals for Layout

As outlined above, a number of signals require careful layout. Item numbers are assigned in Table 2 linking them to the examples in Section 6.3.

| Item | Signal Name                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             | Layout Guidelines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | PGND1,<br>PGND2,<br>PGND3, PGND4                | Power-ground connection for DCDC1 to<br>DCDC4. This pin is internally tied to the<br>source of the low side transistor and<br>carries the full output current + inductor<br>current ripple.                                                                                                                                                                                                                                                             | Connect to the GND plane. Ideally, route this signal on the same layer that the device is placed. Use multiple vias to the GND plane if it is on a different layer. As DCDC1 and DCDC4 are designed (operated) for larger output current, they are more critical than DCDC2 and DCDC3. The GND-terminal of the output capacitor requires a low-impedance connection to the respective PGND pin, as in case where the internal low-side switch is closed, the current flows in the path of output inductor, output capacitor, PGND pin and L pin. Do not connect VDCDCx_GND (the GND-SENSE connection for DCDC1 and DCDC4) directly to the PGND pins. Tie VDCDCx_GND to the GND-pad of the output capacitor or directly to the GND plane. Tie AGND directly to the GND plane. Connect PGND to the GND-plane independently of other pins, not coupling noise on PGND into other pins. |
| 2    | VINDCDC1,<br>VINDCDC2,VIN<br>DCDC3,<br>VINDCDC4 | Input supply to the power stage for<br>DCDC1 to DCDC4. This pin is connected<br>to the high-side power switch and carries<br>the full output current + inductor current<br>ripple. As there is only an input current<br>when the internal high-side switch is<br>closed, the input current of a step-down<br>converter is discontinuous. This causes<br>current spikes on the input and requires<br>an input capacitor on each of the<br>VINDCDCx pins. | Connect to the supply voltage trace. Place an input capacitor<br>on each of the VINDCDCx pins with low impedance to GND<br>and low impedance to the VINDCDCx pin. The input capacitor<br>will have to buffer the input current rising within less than<br>10ns to the average output current (in PWM mode) minus the<br>inductor current ripple.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3    | VINDCD-ANA                                      | Analog supply input to the DCDC1-to-<br>DCDC4 converters. It supplies part of the<br>gate driver and other analog circuitry.                                                                                                                                                                                                                                                                                                                            | This pin needs to be powered by the same voltage<br>VINDCDC1 to VINDCDC4 are tied to. Its input should be<br>properly bypassed with a capacitor and routed to the supply<br>voltage separately from VINDCDCx in order to avoid noise<br>generated by the power stages being coupled into<br>VINDCDC_ANA. Its input current is only a few mA, so the<br>trace does not have to be very wide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

### **Table 2. Layout Guidelines and Descriptions**

![](_page_13_Picture_0.jpeg)

Layout Considerations

| Item | Signal Name                            | Description                                                                                                                                              | Layout Guidelines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4    | L1, L2, L3, L4                         | These are the connections to the <i>mid point</i> of the power stage consisting of the high- and low-side switch. The output inductor is connected here. | The pin carries the output current including inductor current ripple. It charges the output capacitor through the high side switch and inductor from the input supply and through the inductor and GND while the high side switch is open and low side switch is closed. As the L pins toggle with the switching frequency with high slew rates the trace should be routed apart from sensitive signals such as the feedback connection to the error amplifier (VDCDCx pins). It is acceptable to increase the trace length in order to place the input capacitor close to TPS65912x is more critical than having a short connection to the eutput inductor as long as the L-trace is shielded to the feedback trace. |
| 5    | VDCDC1,<br>VDCDC2,<br>DCDC3,VDCDC<br>4 | Voltage feedback pins for DCDC1 to DCDC4                                                                                                                 | The pins are high impedance (MR) and sensible to noise from<br>the switch node. The trace should not be routed in parallel to<br>the L-traces and should be tied to the V+-pad of the output<br>capacitor directly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |                                        |                                                                                                                                                          | DCDC1 and DCDC4 allow <i>remote sense</i> , so the pin could alternatively be routed to the input capacitor on the load side. Coupling from fast switching signals must be avoided.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6    | VDCDC1_GND,<br>VDCDC4_GND              | GND-terminal for remote sense                                                                                                                            | The pins are the GND connections for remote sense and can<br>either be tied to the GND pad of the output capacitor or<br>simply to the GND plane. DO NOT CONNECT TO PGND<br>PINS DIRECTLY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7    | Vcc                                    | Analog supply voltage pin                                                                                                                                | Must be bypassed with a separate input capacitor, does not carry high currents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8    | AGND, DGND                             | Analog and digital GND connection                                                                                                                        | These GND pins need to be tied to the GND plane. The current is quite small but they are the GND connection of the analog and digital circuitry such as the control loop, so the connection to a solid GND plane needs to be done without using long traces- preferably by a via to the GND plane.                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Table 2. Layout G | <b>Buidelines and</b> | Descriptions | (continued) |
|-------------------|-----------------------|--------------|-------------|
|-------------------|-----------------------|--------------|-------------|

![](_page_14_Picture_0.jpeg)

### 6.3 Detailed Layout Example

Note that the top view is shown here for the device, while the data sheet of TPS65912 shows its pinout as bottom view.

### 6.3.1 Connection to Power GND

![](_page_14_Figure_6.jpeg)

Figure 9. Example for Item1: GND Connections for Elements in DCDC1.

![](_page_14_Figure_8.jpeg)

Figure 10. Example for Item 1. GND Plane

![](_page_15_Picture_0.jpeg)

Layout Considerations

www.ti.com

#### 6.3.2 **Input Capacitor**

![](_page_15_Picture_4.jpeg)

Figure 11. Example for Item 2: GND Connections for Elements in DCDC1.

![](_page_15_Picture_6.jpeg)

### Figure 12. Example for Item 3: Analog Supply

16 TPS65912xEVM-081 User's Guide

Copyright © 2012–2018, Texas Instruments Incorporated

6.3.3

**Analog Supply** 

![](_page_16_Picture_0.jpeg)

![](_page_16_Figure_3.jpeg)

Figure 13. Example for Item 4: Inductor Location and Routing

![](_page_17_Picture_0.jpeg)

### 6.3.5 DCDC Output Voltage Feedback and Remote Sensing

![](_page_17_Figure_4.jpeg)

Figure 14. Example for Items 5 and 6: DCDC Feedback and Remote Sensing

![](_page_18_Picture_0.jpeg)

### 6.3.6 Analog Supply Voltage Pin

![](_page_18_Figure_4.jpeg)

Figure 15. Example for Item 7: Vcc, Analog Supply Voltage

![](_page_18_Picture_6.jpeg)

Figure 16. Example for Item 8: Connection of PGND to GND

SLVU750B–July 2012–Revised August 2018 Submit Documentation Feedback

<sup>6.3.7</sup> Analog, Digital and Power GND Connections

Layout Considerations

![](_page_19_Figure_2.jpeg)

Figure 17. Example for Item 8: Connection of AGND and DGND to GND

![](_page_20_Picture_0.jpeg)

### 7 Graphical User Interface

The TPS65912xEVM is supported by both the IPG-UI, located here, and its original GUI, located here, depending on whether USB2ANY or USB-TO-GPIO modules are used respectively. For detailed instructions on how to use the USB2ANY or USB-TO-GPIO without hte GUI, please refer to the USB2ANY product folder or to the USB Interface Adapter Evaluation Module User's Guide, respectively. To communicate with the EVM, connect the 10-pin ribbon cable to J37 of the EVM, and connect the USB cable of the USB2ANY or USB-TO-GPIO to the PC. An overview of the original GUI is shown in Figure 18. The IPG-UI operates in a similar manner.

![](_page_20_Figure_5.jpeg)

Figure 18. Graphical User Interface Screen Shot

![](_page_21_Picture_0.jpeg)

Bill of Materials

-

### 8 Bill of Materials

| Count |      |                                                                                            |              |                                                                  |                  |                   |         |
|-------|------|--------------------------------------------------------------------------------------------|--------------|------------------------------------------------------------------|------------------|-------------------|---------|
| -001  | -002 | RefDes                                                                                     | Value        | Description                                                      | Size             | Part Number       | MFR     |
| 3     | 3    | C1, C4, C56                                                                                | 22 µF        | Capacitor, ceramic, 6.3 V, X5R, 20%                              | 0805             | GRM21BR60J226ME39 | Murata  |
| 33    | 33   | C16-23, C29-31, C11-14,<br>C36-52, C15                                                     | 2.2 µF       | Capacitor, ceramic, 10 V, X7R, 10%                               | 0603             | GRM188R71A225KE15 | Murata  |
| 13    | 13   | C2-3, C5-10, C32-35, C54                                                                   | 10 µF        | Capacitor, ceramic, 6.3 V, X5R, 20%                              | 0603             | GRM188R60J106ME47 | Murata  |
| 5     | 5    | C24-27, C55                                                                                | 4.7 µF       | Capacitor, ceramic, 6.3 V, X5R, 10%                              | 0603             | GRM188R60J475KE19 | Murata  |
| 1     | 1    | C28                                                                                        | 220 nF       | Capacitor, ceramic, 6.3 V, X5R, 20%                              | 0603             | std               | std     |
| 0     | 0    | C53                                                                                        | Open         | Capacitor, ceramic, 10 V, X5, 20%                                | 0603             | STD               | STD     |
| 1     | 1    | D1                                                                                         | LTST-C190YKT | Diode, LED, yellow, 2.1 V, 20 mA, 6 mcd                          | 0603             | LTST-C190YKT      | Lite On |
| 1     | 1    | D2                                                                                         | LTST-C190GKT | Diode, LED, green, 2.1 V, 20 mA, 6 mcd                           | 0603             | LTST-C190GKT      | Lite On |
| 1     | 1    | D3                                                                                         | LTST-C190CKT | Diode, LED, red, 2.1 V, 20 mA, 6 mcd                             | 0603             | LTST-C190CKT      | Lite On |
| 0     | 0    | J1-2, J8                                                                                   | Open         | Header, male 2-pin, 100-mil spacing                              | 0.100 in × 2     | PEC02SAAN         | Sullins |
| 4     | 4    | J26-27, J29, J32                                                                           | PEC04SAAN    | Header, male 4-pin, 100-mil spacing                              | 0.100 in × 4     | PEC04SAAN         | Sullins |
| 5     | 5    | J3-7                                                                                       | PEC06SAAN    | Header, male 6-pin, 100-mil spacing                              | 0.100 in × 6     | PEC06SAAN         | Sullins |
| 2     | 2    | J37-38                                                                                     | N2510-6002RB | Connector, male straight 2 x 5 pin, 100-mil spacing, 4 wall      | 0.338 × 0.788 in | N2510-6002RB      | 3M      |
| 1     | 1    | J39                                                                                        | 30306-6002HB | Connector, male right angle 2 x 3 pin, 100-mil spacing, shrouded | 0.100 in × 2X3   | 30306-6002HB      | 3M      |
| 1     | 1    | J40                                                                                        | PEC07SAAN    | Header, male 7-pin, 100-mil spacing                              | 0.100 in × 7     | PEC07SAAN         | Sullins |
| 26    | 26   | J9-25, J28, J30-31, J33-36,<br>J41-42                                                      | PEC02SAAN    | Header, male 2-pin, 100-mil spacing                              | 0.100 in × 2     | PEC02SAAN         | Sullins |
| 12    | 12   | JP1-12                                                                                     | PEC03SAAN    | Header, male 3-pin, 100-mil spacing                              | 0.100 in × 3     | PEC03SAAN         | Sullins |
| 4     | 4    | L1-4                                                                                       | 1.0 µH       | Inductor, SMT ±30%                                               | 2 × 2.5 mm       | 1239AS-H-1R0N=P2  | Toko    |
| 24    | 24   | R1, R4-7, R13, R16-17,<br>R20-22, R24, R26-29, R34-<br>35, R37, R40, R45, R47,<br>R49, R51 | 0 Ω          | Resistor, chip, 1/16W, 1%                                        | 0603             | STD               | STD     |
| 8     | 8    | R14, R31-32, R15, R33,<br>R11, R23, R30                                                    | 3.30 kΩ      | Resistor, chip, 1/16W, 1%                                        | 0603             | STD               | STD     |
| 1     | 1    | R18                                                                                        | 10.0 kΩ      | Resistor, chip, 1/16W, 1%                                        | 0603             | STD               | STD     |
| 0     | 0    | R19, R8, R2-3                                                                              | Open         | Resistor, chip, 1/16W, 1%                                        | 0603             | std               | std     |
| 1     | 1    | R53                                                                                        | 0 Ω          | Resistor, chip, 1/10W, ±1%                                       | 0805             | STD               | STD     |
| 0     | 0    | R54                                                                                        | open         | Resistor, chip, 1/10W, ±1%                                       | 0805             | STD               | STD     |
| 0     | 0    | R56-57                                                                                     | open         | Resistor, metal film, 1/4W, ± 1%                                 | 1206             | STD               | Vishay  |
| 1     | 1    | R58                                                                                        | 0 Ω          | Resistor, metal film, 1/4W, ± 1%                                 | 1206             | STD               | Vishay  |
| 20    | 20   | R9-10, R36, R12, R38-39,                                                                   | open         | Resistor, chip, 1/16W, 1%                                        | 0603             | STD               | STD     |

### Table 3. PWR081A BOM

22 TPS65912xEVM-081 User's Guide

1

S1

R41-44, R46, R48, R25, R50, R52, R55, R59-62

KT11P2JM34LFS

C & K

KT11P2JM34LFS

0.245 × 0.251 in

Switch, SPST, PB momentary, sealed tactile

![](_page_22_Picture_0.jpeg)

### Table 3. PWR081A BOM (continued)

| Count |      |        |              |                                               |            |              |     |
|-------|------|--------|--------------|-----------------------------------------------|------------|--------------|-----|
| -001  | -002 | RefDes | Value        | Description                                   | Size       | Part Number  | MFR |
| 1     | 0    | U1     | TPS659121YFF | IC, PMU FOR PROCESSOR POWER                   | BGA        | TPS659121YFF | ТІ  |
| 0     | 1    | U1     | TPS659122YFF | IC, PMU FOR PROCESSOR POWER                   | BGA        | TPS659122YFF | ТІ  |
| 0     | 0    | U2     | Open         | IC, REAL-TIME CLOCK WITH I2C SERIAL INTERFACE | SO         | IDT1337DCGI  | IDT |
| 0     | 0    | Y1     | Open         | Oscillator, SMT, xxMHz, ±3ppm per year        | 3.2 × 5 mm | CXO-7CxxMHz  | TXC |
| 0     | 0    | Y2     | Open         | Clock oscillator                              | HC-49      | MPxxx        | CTS |
| 12    | 12   | -      | -            | Shunt, 100-mil, black                         | 0.100      | 929950-00    | 3M  |
| 1     | 1    | -      | -            | PCB                                           |            | PWR081       | Any |

![](_page_23_Picture_0.jpeg)

## **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | changes from A Revision (May 2013) to B Revision     |      |  |  |  |
|----|------------------------------------------------------|------|--|--|--|
| •  | Added USB2ANY as an I <sup>2</sup> C module option   | . 12 |  |  |  |
| •  | Changed VBAT input header name typo from J9 to J7    | . 12 |  |  |  |
| •  | Changed VDDIO input header name typo from J43 to J31 | . 12 |  |  |  |
| •  | Added Note for increased quiescent current on EVM    | . 12 |  |  |  |
| •  | Added USB2ANY as a GUI interface option with IPG-UI  | . 21 |  |  |  |
| •  | Changed I2C module connector typo from J60 to J37    | . 21 |  |  |  |

### STANDARD TERMS FOR EVALUATION MODULES

- 1. Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after delivery, or of any hidden defects with ten (10) business days after the defect has been detected.
  - 2.3 TI's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. TI's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by TI and that are determined by TI not to conform to such warranty. If TI elects to repair or replace such EVM, TI shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.
- 3 Regulatory Notices:

3.1 United States

3.1.1 Notice applicable to EVMs not FCC-Approved:

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

### CAUTION

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

#### 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

#### **Concerning EVMs Including Radio Transmitters:**

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

#### Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

#### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

- 3.3 Japan
  - 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に 輸入される評価用キット、ボードについては、次のところをご覧ください。 http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page
  - 3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

- 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】開発キットの中には技術基準適合証明を受けて いないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

- 3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page
- 3.4 European Union
  - 3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

- 4 EVM Use Restrictions and Warnings:
  - 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
  - 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
  - 4.3 Safety-Related Warnings and Restrictions:
    - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
    - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
  - 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.

#### 6. Disclaimers:

- 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
- 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.
- 8. Limitations on Damages and Liability:
  - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TI MORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.
  - 8.2 Specific Limitations. IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated

### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated