

## DUAL DIFFERENTIAL DRIVERS AND RECEIVERS

Check for Samples: [SN65C1167](#) [SN75C1167](#) [SN65C1168](#) [SN75C1168](#)

### FEATURES

- Meet or Exceed Standards TIA/EIA-422-B and ITU Recommendation V.11
- BiCMOS Process Technology
- Low Supply-Current Requirements: 9 mA Max
- Low Pulse Skew
- Receiver Input Impedance . . . 17 kΩ Typ
- Receiver Input Sensitivity . . .  $\pm 200$  mV
- Receiver Common-Mode Input Voltage Range of  $-7$  V to  $7$  V
- Operate From Single 5-V Power Supply
- Glitch-Free Power-Up/Power-Down Protection
- Receiver 3-State Outputs Active-Low Enable for SN65C1167 and SN75C1167 Only
- Improved Replacements for the MC34050 and MC34051

**SN65C1167 . . . DB OR NS PACKAGE  
SN75C1167 . . . DB, N, OR NS PACKAGE  
(TOP VIEW)**



**SN65C1168 . . . N, NS, OR PW PACKAGE  
SN75C1168 . . . DB, N, NS, OR PW PACKAGE  
(TOP VIEW)**



### DESCRIPTION

The SN65C1167, SN75C1167, SN65C1168, and SN75C1168 dual drivers and receivers are integrated circuits designed for balanced transmission lines. The devices meet TIA/EIA-422-B and ITU recommendation V.11.

The SN65C1167 and SN75C1167 combine dual 3-state differential line drivers and 3-state differential line receivers, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, which can be connected together externally to function as direction control. The SN65C1168 and SN75C1168 drivers have individual active-high enables.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

**ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> <sup>(2)</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|---------------------------------------|---------------|-----------------------|------------------|
| 0°C to 70°C    | PDIP – N                              | Tube          | SN75C1167N            | SN75C1167N       |
|                |                                       |               | SN75C1168N            | SN75C1168N       |
|                | SOP – NS                              | Tape and reel | SN75C1167NSR          | 75C1167          |
|                |                                       |               | SN75C1168NSR          | 75C1168          |
|                | SSOP – DB                             | Tape and reel | SN75C1167DBR          | CA1167           |
|                |                                       |               | SN75C1168DBR          | CA1168           |
|                | TSSOP – PW                            | Tube          | SN75C1168PW           | CA1168           |
|                |                                       | Tape and reel | SN75C1168PWR          |                  |
| -40°C to 85°C  | PDIP – N                              | Tube          | SN65C1168N            | SN65C1168N       |
|                | SOP – NS                              | Tape and reel | SN65C1167NSR          | 65C1167          |
|                |                                       |               | SN65C1168NSR          | 65C1168          |
|                | SSOP – DB                             | Tape and reel | SN65C1167DBR          | CB1167           |
|                | TSSOP – PW                            | Tube          | SN65C1168PW           | CB1168           |
|                |                                       | Tape and reel | SN65C1168PWR          |                  |

(1) Package drawings, thermal data, and symbolization are available at [www.ti.com/sc/packaging](http://www.ti.com/sc/packaging).  
 (2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at [www.ti.com](http://www.ti.com).

## FUNCTION TABLES

### Each Driver<sup>(1)</sup>

| INPUT<br>D | ENABLE<br>DE | OUTPUTS |   |
|------------|--------------|---------|---|
|            |              | Y       | Z |
| H          | H            | H       | L |
| L          | H            | L       | H |
| X          | L            | Z       | Z |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance

### Each Receiver<sup>(1)</sup>

| DIFFERENTIAL INPUTS<br>A – B | ENABLE<br>RE | OUTPUT<br>R |
|------------------------------|--------------|-------------|
| $V_{ID} \geq 0.2$ V          | L            | H           |
| $-0.2$ V < $V_{ID} < 0.2$ V  | L            | ?           |
| $V_{ID} \leq -0.2$ V         | L            | L           |
| X                            | H            | Z           |
| Open                         | L            | H           |

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off), Open = input disconnected or connected driver off

## LOGIC DIAGRAM (POSITIVE LOGIC)

SN65C1167/SN75C1167



SN65C1168, SN75C1168



### SCHEMATIC OF INPUTS



### SCHEMATIC OF OUTPUTS



**ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

|                      |                                                 | MIN              | MAX            | UNIT |
|----------------------|-------------------------------------------------|------------------|----------------|------|
| $V_{CC}$             | Supply voltage range <sup>(2)</sup>             | -0.5             | 7              | V    |
| $V_I$                | Input voltage range                             | Driver           | -0.5           | V    |
|                      |                                                 | A or B, Receiver | $V_{CC} + 0.5$ |      |
| $V_{ID}$             | Differential input voltage range <sup>(3)</sup> | Receiver         | -11            | 14   |
| $V_O$                | Output voltage range                            | Driver           | -14            | 14   |
| $I_{IK}$ or $I_{OK}$ | Clamp current range                             | Driver           | -0.5           | 7    |
| $I_O$                | Output current range                            | Driver           | $\pm 20$       | mA   |
|                      |                                                 | Receiver         | $\pm 150$      |      |
| $I_{CC}$             | Supply current                                  |                  | $\pm 25$       | mA   |
|                      | GND current                                     |                  | 200            |      |
| $T_J$                | Operating virtual junction temperature          |                  | -200           | mA   |
| $\theta_{JA}$        | Package thermal impedance <sup>(4) (5)</sup>    | DB package       | 150            | °C/W |
|                      |                                                 | N package        | 82             |      |
|                      |                                                 | NS package       | 67             |      |
|                      |                                                 | PW package       | 64             |      |
| $T_{STG}$            | Storage temperature range                       |                  | 108            |      |
|                      |                                                 |                  | -65            | 150  |
|                      |                                                 |                  |                | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages values except differential input voltage are with respect to the network GND.
- (3) Differential input voltage is measured at the noninverting terminal with respect to the inverting terminal.
- (4) Maximum power dissipation is a function of  $T_J$ (max),  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(\max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
- (5) The package thermal impedance is calculated in accordance with JESD 51-7.

**RECOMMENDED OPERATING CONDITIONS**

|          |                                          | MIN                  | NOM     | MAX     | UNIT |
|----------|------------------------------------------|----------------------|---------|---------|------|
| $V_{CC}$ | Supply voltage                           | 4.5                  | 5       | 5.5     | V    |
| $V_{IC}$ | Common-mode input voltage <sup>(1)</sup> | Receiver             | $\pm 7$ |         | V    |
| $V_{ID}$ | Differential input voltage               | Receiver             |         | $\pm 7$ | V    |
| $V_{IH}$ | High-level input voltage                 | Except A, B          | 2       |         | V    |
| $V_{IL}$ | Low-level input voltage                  | Except A, B          |         | 0.8     | V    |
| $I_{OH}$ | High-level output current                | Receiver             |         | -6      | mA   |
|          |                                          | Driver               |         | -20     |      |
| $I_{OL}$ | Low-level output current                 | Receiver             |         | 6       | mA   |
|          |                                          | Driver               |         | 20      |      |
| $T_A$    | Operating free-air temperature           | SN75C1167, SN75C1168 | 0       | 70      | °C   |
|          |                                          | SN65C1167, SN65C1168 | -40     | 85      |      |

- (1) Refer to TIA/EIA-422-B for exact conditions.

## DRIVER SECTION

### Electrical Characteristics<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER         |                                                    | TEST CONDITIONS                                                           |                                       | MIN | TYP <sup>(2)</sup> | MAX  | UNIT          |
|-------------------|----------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------|-----|--------------------|------|---------------|
| $V_{IK}$          | Input clamp voltage                                | $I_I = -18 \text{ mA}$                                                    |                                       |     |                    | -1.5 | V             |
| $V_{OH}$          | High-level output voltage                          | $V_{IH} = 2 \text{ V}, \frac{V_{IL}}{V_I} = 0.8, I_{OH} = -20 \text{ mA}$ |                                       | 2.4 | 3.4                |      | V             |
| $V_{OL}$          | Low-level output voltage                           | $V_{IH} = 2 \text{ V}, \frac{V_{IL}}{V_I} = 0.8, I_{OL} = 20 \text{ mA}$  |                                       |     | 0.2                | 0.4  | V             |
| $ V_{OD1} $       | Differential output voltage                        | $I_O = 0 \text{ mA}$                                                      |                                       | 2   | 6                  |      | V             |
| $ V_{OD2} $       | Differential output voltage <sup>(1)</sup>         | $R_L = 100 \Omega$ , See <a href="#">Figure 1</a>                         |                                       | 2   | 3.1                |      | V             |
| $\Delta V_{OD} $  | Change in magnitude of differential output voltage |                                                                           |                                       |     |                    | ±0.4 | V             |
| $V_{OC}$          | Common-mode output voltage                         |                                                                           |                                       |     |                    | ±3   | V             |
| $\Delta V_{Ocl} $ | Change in magnitude of common-mode output voltage  |                                                                           |                                       |     |                    | ±0.4 | V             |
| $I_{O(OFF)}$      | Output current with power off                      | $V_{CC} = 0 \text{ V}$                                                    | $V_O = 6 \text{ V}$                   |     | 100                |      | $\mu\text{A}$ |
|                   |                                                    |                                                                           | $V_O = -0.25 \text{ V}$               |     | -100               |      |               |
| $I_{OZ}$          | High-impedance-state output current                | $V_O = 2.5 \text{ V}$                                                     |                                       |     | 20                 |      | $\mu\text{A}$ |
|                   |                                                    | $V_O = 5 \text{ V}$                                                       |                                       |     | -20                |      |               |
| $I_{IH}$          | High-level input current                           | $V_I = V_{CC} \text{ or } V_{IH}$                                         |                                       |     | 1                  |      | $\mu\text{A}$ |
| $I_{IL}$          | Low-level input current                            | $V_I = \text{GND} \text{ or } V_{IL}$                                     |                                       |     | -1                 |      | $\mu\text{A}$ |
| $I_{OS}$          | Short-circuit output current <sup>(3)</sup>        | $V_O = V_{CC} \text{ or } \text{GND}$                                     |                                       | -30 | -150               |      | mA            |
| $I_{CC}$          | Supply current (total package) <sup>(4)</sup>      | No load,<br>Enabled                                                       | $V_I = V_{CC} \text{ or } \text{GND}$ |     | 4                  | 6    | $\text{mA}$   |
|                   |                                                    |                                                                           | $V_I = 2.4 \text{ or } 0.5 \text{ V}$ |     | 5                  | 3    |               |
| $C_i$             | Input capacitance                                  |                                                                           |                                       |     | 6                  |      | pF            |

(1) Refer to TIA/EIA-422-B for exact conditions.

(2) All typical values are at  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^\circ\text{C}$ .

(3) Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

(4) This parameter is measured per input, while the other inputs are at  $V_{CC}$  or GND.

### Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER   |                                                   | TEST CONDITIONS                                                                    |  | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-------------|---------------------------------------------------|------------------------------------------------------------------------------------|--|-----|--------------------|-----|------|
| $t_{PHL}$   | Propagation delay time, high- to low-level output | $R1 = R2 = 50 \Omega, C1 = C2 = C3 = 40 \text{ pF}$ , See <a href="#">Figure 2</a> |  |     | 7                  | 12  | ns   |
| $t_{PLH}$   | Propagation delay time, low- to high-level output |                                                                                    |  |     | 7                  | 12  | ns   |
| $t_{sk(p)}$ | Pulse skew                                        |                                                                                    |  |     | 0.5                | 4   | ns   |
| $t_r$       | Rise time                                         | $R1 = R2 = 50 \Omega, C1 = C2 = C3 = 40 \text{ pF}$ , See <a href="#">Figure 3</a> |  |     | 5                  | 10  | ns   |
| $t_f$       | Fall time                                         |                                                                                    |  |     | 5                  | 10  | ns   |
| $t_{PZH}$   | Output enable time to high level                  | $R1 = R2 = 50 \Omega, C1 = C2 = C3 = 40 \text{ pF}$ , See <a href="#">Figure 4</a> |  |     | 10                 | 19  | ns   |
| $t_{PZL}$   | Output enable time to low level                   |                                                                                    |  |     | 10                 | 19  | ns   |
| $t_{PHZ}$   | Output disable time from low level                | $R1 = R2 = 50 \Omega, C1 = C2 = C3 = 40 \text{ pF}$ , See <a href="#">Figure 4</a> |  |     | 7                  | 16  | ns   |
| $t_{PLZ}$   | Output disable time from high level               |                                                                                    |  |     | 7                  | 16  | ns   |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^\circ\text{C}$ .

## RECEIVER SECTION

### Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                               |                                                            | TEST CONDITIONS  |                                                            | MIN                                      | TYP <sup>(1)</sup>       | MAX  | UNIT    |                  |
|-----------------------------------------|------------------------------------------------------------|------------------|------------------------------------------------------------|------------------------------------------|--------------------------|------|---------|------------------|
| $V_{IT+}$                               | Positive-going input threshold voltage, differential input |                  |                                                            |                                          |                          | 0.2  | V       |                  |
| $V_{IT-}$                               | Negative-going input threshold voltage, differential input |                  |                                                            | -0.2 <sup>(2)</sup>                      |                          | V    |         |                  |
| $V_{hys}$                               | Input hysteresis ( $V_{IT+} - V_{IT-}$ )                   |                  |                                                            | 60                                       |                          | mV   |         |                  |
| $V_{IK}$                                | Input clamp voltage, $\overline{RE}$                       | SN75C1167        | $I_I = -18 \text{ mA}$                                     |                                          |                          | -1.5 | V       |                  |
| $V_{OH}$                                | High-level output voltage                                  |                  |                                                            | $V_{ID} = 200 \text{ mV}$                | $I_{OH} = -6 \text{ mA}$ | 3.8  | 4.2     | V                |
| $V_{OL}$                                | Low-level output voltage                                   |                  |                                                            | $V_{ID} = -200 \text{ mV}$               | $I_{OL} = 6 \text{ mA}$  | 0.1  | 0.3     | V                |
| $I_{OZ}$                                | High-impedance-state output current                        | SN75C1167        | $V_O = V_{CC}$ or GND                                      |                                          | $\pm 0.5$                |      | $\pm 5$ | $\mu\text{A}$    |
| $I_I$                                   | Line input current                                         |                  |                                                            | Other input at 0 V                       | $V_I = 10 \text{ V}$     | 1.5  |         | mA               |
| $I_I$                                   | Enable input current, $\overline{RE}$                      | SN75C1167        |                                                            |                                          | $V_I = -10 \text{ V}$    | -2.5 |         |                  |
| $r_i$                                   | Input resistance                                           |                  |                                                            | $V_{IC} = -7 \text{ V}$ to $7 \text{ V}$ | Other input at 0 V       | 4    | 17      | $\text{k}\Omega$ |
| $I_{CC}$ Supply current (total package) |                                                            | No load, Enabled | $V_I = V_{CC}$ or GND                                      |                                          | 4                        |      | 6       | mA               |
|                                         |                                                            |                  | $V_{IH} = 2.4 \text{ V}$ or $0.5 \text{ V}$ <sup>(3)</sup> |                                          | 5                        |      | 9       |                  |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^\circ\text{C}$ .

(2) The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

(3) Refer to TIA/EIA-422-B for exact conditions.

### Switching Characteristics

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

| PARAMETER |                                                   | TEST CONDITIONS                       | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-----------|---------------------------------------------------|---------------------------------------|-----|--------------------|-----|------|
| $t_{PLH}$ | Propagation delay time, low- to high-level output | See Figure 5                          | 9   | 17                 | 27  | ns   |
| $t_{PHL}$ | Propagation delay time, high- to low-level output |                                       | 9   | 17                 | 27  | ns   |
| $t_{TLH}$ | Transition time, low- to high-level output        | $V_{IC} = 0 \text{ V}$ , See Figure 5 | 4   | 9                  | ns  |      |
| $t_{THL}$ | Transition time, high- to low-level output        |                                       | 4   | 9                  | ns  |      |
| $t_{PZH}$ | Output enable time to high level                  | $R_L = 1 \text{ kW}$ , See Figure 6   | 13  | 22                 | ns  |      |
| $t_{PZL}$ | Output enable time to low level                   |                                       | 13  | 22                 | ns  |      |
| $t_{PHZ}$ | Output disable time from high level               |                                       | 13  | 22                 | ns  |      |
| $t_{PLZ}$ | Output disable time from low level                |                                       | 13  | 22                 | ns  |      |

(1) Measured per input while the other inputs are at  $V_{CC}$  or GND

(2) All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^\circ\text{C}$ .

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit,  $V_{OD}$  and  $V_{OC}$

- A. C1, C2, and C3 include probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r = t_f \leq 6$  ns.



Figure 2. Driver Test Circuit and Voltage Waveforms

- C. C1, C2, and C3 include probe and jig capacitance.
- D. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r = t_f \leq 6$  ns.



Figure 3. Driver Test Circuit and Voltage Waveforms

- E. C1, C2, and C3 include probe and jig capacitance.
- F. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r = t_f \leq 6$  ns.

**PARAMETER MEASUREMENT INFORMATION (continued)**

**Figure 4. Driver Test Circuit and Voltage Waveforms**

G.  $C_L$  includes probe and jig capacitance.  
 H. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r = t_f \leq 6$  ns.


**Figure 5. Receiver Test Circuit and Voltage Waveforms**

I.  $C_L$  includes probe and jig capacitance.  
 J. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, 50% duty cycle,  $t_r = t_f \leq 6$  ns.


**Figure 6. Receiver Test Circuit and Voltage Waveforms**

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish | MSL Peak Temp<br>(3) | Op Temp (°C) | Top-Side Markings<br>(4) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|------------------|----------------------|--------------|--------------------------|---------------------------------------------------------------------------------|
| SN65C1167NSLE    | OBsolete      | SO           | NS              | 16   |             | TBD                     | Call TI          | Call TI              |              |                          |                                                                                 |
| SN65C1167NSR     | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | 65C1167                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1167NSRE4   | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | 65C1167                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1167NSRG4   | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | 65C1167                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168N       | ACTIVE        | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type   | -40 to 85    | SN65C1168N               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168NE4     | ACTIVE        | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type   | -40 to 85    | SN65C1168N               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168NSR     | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | 65C1168                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168NSRG4   | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | 65C1168                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168PW      | ACTIVE        | TSSOP        | PW              | 16   | 90          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CB1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168PWE4    | ACTIVE        | TSSOP        | PW              | 16   | 90          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CB1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168PWG4    | ACTIVE        | TSSOP        | PW              | 16   | 90          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CB1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168PWR     | ACTIVE        | TSSOP        | PW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CB1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168PWRE4   | ACTIVE        | TSSOP        | PW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CB1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65C1168PWRG4   | ACTIVE        | TSSOP        | PW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | -40 to 85    | CB1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1167DBR     | ACTIVE        | SSOP         | DB              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1167                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1167DBRE4   | ACTIVE        | SSOP         | DB              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1167                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1167DBRG4   | ACTIVE        | SSOP         | DB              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1167                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish | MSL Peak Temp<br>(3) | Op Temp (°C) | Top-Side Markings<br>(4) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|------------------|----------------------|--------------|--------------------------|---------------------------------------------------------------------------------|
| SN75C1167N       | ACTIVE        | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type   | 0 to 70      | SN75C1167N               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1167NE4     | ACTIVE        | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type   | 0 to 70      | SN75C1167N               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1167NSLE    | OBsolete      | SO           | NS              | 16   | TBD         |                         | Call TI          | Call TI              | 0 to 70      |                          |                                                                                 |
| SN75C1167NSR     | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | 75C1167                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1167NSRG4   | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | 75C1167                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168DBR     | ACTIVE        | SSOP         | DB              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168DBRE4   | ACTIVE        | SSOP         | DB              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168DBRG4   | ACTIVE        | SSOP         | DB              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168N       | ACTIVE        | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type   | 0 to 70      | SN75C1168N               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168NE4     | ACTIVE        | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type   | 0 to 70      | SN75C1168N               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168NSLE    | OBsolete      | SO           | NS              | 16   | TBD         |                         | Call TI          | Call TI              | 0 to 70      |                          |                                                                                 |
| SN75C1168NSR     | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | 75C1168                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168NSRE4   | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | 75C1168                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168NSRG4   | ACTIVE        | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | 75C1168                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168PW      | ACTIVE        | TSSOP        | PW              | 16   | 90          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168PWE4    | ACTIVE        | TSSOP        | PW              | 16   | 90          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168PWG4    | ACTIVE        | TSSOP        | PW              | 16   | 90          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168PWR     | ACTIVE        | TSSOP        | PW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75C1168PWRE4   | ACTIVE        | TSSOP        | PW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1168                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish | MSL Peak Temp<br>(3) | Op Temp (°C) | Top-Side Markings<br>(4) | Samples                 |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|------------------|----------------------|--------------|--------------------------|-------------------------|
| SN75C1168PWRG4   | ACTIVE        | TSSOP        | PW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM   | 0 to 70      | CA1168                   | <a href="#">Samples</a> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN65C1167NSR | SO           | NS              | 16   | 2000 | 330.0              | 16.4               | 8.2     | 10.5    | 2.5     | 12.0    | 16.0   | Q1            |
| SN65C1168NSR | SO           | NS              | 16   | 2000 | 330.0              | 16.4               | 8.2     | 10.5    | 2.5     | 12.0    | 16.0   | Q1            |
| SN65C1168PWR | TSSOP        | PW              | 16   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |
| SN75C1167DBR | SSOP         | DB              | 16   | 2000 | 330.0              | 16.4               | 8.2     | 6.6     | 2.5     | 12.0    | 16.0   | Q1            |
| SN75C1168DBR | SSOP         | DB              | 16   | 2000 | 330.0              | 16.4               | 8.2     | 6.6     | 2.5     | 12.0    | 16.0   | Q1            |
| SN75C1168PWR | TSSOP        | PW              | 16   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65C1167NSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| SN65C1168NSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| SN65C1168PWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| SN75C1167DBR | SSOP         | DB              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| SN75C1168DBR | SSOP         | DB              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| SN75C1168PWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

D. The 20 pin end lead shoulder width is a vendor option, either half or full width.

PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



4040064-4/G 02/11

NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

△ C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

△ D Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211284-3/F 12/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.  
 D. Falls within JEDEC MO-150

## MECHANICAL DATA

NS (R-PDSO-G\*\*)

14-PINS SHOWN

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

4040062/C 03/03

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2014, Texas Instruments Incorporated