|            | -1                                                                                                                                                                                                                                                                   |                     |          |                               |                                 |         |                    | F                   | REVISI              | IONS               |                  |                | 1  |        |        |         |        |         |         |    |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|-------------------------------|---------------------------------|---------|--------------------|---------------------|---------------------|--------------------|------------------|----------------|----|--------|--------|---------|--------|---------|---------|----|
| LTR        |                                                                                                                                                                                                                                                                      |                     |          |                               | [                               | DESCR   | IPTIO              | N                   |                     |                    |                  |                | DA | TE (YF | R-MO-E | DA)     |        | APPF    | ROVED   |    |
| Α          | Make                                                                                                                                                                                                                                                                 | correc              | ctions t | o wavef                       | veforms. Update boilerplate CFS |         |                    |                     |                     |                    | 00-06-12         |                |    |        | М      | onica L | Poelki | ing     |         |    |
| В          | Add device type 02. Add vendor CAGE F8859. Add section 1.5, radiation features. Correct t <sub>OSHL</sub> and t <sub>OSLH</sub> on waveforms in figure 5. Add table III, delta limits. Update the boilerplate to include radiation hardness assured requirements jak |                     |          |                               |                                 |         |                    | 04-0                | 3-30                |                    | Thomas M. Hess   |                |    |        |        |         |        |         |         |    |
| С          |                                                                                                                                                                                                                                                                      | te radi<br>.2. – ja |          | eatures                       | in secti                        | on 1.5. | Add                | SEP tes             | st table            | IB and             | paragi           | raph           |    | 11-0   | 4-20   |         | [      | David J | . Corbe | tt |
| D          | and s                                                                                                                                                                                                                                                                | upplie              | rs infor | se outli<br>mation<br>L-PRF-3 | of CAG                          | E 3V14  | ided lid<br>16. Up | d for cla<br>date b | ass V d<br>oilerpla | evice.<br>ite para | Add de<br>graphs | evices<br>s as |    | 19-0   | 6-05   |         | Т      | homas   | M. Hes  | SS |
|            |                                                                                                                                                                                                                                                                      |                     |          |                               |                                 |         |                    |                     |                     |                    |                  |                |    |        |        |         |        |         |         |    |
|            |                                                                                                                                                                                                                                                                      |                     |          |                               |                                 |         |                    |                     |                     |                    |                  |                |    |        |        |         |        |         |         |    |
| EV         |                                                                                                                                                                                                                                                                      |                     |          |                               |                                 |         |                    |                     |                     |                    |                  |                |    |        |        |         |        |         |         |    |
| EV<br>HEET |                                                                                                                                                                                                                                                                      |                     |          |                               |                                 |         |                    |                     |                     |                    |                  |                |    |        |        |         |        |         |         |    |

| REV                                                        | D      | D    | D    | D                                | D                                 |                |   |     |                                                                                                                 |                            |       |     |       |    |     |    |      |      |    |    |
|------------------------------------------------------------|--------|------|------|----------------------------------|-----------------------------------|----------------|---|-----|-----------------------------------------------------------------------------------------------------------------|----------------------------|-------|-----|-------|----|-----|----|------|------|----|----|
| SHEET                                                      | 15     | 16   | 17   | 18                               | 19                                |                |   |     |                                                                                                                 |                            |       |     |       |    |     |    |      |      |    |    |
| REV STATUS                                                 |        |      |      | REV                              |                                   |                | D | D   | D                                                                                                               | D                          | D     | D   | D     | D  | D   | D  | D    | D    | D  | D  |
| OF SHEETS                                                  |        |      |      | SHE                              | ET                                |                | 1 | 2   | 3                                                                                                               | 4                          | 5     | 6   | 7     | 8  | 9   | 10 | 11   | 12   | 13 | 14 |
| PMIC N/A STANDARD                                          |        |      | PREF | PARED<br>Jo                      | BY<br>oseph <i>F</i>              | A. Kerb        | у |     |                                                                                                                 |                            | _     |     |       |    | MAR |    | _    |      |    |    |
| STAN<br>MICRO<br>DRA                                       | CIR    | CUIT | •    | CHECKED BY<br>Thomas J. Riccuiti |                                   |                |   |     | COLUMBUS, OHIO 43218-3990 <a href="https://www.dla.mil/landandmaritime">https://www.dla.mil/landandmaritime</a> |                            |       |     |       |    |     |    |      |      |    |    |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS |        |      | BLE  | APPF                             | APPROVED BY<br>Monica L. Poelking |                |   |     |                                                                                                                 |                            | RCUIT |     |       |    |     |    |      |      |    |    |
| AND AGEN<br>DEPARTMEN                                      |        |      | _    | DRA                              | WING A                            | APPRO<br>93-07 |   | ATE |                                                                                                                 | INPUTS, MONOLITHIC SILICON |       |     |       |    |     |    |      |      |    |    |
| AMS                                                        | SC N/A |      |      | REVI                             | SION L                            | EVEL           |   |     |                                                                                                                 | SI                         | ZE    | CAC | SE CO | DE |     |    |      |      | _  |    |
|                                                            |        |      |      |                                  |                                   |                | ) |     |                                                                                                                 |                            | 4     | 6   | 726   | В  |     | 5  | 962- | 9218 | 32 |    |
|                                                            |        |      |      |                                  | -                                 |                |   |     | SHEET 1 OF 19                                                                                                   |                            |       |     |       |    |     |    |      |      |    |    |

DSCC FORM 2233 APR 97 5962-E327-19

<u>DISTRIBUTION STATEMENT A.</u> Approved for public release. Distribution is unlimited.

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>                         |
|-------------|----------------|-------------------------------------------------|
| 01          | 54ACTQ10       | Triple 3-input NAND gate, TTL compatible inputs |
| 02          | 54ACT10        | Triple 3-input NAND gate, TTL compatible inputs |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

| Device class | <u>Device requirements documentation</u>                                                                                                                  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| М            | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |
| Q or V       | Certification and qualification to MIL-PRF-38535                                                                                                          |

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| С              | GDIP1-T14 or CDIP2-T14 | 14               | Dual-in-line                 |
| D              | GDFP1-F14 or CDFP2-F14 | 14               | Flat pack                    |
| 2              | CQCC1-N20              | 20               | Square leadless chip carrier |
| Χ              | CDFP3-F14              | 14               | Flat pack                    |
| Υ              | CDFP3-F14              | 14               | Flat pack 1/                 |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

1/ Package case outline Y flat pack with grounded lid.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-92182 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 2    |

## 1.3 Absolute maximum ratings. 1/2/3/

| Supply voltage range (Vcc)                                                      | 0.5 V dc to +7.0 V dc                  |
|---------------------------------------------------------------------------------|----------------------------------------|
| DC input voltage range (V <sub>IN</sub> )                                       | 0.5 V dc to $V_{CC}$ + 0.5 V dc        |
| DC output voltage range (Vout)                                                  | 0.5 V dc to V <sub>CC</sub> + 0.5 V dc |
| DC input clamp current ( $I_{IK}$ ) ( $V_{IN}$ = -0.5 V and $V_{CC}$ + 0.5 V)   | ±20 mA                                 |
| DC output clamp current (lok) (Vout = -0.5 V and Vcc + 0.5 V)                   | ±20 mA                                 |
| DC output current (Iout) per output pin                                         | ±50 mA                                 |
| DC V <sub>CC</sub> or GND current (I <sub>CC</sub> , I <sub>GND</sub> ) per pin | ±150 mA                                |
| Storage temperature range (T <sub>STG</sub> )                                   | 65°C to +150°C                         |
| Maximum power dissipation (P <sub>D</sub> )                                     | 500 mW                                 |
| Lead temperature (soldering, 10 seconds):                                       |                                        |
| Device type 01                                                                  | +300°C                                 |
| Device type 02                                                                  | +260°C                                 |
| Thermal resistance, junction-to-case (θ <sub>JC</sub> )                         | See MIL-STD-1835                       |
| Junction temperature (T <sub>J</sub> )                                          | +175°C                                 |
|                                                                                 |                                        |

# 1.4 Recommended operating conditions. 2/3/

| Supply voltage range (V <sub>CC</sub> )                 | . +4.5 V dc to +5.5 V dc       |
|---------------------------------------------------------|--------------------------------|
| Input voltage range (V <sub>IN</sub> )                  | . +0.0 V dc to V <sub>CC</sub> |
| Output voltage range (Vout)                             | +0.0 V dc to V <sub>CC</sub>   |
| Maximum low level input voltage (V <sub>IL</sub> )      | . +0.8 V                       |
| Minimum high level input voltage (V <sub>IH</sub> )     | . +2.0 V                       |
| Case operating temperature range (T <sub>C</sub> )      | 55°C to +125°C                 |
| Input edge rate $(\Delta V/\Delta t)$ maximum:          |                                |
| (from V <sub>IN</sub> = 0.8 V to 2.0 V, 2.0 V to 0.8 V) | . 125 mV/ns                    |
| Maximum high level output current (IoH)                 | 24.0 mA                        |
| Maximum low level output current (IoL)                  | . +24.0 mA                     |

## 1.5 Radiation features.

Device type 02:

- 2/ Unless otherwise noted, all voltages are referenced to GND.
- 3/ The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C.
- 4/ These limits were obtained during technology characterization and qualification, and are guaranteed by design or process, but not production tested unless specified by the customer through the purchase order or contract.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-92182 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 3    |

Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. The maximum junction temperature may be exceeded for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883.

## 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at https://quicksearch.dla.mil).

2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DOD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation.

## JEDEC - SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC)

JESD-20 - Standard for Description of 54/74ACXXXX and 54/74ACTXXXX Advanced High-Speed CMOS Devices.

(Copies of these documents are available online at <a href="https://www.jedec.org">https://www.jedec.org</a> or from JEDEC – Solid State Technology Association, 3103 North 10th Street, Suite 240–S, Arlington, VA 22201.)

## ASTM INTERNATIONAL (ASTM)

ASTM F1192- Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of Semiconductor Devices.

(Copies of this document is available online at <a href="https://www.astm.org/">https://www.astm.org/</a> or from ASTM International, P. O. Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959).

(Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.)

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-92182 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 4    |

- 03.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3.
- 3.2.5 Ground bounce waveforms and test circuit. The ground bounce waveforms and test circuit shall be as specified on figure 4.
  - 3.2.6 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 5.
- 3.2.7 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DLA Land and Maritime-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-PRF-38535, appendix A.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DLA Land and Maritime, DLA Land and Maritime 's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 36 (see MIL-PRF-38535, appendix A).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 5          |

| Test and<br>MIL-STD-883<br>test method <u>1</u> / | Symbol                         | Test conditions $\underline{2}/\underline{3}/\underline{55^{\circ}C} \le T_{C} \le +125^{\circ}C$<br>+4.5 V $\le$ V <sub>CC</sub> $\le$ +5.5 V<br>unless otherwise specified                            | Device<br>type<br>and <u>4/</u><br>device | Vcc   | Group A subgroups | Limi | its <u>5</u> / | Uni |   |
|---------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------|-------------------|------|----------------|-----|---|
|                                                   |                                |                                                                                                                                                                                                         | unicos otrorwise specifica                | class |                   |      | Min            | Max | 1 |
| High level output<br>voltage<br>3006              | V <sub>OH1</sub>               | For all inputs affecting output under test, V <sub>IN</sub> = V <sub>IH</sub> = 2.0 V or V <sub>IL</sub> = 0.8 V                                                                                        | All<br>All                                | 4.5 V | 1, 2, 3           | 4.40 |                | V   |   |
|                                                   | V <sub>OH2</sub>               | For all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND I <sub>OH</sub> = -50 μA                                                                                                                  | All<br>All                                | 5.5 V | 1, 2, 3           | 5.40 |                |     |   |
|                                                   | V <sub>OH3</sub>               | For all inputs affecting output under test, V <sub>IN</sub> = V <sub>IH</sub> = 2.0 V or                                                                                                                | AII<br>AII                                | 4.5 V | 1                 | 3.86 |                |     |   |
|                                                   |                                | V <sub>IL</sub> = 0.8 V<br>For all other inputs                                                                                                                                                         | /\ii                                      |       | 2, 3              | 3.70 |                |     |   |
|                                                   | V <sub>OH4</sub>               | V <sub>IN</sub> = V <sub>CC</sub> or GND<br>I <sub>OH</sub> = -24 mA                                                                                                                                    | All<br>All                                | 5.5 V | 1                 | 4.86 |                |     |   |
|                                                   |                                |                                                                                                                                                                                                         |                                           |       | 2, 3              | 4.70 |                |     |   |
|                                                   | V <sub>ОН5</sub><br><u>6</u> / | For all inputs affecting output under test, V <sub>IN</sub> = V <sub>IH</sub> = 2.0 V or V <sub>IL</sub> = 0.8 V For all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND I <sub>OH</sub> = -50 mA | All<br>All                                | 5.5 V | 1, 2, 3           | 3.85 |                |     |   |
| Low level output voltage                          | V <sub>OL1</sub>               | For all inputs affecting output under test, V <sub>IN</sub> = V <sub>IH</sub> = 2.0 V or V <sub>IL</sub> = 0.8 V                                                                                        | All<br>All                                | 4.5 V | 1, 2, 3           |      | 0.10           | V   |   |
| 3007                                              | V <sub>OL2</sub>               | For all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND I <sub>OL</sub> = +50 μA                                                                                                                  | AII<br>AII                                | 5.5 V | 1, 2, 3           |      | 0.10           |     |   |
|                                                   | V <sub>OL3</sub>               | For all inputs affecting output under test, V <sub>IN</sub> = V <sub>IH</sub> = 2.0 V or                                                                                                                | All                                       | 4.5 V | 1                 |      | 0.36           |     |   |
|                                                   |                                | V <sub>IL</sub> = 0.8 V                                                                                                                                                                                 | All                                       |       | 2, 3              |      | 0.50           | -   |   |
|                                                   | V <sub>OL4</sub>               | For all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                           | All                                       | 5.5 V | 1                 |      | 0.36           |     |   |
|                                                   |                                | I <sub>OL</sub> = +24 mA                                                                                                                                                                                | All                                       |       | 2, 3              |      | 0.50           |     |   |
|                                                   | V <sub>OL5</sub><br><u>6</u> / | For all inputs affecting output under test, V <sub>IH</sub> = 2.0 V or V <sub>IL</sub> = 0.8 V For all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND I <sub>OL</sub> = +50 mA                   | All<br>All                                | 5.5 V | 1, 2, 3           |      | 1.65           |     |   |
| Positive input<br>clamp voltage<br>3022           | V <sub>IC+</sub>               | For input under test, I <sub>IN</sub> = 1 mA                                                                                                                                                            | All<br>Q, V                               | GND   | 1                 | 0.4  | 1.5            | V   |   |
| Negative input<br>clamp voltage<br>3022           | V <sub>IC</sub> -              | For input under test, I <sub>IN</sub> = -1 mA                                                                                                                                                           | All<br>Q, V                               | Open  | 1                 | -0.4 | -1.5           | V   |   |
| Input current high                                | Іін                            | For input under test, $V_{IN} = V_{CC}$                                                                                                                                                                 | All                                       | 5.5 V | 1                 |      | +0.1           | μA  |   |
| 3010                                              |                                | For all other inputs, $V_{IN} = V_{CC}$ or GND                                                                                                                                                          | All                                       |       | 2, 3              |      | +1.0           |     |   |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 6          |

|                                                   | Т                            | ABLE IA. Electrical performance                                                                                                                                                                      | characteris                               | tics - Co | ntinued.          |     |                           |      |
|---------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------|-------------------|-----|---------------------------|------|
| Test and<br>MIL-STD-883<br>test method <u>1</u> / | Symbol                       | Test conditions $\underline{2}/\underline{3}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>+4.5 V $\leq$ V <sub>CC</sub> $\leq$ +5.5 V<br>unless otherwise specified                             | Device<br>type<br>and <u>4/</u><br>device | Vcc       | Group A subgroups | Lin | nits <u>5</u> /           | Unit |
|                                                   |                              |                                                                                                                                                                                                      | class                                     |           |                   | Min | Max                       |      |
| Input current low 3009                            | lιL                          | For input under test, $V_{IN} = GND$<br>For all other inputs, $V_{IN} = V_{CC}$ or                                                                                                                   | AII<br>AII                                | 5.5 V     | 1                 |     | -0.1                      | μА   |
| 3009                                              |                              | GND                                                                                                                                                                                                  | All                                       |           | 2, 3              |     | -1.0                      |      |
| Input capacitance<br>3012                         | C <sub>IN</sub>              | T <sub>C</sub> = +25°C<br>See 4.4.1c                                                                                                                                                                 | AII<br>AII                                | GND       | 4                 |     | 10.0                      | pF   |
| Power dissipation capacitance                     | C <sub>PD</sub> <u>7</u> /   |                                                                                                                                                                                                      | All<br>All                                | 5.0 V     | 4                 |     | 90.0                      | pF   |
| Quiescent supply                                  | ΔΙσο                         | For input under test,                                                                                                                                                                                | 01                                        | 5.5 V     | 1                 |     | 1.0                       | mA   |
| current delta,<br>TTL input levels                | <u>8</u> /                   | $V_{IN} = V_{CC} - 2.1 \text{ V}$ For all other inputs,                                                                                                                                              | All                                       |           | 2, 3              |     | 1.6                       | _    |
| 3005                                              | <u> </u>                     | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                                             | 02<br>All                                 | 5.5 V     | 1, 2, 3           |     | 1.6                       |      |
| Quiescent supply                                  | Іссн                         | For all inputs affecting output                                                                                                                                                                      | All                                       | 5.5 V     | 1                 |     | 4.0                       | μА   |
| current output high<br>3005                       |                              | under test, V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                                 | All                                       |           | 2, 3              |     | 80.0                      |      |
|                                                   |                              | M, D, P, L, R, F<br><u>9</u> /                                                                                                                                                                       | 02<br>Q, V                                |           | 1                 |     | 50.0                      |      |
| Quiescent supply                                  | Iccl                         | For all inputs affecting output                                                                                                                                                                      | All                                       | 5.5 V     | 1                 |     | 4.0                       | μА   |
| current output low 3005                           |                              | under test, V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                                                                                                 | All                                       |           | 2, 3              |     | 80.0                      |      |
| 0000                                              |                              | M, D, P, L, R, F<br><u>9</u> /                                                                                                                                                                       | 02<br>Q, V                                |           | 1                 |     | 50.0                      |      |
| Low level ground bounce noise                     | V <sub>OLP</sub> <u>10</u> / | T <sub>C</sub> = +25°C<br>See figure 4<br>See 4.4.1c                                                                                                                                                 | AII<br>AII                                | 5.0 V     | 4                 |     | 1500                      | mV   |
| Low level ground bounce noise                     | V <sub>OLV</sub> 10/         |                                                                                                                                                                                                      | All<br>All                                | 5.0 V     | 4                 |     | -1200                     | mV   |
| High level V <sub>CC</sub> bounce noise           | V <sub>OHP</sub> <u>10</u> / |                                                                                                                                                                                                      | 01<br>All                                 | 5.0 V     | 4                 |     | V <sub>ОН</sub><br>+ 1000 | mV   |
|                                                   | 10,                          |                                                                                                                                                                                                      | 02<br>All                                 |           |                   |     | V <sub>OH</sub><br>+ 1700 |      |
| High level V <sub>CC</sub> bounce noise           | V <sub>онv</sub>             |                                                                                                                                                                                                      | 01<br>All                                 | 5.0 V     | 4                 |     | V <sub>OH</sub><br>- 1000 | mV   |
|                                                   |                              |                                                                                                                                                                                                      | 02<br>All                                 |           |                   |     | V <sub>OH</sub><br>- 1700 |      |
| Latch-up input/output over-voltage                | I <sub>CC</sub> (O/V1) 11/   | $\begin{split} t_w &\geq 100~\mu s \\ t_{cool} &\geq t_w \\ 5~\mu s &\leq t_r \leq 5~m s \\ 5~\mu s &\leq t_f \leq 5~m s \\ V_{test} &= 6.0~V \\ V_{CCQ} &= 5.5~V \\ V_{over} &= 10.5~V \end{split}$ | All<br>Q, V                               | 5.5 V     | 2                 |     | 200                       | mA   |

See footnotes at end of table.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-92182 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 7    |

|                                                                        | TABLE IA. <u>Electrical performance characteristics</u> – Continued. |                                                                                                                                                                                                                                               |                                            |                |                                           |                                        |                                         |      |
|------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------|-------------------------------------------|----------------------------------------|-----------------------------------------|------|
| Test and<br>MIL-STD-883<br>test method <u>1</u> /                      | Symbol                                                               | Test conditions $\underline{2}/\underline{3}/$<br>-55°C $\leq$ Tc $\leq$ +125°C<br>+4.5 V $\leq$ Vcc $\leq$ +5.5 V<br>unless otherwise specified                                                                                              | Device<br>type<br>and <u>4</u> /<br>device | Vcc            | Group A subgroups                         | Lim                                    | its <u>5</u> /                          | Unit |
|                                                                        |                                                                      |                                                                                                                                                                                                                                               | class                                      |                |                                           | Min                                    | Max                                     |      |
| Latch-up input/output positive over-current                            | lcc<br>(O/I1+)<br><u>11</u> /                                        | $\begin{split} t_w &\geq 100~\mu\text{s} \\ t_{cool} &\geq t_w \\ 5~\mu\text{s} &\leq t_r \leq 5~\text{ms} \\ 5~\mu\text{s} &\leq t_f \leq 5~\text{ms} \\ V_{test} &= 6.0~V \\ V_{CCQ} &= 5.5~V \\ I_{trigger} &= +120~\text{mA} \end{split}$ | All<br>Q, V                                | 5.5 V          | 2                                         |                                        | 200                                     | mA   |
| Latch-up input/output<br>negative over-current                         | lcc<br>(O/I1-)<br><u>11</u> /                                        | $\begin{split} t_w \geq 100~\mu s \\ t_{cool} \geq t_w \\ 5~\mu s \leq t_r \leq 5~m s \\ 5~\mu s \leq t_f \leq 5~m s \\ V_{test} = 6.0~V \\ V_{CCQ} = 5.5~V \\ l_{trigger} = -120~m A \end{split}$                                            | All<br>Q, V                                | 5.5 V          | 2                                         |                                        | 200                                     | mA   |
| Latch-up supply<br>over-voltage                                        | lcc<br>(O/V2)<br><u>11</u> /                                         | $\begin{split} t_w & \geq 100~\mu s \\ t_{cool} & \geq t_w \\ 5~\mu s & \leq t_r \leq 5~m s \\ 5~\mu s & \leq t_f \leq 5~m s \\ V_{test} & = 6.0~V \\ V_{CCQ} & = 5.5~V \\ V_{over} & = 9.0~V \end{split}$                                    | All<br>Q, V                                | 5.5 V          | 2                                         |                                        | 100                                     | mA   |
| Functional tests<br>3014                                               | <u>12</u> /                                                          | V <sub>IN</sub> = 2.0 V or 0.8 V<br>Verify output V <sub>O</sub><br>See 4.4.1b                                                                                                                                                                | AII<br>AII                                 | 4.5 V<br>5.5 V | 7, 8<br>7, 8                              | L<br>L                                 | H<br>H                                  |      |
| Propagation delay<br>time, data to output,<br>An, Bn, Cn to On<br>3003 | t <sub>PLH</sub> ,<br>t <sub>PHL</sub><br><u>13</u> /                | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5                                                                                                                                                                                 | 01<br>Q, V<br>01<br>M<br>02<br>All         | 4.5 V          | 9, 11<br>10<br>9<br>10, 11<br>9<br>10, 11 | 2.0<br>2.0<br>2.0<br>2.0<br>2.0<br>2.0 | 8.0<br>9.5<br>8.0<br>9.5<br>9.0<br>10.0 | ns   |
| Output skew                                                            | tosнь,<br>tosьн<br><u>14</u> /                                       | $C_L$ = 50 pF minimum<br>$R_L$ = 500 $\Omega$<br>See figure 5                                                                                                                                                                                 | 01<br>All                                  | 4.5 V          | 9, 10, 11                                 |                                        | 1.0                                     | ns   |

- 1/ For tests not listed in the referenced MIL-STD-883, (e.g. Δlcc), utilize the general test procedure of 883 under the conditions listed herein. All inputs and outputs shall be tested, as applicable, to the tests in table IA herein.
- 2/ Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table herein. Output terminals not designated shall be high level logic, low level logic, or open except for the lcc and Δlcc tests, the output terminal shall be open. When performing the lcc and Δlcc tests, the current meter shall be placed in the circuit such that all current flows through the meter.
- $\underline{3}$ / RHA parts for device type 02 meet all levels M, D, P, L, R, and F of irradiation; however, these parts are only tested at the "F" level. Pre and post irradiation values are identical unless otherwise specified in table IA. When performing post irradiation electrical measurements and any RHA level for any device,  $T_A = +25$  °C.
- 4/ The word "All" in the device type and device class column, means limits for all device types and classes.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 8          |

#### TABLE IA. Electrical performance characteristics - Continued.

- 5/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively, and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein.
- 6/ Transmission driving tests are performed at  $V_{CC}$  = 5.5 V dc with a 2 ms duration maximum. This test may be performed using  $V_{IN}$  =  $V_{CC}$  or GND. When  $V_{IN}$  =  $V_{CC}$  or GND is used, the test is guaranteed for  $V_{IN}$  = 2.0 V or 0.8 V.
- 7/ Power dissipation capacitance ( $C_{PD}$ ) determines the power consumption,  $P_D = (C_{PD} + C_L)$  ( $V_{CC} \times V_{CC}$ ) f + ( $I_{CC} \times V_{CC}$ ) and the current consumption  $I_S = (C_{PD} + C_L)$   $V_{CC}f + I_{CC} + (n \times d \times \Delta I_{CC})$ . For both  $P_D$  and  $I_S$ , n is the number of device inputs at TTL levels; f is the frequency of the input signal; d is the duty cycle of the input signal; and  $C_L$  is the external output load capacitor.
- 8/ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>. This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at V<sub>IN</sub> = V<sub>CC</sub> 2.1 V (alternate method). Classes Q and V shall use the preferred method. When the test is performed using the alternate test method; the maximum limits is equal to the number of inputs at a high TTL input level times 1.0 mA or 1.6 mA, as applicable; and the preferred method and limits are guaranteed.
- 9/ The maximum limit for this parameter at 100 krads (Si) is 4  $\mu$ A.
- 10/ This test is for qualification only. Ground and V<sub>CC</sub> bounce tests are performed on a non-switching (quiescent) output and are used to measure the magnitude of induced noise caused by other simultaneously switching outputs. The test is performed on a low noise bench test fixture. For the device under test, all outputs shall be loaded with 500Ω of load resistance and a minimum of 50 pF of load capacitance (see figure 4). Only chip capacitors and resistors shall be used. The output load components shall be located as close as possible to the device outputs. It is suggested that, whenever possible, this distance be kept to less than 0.25 inches. Decoupling capacitors shall be placed in parallel from V<sub>CC</sub> to ground. The device manufacturer shall determine the values of these decoupling capacitors. The low and high level ground and V<sub>CC</sub> bounce noise is measured at the quiet output using a 1 GHz minimum bandwidth oscilloscope with a 50Ω input impedance.

The device inputs shall be conditioned such that all outputs are at a high nominal  $V_{OH}$  level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at  $V_{OH}$  as all other outputs possible are switched from  $V_{OH}$  to  $V_{OL}$ .  $V_{OHV}$  and  $V_{OHP}$  are then measured from the nominal  $V_{OH}$  level to the largest negative and positive peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from  $V_{OL}$  to  $V_{OH}$ .

The device inputs shall be conditioned such that all outputs are at a low nominal  $V_{OL}$  level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at  $V_{OL}$  as all other outputs possible are switched from  $V_{OL}$  to  $V_{OH}$ .  $V_{OLP}$  and  $V_{OLV}$  are then measured from the nominal  $V_{OL}$  level to the largest positive and negative peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from  $V_{OH}$  to  $V_{OL}$ .

- 11/ See EIA/JEDEC STD. 78 for electrically induced latch-up test methods and procedures. The values listed for I<sub>trigger</sub> and V<sub>over</sub> are to be accurate within ±5 percent.
- 12/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. Allowable tolerance in accordance with MIL-STD-883 for the input voltage levels may be incorporated. For output measurements, L < 2.5 V, H ≥ 2.5 V.
- $\underline{13}$ / AC limits at V<sub>CC</sub> = 5.5 V are equal to the limits at V<sub>CC</sub> = 4.5 V and guaranteed by testing at V<sub>CC</sub> = 4.5 V. Minimum propagation delay time limits for V<sub>CC</sub> = 5.5 V are 1.0 ns and guaranteed by guard-banding the V<sub>CC</sub> = 4.5 V minimum limits to 1.5 ns. For propagation delay tests, all paths must be tested.
- 14/ This parameter shall be guaranteed, if not tested, to the limits specified in table IA, herein. Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either high-to-low (tosh) or low-to-high (tosh).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 9          |

# TABLE IB. <u>SEP test limits</u>. <u>1</u>/ <u>2</u>/

| Device<br>type | Vcc = 4.5 V <u>3</u> /                       | Bias V <sub>CC</sub> = 5.5 V<br>For latch-up test                   |
|----------------|----------------------------------------------|---------------------------------------------------------------------|
| , type         | Effective LET<br>no upsets<br>[MeV/(mg/cm²)] | no latch-up at effective LET = <u>4</u> / <u>5</u> / [MeV/(mg/cm²)] |
| 01             | LET ≤ 93 <u>6</u> /                          | ≤ 93                                                                |

- 1/ For SEP test conditions, see 4.4.4.2 herein.
- <u>2</u>/ Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity.
- 3/ Tested at operating temperature,  $T_A = +25^{\circ}C \pm 10^{\circ}C$ , for upsets.
- $\underline{4}/$  Tested at operating temperature,  $T_A$  = +125°C  $\pm$  10°C, for latch-up.
- 5/ Tested to a LET ≤ 93 MeV/(mg/cm<sup>2</sup>) with no latch-up (SEL).
- $\underline{6}$ / Tested to a LET ≤ 93 MeV/(mg/cm<sup>2</sup>) with no single event upsets (SEU).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 10         |

| Device types    | 01, 02        |               |  |
|-----------------|---------------|---------------|--|
| Case outlines   | C, D, X, Y    | 2             |  |
| Terminal number | Termina       | l symbol      |  |
| 1               | A0            | NC            |  |
| 2               | В0            | A0            |  |
| 3               | A1            | В0            |  |
| 4               | B1            | A1            |  |
| 5               | C1            | NC            |  |
| 6               | 01            | B1            |  |
| 7               | GND           | NC            |  |
| 8               | <u>O2</u>     | C1            |  |
| 9               | C2            | 01            |  |
| 10              | B2            | GND           |  |
| 11              | A2            | NC            |  |
| 12              | <del>00</del> | O2            |  |
| 13              | C0            | C2            |  |
| 14              | $V_{CC}$      | B2            |  |
| 15              |               | NC            |  |
| 16              |               | A2            |  |
| 17              |               | NC            |  |
| 18              |               | <del>00</del> |  |
| 19              |               | C0            |  |
| 20              |               | Vcc           |  |

NC = No internal connection

Note: Package case outline X flat pack without grounded lid and case outline Y flat pack with grounded lid.

| Pin description                                         |             |  |  |  |
|---------------------------------------------------------|-------------|--|--|--|
| Terminal symbol Description                             |             |  |  |  |
| An, Bn, Cn (n = 0 to 2)                                 | Data inputs |  |  |  |
| $\overline{\text{On}}$ (n = 0 to 2) Outputs (inverting) |             |  |  |  |

FIGURE 1. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 11         |

| Device types 01, 02 |        |    |    |  |  |
|---------------------|--------|----|----|--|--|
|                     | Inputs |    |    |  |  |
| An                  | Bn     | Cn | On |  |  |
| L                   | L      | L  | Н  |  |  |
| L                   | L      | Н  | Н  |  |  |
| L                   | Н      | L  | Н  |  |  |
| L                   | Н      | Н  | Н  |  |  |
| Н                   | L      | L  | Н  |  |  |
| Н                   | L      | Н  | Н  |  |  |
| Н                   | Н      | L  | Н  |  |  |
| Н                   | Н      | Н  | L  |  |  |

H = High voltage level L = Low voltage level

FIGURE 2. Truth table.



FIGURE 3. Logic diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 12         |



#### NOTES:

- C<sub>L</sub> includes a 47 pF chip capacitor (-0 percent, +20 percent) and at least 3 pF of equivalent capacitance from the test jig and probe.
- 2.  $R_L = 450\Omega \pm 1$  percent, chip resistor in series with a  $50\Omega$  termination. For monitored outputs, the  $50\Omega$  termination shall be the  $50\Omega$  characteristic impedance of the coaxial connector to the oscilloscope.
- 3. Input signal to the device under test:
  - a.  $V_{IN}$  = 0.0 V to 3.0 V; duty cycle = 50 percent;  $f_{IN} \geq$  1 MHz.
  - b.  $t_r$ ,  $t_f$  = 3.0 ns  $\pm 1.0$  ns. For input signal generators incapable of maintaining these values of  $t_r$  and  $t_f$ , the 3.0 ns limit may be increased up to 10 ns, as needed, maintaining the  $\pm 1.0$  ns tolerance and guaranteeing the results at 3.0 ns  $\pm 1.0$  ns; skew between any two switching input signals (tsk):  $\leq 250$  ps.

FIGURE 4. Ground bounce waveforms and test circuit.

| STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|-------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME         |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990     |                  | D              | 13         |





# NOTES:

- 1.  $C_L = 50$  pF minimum or equivalent (includes test jig and probe capacitance).
- 2.  $R_T = 50\Omega$ ,  $R_L = 500\Omega$  or equivalent.
- 3. Input signal from pulse generator:  $V_{IN}$  = 0.0 V to 3.0 V; PRR  $\leq$  10 MHz;  $t_r \leq$  3.0 ns;  $t_f \leq$  3.0 ns;  $t_r$  and  $t_f$  shall be measured from 0.3 V to 2.7 V and from 2.7 V to 0.3 V, respectively; duty cycle = 50 percent.
- 4. Timing parameters shall be tested at a minimum input frequency of 1 MHz.
- 5. The outputs are measured one at a time with one transition per measurement.

FIGURE 5. Switching waveforms and test circuit.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 14         |

## 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - 4.2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - Interim and final electrical test parameters shall be as specified in table IIA herein.
    - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

| STANDARD                  |  |
|---------------------------|--|
| MICROCIRCUIT DRAWING      |  |
| DLA LAND AND MARITIME     |  |
| COLLIMBUS OHIO 43218-3990 |  |

| SIZE<br><b>A</b> |                     | 5962-92182  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>D | SHEET<br>15 |

- 4.4.1 Group A inspection.
  - a. Tests shall be as specified in table IIA herein.
  - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device.
  - c. C<sub>IN</sub> and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. C<sub>PD</sub> shall be tested in accordance with the latest revision of JESD-20 and table IA herein. For C<sub>IN</sub> and C<sub>PD</sub>, test all applicable pins on five devices with zero failures.
- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - b.  $T_A = +125^{\circ}C$ , minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table IA at  $T_A = +25$ °C, after exposure, to the subgroups specified in table IIA herein.
  - c. RHA tests for device classes M, Q, and V for levels M, D, P, L, R, and F shall be performed through each level to determine at what levels the devices meet the RHA requirements. These RHA tests shall be performed for initial qualification and after design or process changes which may affect the RHA performance of the device.
  - d. Prior to irradiation, each selected sample shall be assembled in its qualified package. It shall pass the specified group A electrical parameters in table IA for subgroups specified in table IIA herein.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 16         |

## TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-STD-883, method<br>5005, table IA) | (in acco                               | bgroups<br>ordance with<br>8535, table IIB)       |
|---------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------|
|                                                   | Device<br>class M                                                          | Device<br>class Q                      | Device<br>class V                                 |
| Interim electrical parameters (see 4.2)           |                                                                            |                                        | 1                                                 |
| Final electrical parameters (see 4.2)             | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11                                     | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | <u>2</u> / <u>3</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 |
| Group A test requirements (see 4.4)               | 1, 2, 3, 4, 7,<br>8, 9, 10, 11                                             | 1, 2, 3, 4, 7,<br>8, 9, 10, 11         | 1, 2, 3, 4, 7,<br>8, 9, 10, 11                    |
| Group C end-point electrical parameters (see 4.4) | 1, 2, 3                                                                    | 1, 2, 3                                | <u>3</u> / 1, 2, 3, 7,8,<br>9, 10, 11             |
| Group D end-point electrical parameters (see 4.4) | 1, 2, 3                                                                    | 1, 2, 3                                | 1, 2, 3, 7, 9                                     |
| Group E end-point electrical parameters (see 4.4) | 1, 7, 9                                                                    | 1, 7, 9                                | 1, 7, 9                                           |

TABLE IIB. Burn-in and operating life test, delta parameters (+25°C).

| Parameter <u>1</u> /                                     | Symbol          | Device type | Delta limits |
|----------------------------------------------------------|-----------------|-------------|--------------|
| Supply current                                           | Icc             | 02          | ±150 nA      |
| Supply current delta                                     | Δlcc            | 02          | ±0.4 mA      |
| Input current low level                                  | I <sub>IL</sub> | 02          | ±20 nA       |
| Input current high level                                 | I <sub>IH</sub> | 02          | ±20 nA       |
| Output voltage low level                                 | VoL             | 02          | ±0.04 V      |
| $(V_{CC} = 5.5 \text{ V}, I_{OL} = 24 \text{ mA})$       |                 |             |              |
| Output voltage high level<br>(Vcc = 5.5 V, IoH = -24 mA) | Vон             | 02          | ±0.20 V      |

 $<sup>\</sup>underline{1}$ / These parameters shall be recorded before and after the required burn-in and life tests to determine delta limits.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92182 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 17         |

 <sup>1/</sup> PDA applies to subgroup 1.
 2/ PDA applies to subgroups 1 and 7, and deltas.
 3/ Delta limits, as specified in table IIB, shall be required, and the delta limits shall be completed with reference to the zero hour electrical parameters.

- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, condition A, and as specified herein. Prior to and during total dose irradiation characterization and testing, the devices for characterization shall be biased so that 50 percent are at inputs high and 50 percent are at inputs low, and the devices for testing shall be biased to the worst case condition established during characterization. Devices shall be biased as follows:
  - a. Inputs tested high,  $V_{CC}$  = 5.5 V dc ±5%,  $V_{IN}$  = 5.0 V dc +10%,  $R_{IN}$  = 1 k $\Omega$  ±20%, and all outputs are open.
  - b. Inputs tested low,  $V_{CC} = 5.5 \text{ V}$  dc  $\pm 5\%$ ,  $V_{IN} = 0.0 \text{ V}$  dc,  $R_{IN} = 1 \text{ k}\Omega \pm 20\%$ , and all outputs are open.
- 4.4.4.1.1 <u>Accelerated annealing test</u>. Accelerated annealing shall be performed on classes M, Q, and V devices requiring an RHA level greater than 5K rads (Si). The post-anneal end-point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiation end-point electrical parameter limit at 25°C ±5°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device.
- 4.4.4.2 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be performed on class V devices. SEP testing shall be performed on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test 4 devices with zero failures. ASTM F1192 may be used as a guideline when performing SEP testing. The recommended test conditions for SEP are as follows:
  - a. The ion beam angle of incidence shall be between normal to the die surface and  $60^{\circ}$  to the normal, inclusive (i.e.  $0^{\circ} \le \text{angle} \le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects is allowed.
  - b. The fluence shall be  $\geq 100$  errors or  $\geq 10^7$  ions/cm<sup>2</sup>.
  - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates that differ by at least an order of magnitude.
  - d. The particle range shall be  $\geq$  20 microns in silicon.
  - e. The test temperature shall be  $\pm 25^{\circ}$ C and the maximum rated operating temperature  $\pm 10^{\circ}$ C.
  - f. Bias conditions shall be defined by the manufacturer for the latchup measurements.
  - g. Test four devices with zero failures.
  - 4.5 Methods of inspection. Methods of inspection shall be specified as follows:
- 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal.

| STANDARD                 |  |  |
|--------------------------|--|--|
| MICROCIRCUIT DRAWING     |  |  |
| DLA LAND AND MARITIME    |  |  |
| COLUMBUS OHIO 43218-3990 |  |  |

| SIZE<br><b>A</b> |                     | 5962-92182  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>D | SHEET<br>18 |

## 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

#### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime -VA, telephone (614) 692-8108.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime -VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V.</u> Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime -VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime -VA.

STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-92182  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>D | SHEET<br>19 |

# STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 19-06-05

Approved sources of supply for SMD 5962-92182 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA land and maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/Programs/Smcr/">https://landandmaritimeapps.dla.mil/Programs/Smcr/</a>

|                        | T           | T              |
|------------------------|-------------|----------------|
| Standard microcircuit  | Vendor CAGE | Vendor similar |
| drawing PIN <u>1</u> / | number      | PIN <u>2</u> / |
| 5962-9218201MCA        | 0C7V7       | 54ACTQ10DMQB   |
|                        | 01295       | SNJ54ACT10J    |
|                        | 3V146       | 54ACTQ10/QCA   |
| 5962-9218201MDA        | 0C7V7       | 54ACTQ10FMQB   |
|                        | 01295       | SNJ54ACT10W    |
|                        | 3V146       | 54ACTQ10/QDA   |
| 5962-9218201M2A        | 0C7V7       | 54ACTQ10LMQB   |
|                        | 01295       | SNJ54ACT10FK   |
|                        | 3V146       | 54ACTQ10/Q2A   |
| 5962-9218202QXA        | <u>3</u> /  | 54ACT10        |
| 5962-9218202VXA        | <u>3</u> /  | 54ACT10        |
| 5962F9218202QXA        | F8859       | RHFACT10K02Q   |
| 5962F9218202QXC        | F8859       | RHFACT10K01Q   |
| 5962F9218202VXA        | F8859       | RHFACT10K02V   |
| 5962F9218202VYA        | F8859       | RHFACT10K04V   |
| 5962F9218202VXC        | F8859       | RHFACT10K01V   |
| 5962F9218202VYC        | F8859       | RHFACT10K03V   |
|                        |             |                |

- The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the Vendor to determine its availability.
- 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply

| Vendor CAGE<br>number_ | Vendor name<br>and address                                                                                       |
|------------------------|------------------------------------------------------------------------------------------------------------------|
| 0C7V7                  | Teledyne e2v, Inc.<br>765 Sycamore Drive<br>Milpitas, CA 95035                                                   |
| 01295                  | Texas Instruments Incorporated<br>Semiconductor Group<br>8505 Forest Lane<br>P.O. Box 660199<br>Dallas, TX 75243 |
| F8859                  | STMicroelectronics<br>rue de Suisse, CS 60816,<br>35208 RENNES cedex2-FRANCE                                     |
| 3V146                  | Rochester Electronics Inc.<br>16 Malcolm Hoyt Drive<br>Newburyport, MA 01950                                     |

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.