# Am29C841A/Am29C843A # **High Performance CMOS Bus Interface Latches** #### DISTINCTIVE CHARACTERISTICS - High-speed parallel latches D-Y propagation delay = 5 ns typical - Low standby power - Very high output drive loL = 48 mA commercial, 32 mA Military - Extra-wide (9- and 10-bit) data paths - Proprietary edge-rate controlled outputs dramatically reduce undershoots, overshoots, and ground bounce - Power-up/down disable circuit provides for glitch-free power supply sequencing - Can be powered off while in 3-state, ideal for card edge interface applications - Minimal speed degradation with multiple outputs switching - 200 mV typical hysteresis on data input path - JEDEC FCT-compatible specs #### GENERAL DESCRIPTION The Am29C841A and Am29C843A CMOS Bus Interface Latches are designed to eliminate the extra devices required to buffer stand alone latches and to provide extra data width for wider address/data paths or buses carrying parity. The Am29C800A latches are produced with AMD's exclusive CS11SA CMOS process, and feature typical propagation delays of 5 ns, as well as an output current drive of 48 mA. The Am29C841A is a buffered, 10-bit version of the popular '373 function. The Am29C843A is a 9-bit buffered latch with Preset (PRE) and Clear (CLR)—ideal for parity bus interfacing in high-performance microprogrammed systems. The Am29C841A and Am29C843A incorporate AMD's proprietary edge-controlled outputs in order to minimize simultaneous switching noise (ground bounce) undershoots and overshoots. By controlling the output transient currents, ground bounce and output ringing have been greatly reduced. A modified AMD output provides a stable, usable voltage level in less time than a non-controlled output. Additionally, speed degradation due to increasing number of outputs switching is reduced. Together, these benefits of edge-rate control result in significant increase in system performance despite a minor increase in device propagation delay.\* A unique I/O circuitry which utilizes n-channel pull-up transistors (eliminating the parasitic diode to Vcc), provides for high-impedance outputs during power-off and power-up/down sequencing, thus providing glitch-free operation for card-edge and other active bus applications. The Am29C841A and Am29C843A are available in the standard package options: DIPs, PLCCs, and SOICs. Publication# 11230 Rev. B Amendment/0 <sup>\*</sup> For more details refer to a Minimization of Ground Bounce Through Output Edge-Rate Control Application Note (See Chapter 3). # BLOCK DIAGRAMS Am29C841A # Am29C843A <sup>\*</sup>Also available in 24-Pin Small Outline Package; pinout identical to DIPs. Note: Pin 1 is marked for orientation 4-54 Am29C841A/Am29C843A # LOGIC SYMBOLS #### Am29C843A 11230-008A # **FUNCTION TABLES** #### Am29C841A | | Inputs | | Internal | Outputs | | | | |----|--------|----|----------------|---------|----------------|--|--| | ŌĒ | LE | Di | Q <sub>i</sub> | Yi | Function | | | | Н | Х | Х | Х | Z | Hi-Z | | | | Н | Н | L | Н | Z | Hi-Z | | | | Н | Н | Н | L | Z | Hi-Z | | | | Н | L | Х | NC | Z | Latched (Hi-Z) | | | | L | Н | L | Н | L | Transparent | | | | Ĺ | Н | Н | L | Н | Transparent | | | | L | L | Х | NC | NC | Latched | | | # Am29C843A | | | Inputs | | | Internal Outputs | | | |-----|-----|--------|-----|----|------------------|----|----------------| | CLR | PRE | ŌĒ | LE | Di | <b>Q</b> i | Yi | Function | | Н | Н | Н | Х | Х | X | Z | Hi-Z | | Н | Н | Ξ | Н | Н | L | Z | Hi-Z | | Н | Н | Н | Ξ | L | Н | Z | Hi-Z | | Н | Н | Н | Ĺ | Х | NC | Z | Latched (Hi-Z) | | Н | Н | L | Н | Н | L | Н | Transparent | | Н | Н | L | Н | L | Н | L | Transparent | | Н | Н | Ł | الد | Х | NC | NC | Latched | | Н | L | L | Х | X | L | Н | Preset | | L | Н | L | Χ | X | Н | L | Clear | | L | L | L | X | Х | Н | Н | Preset | | L | Н | Н | L | X | Ł | Z | Latched (Hi-Z) | | Н | L | Н | L | Х | L | Z | Latched (Hi-Z) | H = HIGH L = LOW X = Don't Care NC = No Change Z = High Impedance # **ORDERING INFORMATION** Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: - a. Device Number - b. Speed Option (if applicable) c. Package Type d. Temperature Range - e. Optional Processing | Valid Combinations | | | | | | | |--------------------|------------|--|--|--|--|--| | AM29C841A | DO 00 10 | | | | | | | AM29C843A | PC, SC, JC | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. # MILITARY ORDERING INFORMATION **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of: - **Device Number** - Speed Option (if applicable) Device Class b. - Package Type Lead Finish | Valid Combinations | | | | | | | |--------------------|------|--|--|--|--|--| | AM29C841A | /BLA | | | | | | | AM29C843A | /BLA | | | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, or to check on newly released combinations. #### **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. # PIN DESCRIPTION Am29C841A/Am29C843A Di #### Data Inputs (Input) Di are the latch data inputs. Yi #### **Data Outputs (Output)** Yi are the three state data outputs. #### LE ## Latch Enable (Input, Active HIGH) The latches are transparent when LE is HIGH. Input data is latched on a HIGH-to-LOW transition. # ŌĒ #### Output Enable (Input, Active LOW) When $\overline{OE}$ is LOW, the latch data is passed to the Y<sub>i</sub> outputs. When $\overline{OE}$ is HIGH, the Y<sub>i</sub> outputs are in the high impedence state. # Am29C843A Only #### PRF #### Preset (Input, Active LOW) When PRE is LOW, the outputs are HIGH if $\overline{OE}$ is LOW. PRE overrides the CLR pin. PRE will set the latch independent of the state of $\overline{OE}$ . # CLR # Clear (Input, Active LOW) When $\overline{\text{CLR}}$ is LOW, the internal latch is cleared. When $\overline{\text{CLR}}$ is LOW, the outputs are LOW if $\overline{\text{OE}}$ is LOW and $\overline{\text{PRE}}$ is HIGH. When $\overline{\text{CLR}}$ is HIGH, data can be entered into the latch. # **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65 to +150°C Supply Voltage to Ground Potential Continuous Potential Continuous -0.5 V to +7 V DC Output Voltage -0.5 V to +6 V DC Input Voltage -0.5 V to +6 V DC Output Diode Current: Into Output + 50 mA Out of Output - 50 mA DC Input Diode Current: Into Input + 20 mA Out of Input - 20 mA DC Output Current per Pin: Into Output + 100 mA Out of Output - 100 mA Total DC Ground Current (n x lo<sub>L</sub> + m x loc<sub>T</sub>) mA (Note 1) Total DC Vcc Current (n x loh + m x lcct) mA (Note 1) Note: 1. n = number of outputs, m = number of inputs. Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### OPERATING RANGES Commercial (C) Devices Ambient Temperature (Ta) 0 to +70°C Supply Voltage (Vcc) +4.5 V to +5.5 V Military (M) Devices Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | | | Min. | Max. | Unit | | | |---------------------|------------------------------|------------------------------------------------------------------------------------|--------------------------|----------------|--------------------|------|----------|-------------|--| | Vон | Output HIGH Voltage | Vcc = 4.5 V Min.<br>Vin = ViH or ViL | I <sub>OH</sub> = -15 mA | | 2.4 | | ٧ | | | | Vol | Output LOW Voltage | Vcc = 4.5 V Min. | MIL lo. | = 32 | mA | | 0.5 | v | | | | | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> COM'L lo <sub>L</sub> = 48 mA | | | | 0.5 | V | | | | VIH | Input HIGH Voltage | Guaranteed Inpu<br>Voltage for all Inp | | | Н | 2.0 | | <b>V</b> | | | VIL | Input LOW Voltage | Guaranteed Input Logical LOW Voltage for all Inputs (Note 1) | | | | 0.8 | <b>V</b> | | | | Vı | Input Clamp Voltage | Vcc = 4.5 V, lin = | N = −18 mA | | | -1.2 | ٧ | | | | Iιι | Input LOW Current | Vcc = 5.5 V, Vin = GND | | | | -5 | μА | | | | l <sub>IH</sub> | Input HIGH Current | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V | | | | 5 | μА | | | | Іохн | Output Off-State Current | Vcc = 5.5 V, Vo = 5.5 V | | | +10 | μА | | | | | lozL | (High Impedance) | Vcc = 5.5 V, Vo = GND | | | | | -10 | | | | Isc | Output Short-Circuit Current | Vcc = 5.5 V, Vo | = 0 V (N | ote 2 | 2) | -60 | | mA | | | | | · · · · · · | Vin = V | СС | MIL | | 1.5 | mA | | | Icco | | | or GND | | COM'L | | 1.2 | | | | | Static Supply Current | Vcc = 5.5 V | | | Data Input | | 1.5 | mA/ | | | Ісст | | Outputs Open | V <sub>IN</sub> = 3.4 V | | OE, PRE<br>CLR, LE | | 3.0 | Bit | | | lccpt | Dynamic Supply Current | Vcc = 5.5 V (Note 3) | | Outputs Open | | | 275 | μΑ/<br>MHz/ | | | ICCD1 | Dynamic Supply Suitent | | | Outputs Loaded | | | 400 | Bit | | #### Notes: - 1. Input thresholds are tested in combination with other DC parameters or by correlation. - 2. Not more than one output should be shorted at a time. Duration should not exceed 100 milliseconds. - 3. Measured at a frequency ≤ 10 MHz with 50% duty cycle. - † Not included in Group A tests. # SWITCHING CHARACTERISTICS for light capacitive loading over operating ranges unless otherwise specified (for APL Products Group A, Subgroups 9, 10, 11 are tested unless otherwise noted) | Parameter | Parameter Description | | | Comr | nercial | Mili | Unit | | |------------------|-----------------------------------|-------------------------------------------------------------------|------------------|------|---------|-----------|------|----| | Symbol | | | Test Conditions* | Min. | Max. | Min. Max. | | | | t <sub>PLH</sub> | Data (Di) to Output Yi | | | 2 | 7.5 | 2 | 8.5 | ns | | <b>TPHL</b> | (LE = HIGH) (Note 1) | | | 2 | 7.5 | 2 | 8.5 | ns | | <b>t</b> s | Data to LE Setup Time | | | 2.5 | | 2.5 | | ns | | tн | Data to LE Hold Time | | | 2.5 | | 2.5 | | ns | | <b>t</b> PLH | Letch Englis (LEV) | | | 1 | 8 | 1 | 9 | ns | | t <sub>PHL</sub> | Latch Enable (LE) to Yi | | | 2 | 8 | 2 | 9 | ns | | <b>t</b> PLH | Propogation Delay, | | ] | 2 | 9 | 2 | 11 | ns | | t <sub>PHL</sub> | Preset to Yi | | | 2 | 9 | 2 | 11 | ns | | trec | Preset (PRE _ ) to LE Setu | $C_L = 50 \text{ pF}$<br>$R_1 = 500 \Omega$<br>$R_2 = 500 \Omega$ | 4 | | 4 | | ns | | | tplH | Propogation Delay,<br>Clear to Yi | | 2 | 11 | 2 | 12 | ns | | | t <sub>PHL</sub> | | | 2 | 11 | 2 | 12 | ns | | | TREC | Clear (CLR ) to LE Setup | Time | | 3 | | 3 | | ns | | tpwH | LE Pulse Width | HIGH | | 4 | | 4 | | ns | | tpwL | Preset Pulse Width | LOW | | 4 | | 4 | | ns | | tpwL | Clear Pulse Width | LOW | | 4 | | 4 | | ns | | tzн | 0.4-45-11-7: 55-7 | | | 1 | 9 | 1 | 9.5 | ns | | tzı | Output Enable Time OE 1 | _ to Yi | | 3 | 12 | 3 | 13 | ns | | tHZ | 0 | _ | | 2 | 8 | 2 | 8.5 | ns | | tız | Output Disable Time OE _ | to Y <sub>i</sub> | | 2 | 8 | 2 | 8.5 | ns | <sup>\*</sup>See Switching Test Circuit and Waveforms listed in Chapter 2. #### Note: For more details refer to a Minimization of Ground Bounce Through Output Edge-Rate Control Application Note (Chapter 3). # SWITCHING CHARACTERISTICS for heavy capacitive loading over operating ranges unless otherwise specified | Parameter<br>Symbol | | | Comn | nercial | Military | | | |---------------------|-------------------------------------------------|--------------------------------------------------------------|------|---------|----------|------|------| | | Parameter Description (Note 2) | Test Conditions* | Min. | Max. | Min. | Max. | Unit | | tры | Data (D <sub>i</sub> ) to Output Y <sub>i</sub> | $C_L = 300 \text{ pF}$ $R_1 = 500 \Omega$ $R_2 = 500 \Omega$ | 2 | 14.5 | 2 | 16.0 | ns | | <b>t</b> PHL | (LE = HIGH) (Note 1) | | 2 | 14.5 | 2 | 16.0 | ns | | tры | I stab Enable (LE) to V | | 2 | 16.5 | 2 | 18 | ns | | <b>t</b> PHL | Latch Enable (LE) to Yi | | 2 | 16.5 | 2 | 18 | ns | | tzн | Output Enable Time OE to Yi | | 2 | 16.5 | 2 | 17.0 | ns | | tzL | | | 3 | 19.5 | 3 | 20.5 | ns | | tHZ | | C <sub>L</sub> = 5 pF | 2 | 7 | 2 | 7.5 | ns | | tız | Output Disable Time OE _ to Yi | $R_1 = 500 \Omega$ $R_2 = 500 \Omega$ | 2 | 7 | 2 | 7.5 | ns | <sup>\*</sup>See Switching Test Circuit and Waveforms listed in Chapter 2. #### Notes: - For more details refer to a Minimization of Ground Bounce Through Output Edge-Rate Control Application Note (Chapter 3). - 2. These parameters are guaranteed by characterization but not production tested.