# **TOSHIBA**



TLCS-900/H Series

TMP95CS64FG/TMP95C265FG

**TOSHIBA CORPORATION** 

Semiconductor Company

# **Preface**

Thank you very much for making use of Toshiba microcomputer LSIs. Before use this LSI, refer the section, "Points of Note and Restrictions". Especially, take care below cautions.

# \*\*CAUTION\*\*

How to release the HALT mode

Usually, interrupts can release all halts status. However, the interrupts = (NMI, INTO), which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of X1) with IDLE1 or STOP mode (IDLE2 is not applicable to this case). (In this case, an interrupt request is kept on hold internally.)

If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt.

# **Document Change Notification**

The purpose of this notification is to inform customers about the launch of the Pb free version of the device. The introduction of a Pb-free replacement affects the datasheet. Please understand that this notification is intended as a substitute for a revision of the datasheet.

Changes to the datasheet may include the following, though not all of them may apply to this particular device.

1. Part number

Example:  $TMPxxxxxxF \rightarrow TMPxxxxxxFG$ 

All references to the previous part number were left unchanged in body text. The new part number is indicated on the prelims pages (cover page and this notification).

2. Package code and package dimensions

Example: LQFP100-P-1414-0.50C \Rightarrow LQFP100-P-1414-0.50F

All references to the previous package code and package dimensions were left unchanged in body text. The new ones are indicated on the prelims pages.

3. Addition of notes on lead solderability

Now that the device is Pb free, notes on lead solderability have been added.

Ι

4. RESTRICTIONS ON PRODUCT USE

The previous (obsolete) provision might be left unchanged on page 1 of body text. A new replacement is included on the next page.

5. Publication date of the datasheet

The publication date at the lower right corner of the prelims pages applies to the new device.

2008-02-20

#### 1. Part number

| Previous Part Number (in Body Text) | New Part Number         |
|-------------------------------------|-------------------------|
| TMP95CS64F/TMP95C265F               | TMP95CS64FG/TMP95C265FG |

# 2. Package code and dimensions

| Previous Package Code (in Body Text) | New Package Code     |
|--------------------------------------|----------------------|
| P-LQFP100-1414-0.50F                 | LQFP100-P-1414-0:50F |

<sup>\*:</sup> For the dimensions of the new package, see the attached Package Dimensions diagram.

# 3. Addition of notes on lead solderability

The following solderability test is conducted on the new device.

#### Solderability of lead free products

| Test Parameter | Test Condition                                                                                                                                                                                                                                                                                  | Note                                   |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| Solderability  | Use of Sn-37Pb solder Bath Solder bath temperature = 230°C, Dipping time = 5 seconds The number of times = one, Use of R-type flux Use of Sn-3.0Ag-0.5Cu solder bath Solder bath temperature = 245°C, Dipping time = 5 seconds The number of times = one, Use of R-type flux (use of lead free) | Pass: Solderability rate until forming |

# 4. RESTRICTIONS ON PRODUCT USE

The following replaces the "RESTRICTIONS ON PRODUCT USE" on page 1 of body text.

#### RESTRICTIONS ON PRODUCT USE

20070701-EN

- The information contained herein is subject to change without notice.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.

- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in his document shall be made at the customer's own risk.
- The products described in this document shall not be used or embedded to any downstream products of which
  manufacture, use and/or sale are prohibited under any applicable laws and regulations.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility
  is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its
  use. No license is granted by implication or otherwise under any patents or other rights of TOSHIBA or the third
  parties.
- Please contact your sales representative for product-by-product details in this document regarding RoHS
  compatibility. Please use these products in this document in compliance with all applicable laws and regulations that
  regulate the inclusion or use of controlled substances. Toshiba assumes no liability for damage or losses occurring
  as a result of noncompliance with applicable laws and regulations.
- For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions.

II

#### 5. Publication date of the datasheet

The publication date of this datasheet is printed at the lower right corner of this notification.

2008-02-20

(Annex)

# Package Dimensions

LQFP100-P-1414-0.50F Unit: mm 16.0±0.2 14.0±0.2 -76 H 14.0±0.2 1 25 0.22±0.05 1.0TYP 0.5 **2**0.08 0.6±0.15

#### CMOS 16-Bit Microcontrollers

# TMP95CS64F / TMP95C265F

#### 1. **Outline and Features**

TMP95CS64/265 is a high-speed 16-bit microcontroller designed for the control of various mid- to largescale equipment. TMP95CS64 incorporates masked ROM, while TMP95C265 has no ROM. Otherwise, all the functions of the products are the same.

TMP95CS64/265 comes in a 100-pin flat package.

Listed below are the features.

- High-speed 16-bit CPU (900/H CPU) (1)
  - Instruction mnemonics are upward-compatible with TLCS-90/900
  - 16 Mbytes of linear address space
  - General-purpose registers and register banks
  - 16-bit multiplication and division instructions; bit transfer and arithmetic instructions
  - Micro DMA: Four-channels (640 ns / 2 bytes at 25 MHz)
- Minimum instruction execution time: 160 ns (at 25 MHz) (2)
- Built-in RAM: 2 Kbytes (3)

Built-in ROM:

| TMP95CS64 | 64 Kbyte ROM |  |
|-----------|--------------|--|
| TMP95C265 | No ROM       |  |

- (4) External memory expansion
  - Expandable up to 16 Mbytes (shared program/data area)
  - External data bus width select pin (AM8/16)
  - Can simultaneously support 8/16-bit width external data bus
    - · · · Dynamic data bus sizing
- 8-bit timers: 8 channels (5)
  - With event counter function: 2 channels
- 16-bit timer/event counter: 2 channels (6)

For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions.

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in

- It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

  The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's
- The products described in this document are subject to the foreign exchange and foreign trade laws
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.

  The information contained herein is subject to change without notice.

- (7) General-purpose serial interface: 3 channels
- (8) 10-bit A/D converter: 8 channels
- (9) 8-bit D/A converter: 2 channels
- (10) Watchdog timer
- (11) Chip select/wait controller: 4 blocks
- (12) Interrupts: 45 interrupts
  - 9 CPU interrupts: Software interrupt instruction and illegal instruction
  - 26 internal interrupts:
  - 10 external interrupts: Seven se

Seven selectable priority levels

(13) Input/output ports

| TMP95CS64 | 81 pins |
|-----------|---------|
| TMP95C265 | 55 pins |

- (14) Standby mode
  - Four HALT modes: RUN, IDLE2, IDLE1, STOP
- (15) Operating voltage
  - $V_{CC} = 2.7 3.3 \text{ V}$
  - $V_{CC} = 4.5 5.5 \text{ V}$
- (16) Package
  - P-LQFP100-1414-0.50F



Figure 1 TMP95CS64/TMP95C265 Block Diagram

## 2. Pin Assignment and Pin Functions

This section shows the TMP95CS64F/265F pin assignment, and the names and an outline of the functions of the input/output pins.

## 2.1 Pin Assignment Diagram

Figure 2.1 is a pin assignment diagram for TMP95CS64F/265F.



#### 2.2 Pin Names and Functions

Table 2.2 shows the names and functions of the input/output pins.

Table 2.2 Pin Names and Functions (1/4)

| Pin Name     | Number<br>of Pins | Input/Output                                                    | Function                                                               |  |
|--------------|-------------------|-----------------------------------------------------------------|------------------------------------------------------------------------|--|
| P00 to P07   | 8                 | Input/output                                                    | Port 0: I/O port. Input or output specifiable in units of bits         |  |
| / D0 to D7   |                   | Input/output                                                    | Data: Data bus 0 to 7                                                  |  |
| P10 to P17   | 8                 | Input/output                                                    | Port 1: I/O port. Input or output specifiable in units of bits         |  |
| / D8 to D15  |                   | Input/output                                                    | Data: Data bus 8 to 15                                                 |  |
| P20 to P27   | 8                 | Input/output                                                    | Port 2: I/O port. Input or output specifiable in units of bits         |  |
| / A16 to A23 |                   | Output                                                          | Address: Address bus 16 to 23                                          |  |
| P30 to P37   | 8                 | Input/output                                                    | Port 3: I/O port. Input or output specifiable in anits of bits         |  |
| / A8 to A15  |                   | Output                                                          | Address: Address bus 8 to 15                                           |  |
| P40 to P47   | 8                 | Input/output                                                    | Port 4: I/O port. Input or output specifiable in units of bits         |  |
| / A0 to A7   |                   | Output                                                          | Address: Address bus 0 to 7                                            |  |
| P50          | 1                 | Output                                                          | Port 50: Output-only port                                              |  |
| / RD         |                   | Output                                                          | Read: Outputs strobe signal to read external memory (setting P5        |  |
|              |                   |                                                                 | < P50 > = 0 and P5FC $< P50F > = 1$ outputs strobe signal at all read  |  |
|              |                   |                                                                 | timings                                                                |  |
| P51          | 1                 | Output                                                          | Port 51: Output-only port.                                             |  |
| / WR         |                   | Output                                                          | Write: Outputs strobe signal to write data on pins D0 to D7            |  |
| P52          | 1                 | Input/output                                                    | Port 52: I/O port (with built-in pull-up resistor)                     |  |
| / HWR        |                   | Output                                                          | Upper write: Outputs strobe signal to write data on pins D8 to D15     |  |
| P53          | 1                 | Input/output                                                    | Port 53: I/O port (with built-in pull-up resistor)                     |  |
| / BUSRQ      |                   | Input                                                           | Bus request: Input pin to request external bus release                 |  |
| P54          | 1/                | Input/output                                                    | Port 54: I/O port (with built-in pull-up resistor)                     |  |
| / BUSAK      |                   | Output                                                          | Bus acknowledge: Output pin to acknowledge that CPU received           |  |
|              |                   |                                                                 | BUSRQ and released external bus.                                       |  |
| P55          | <u></u>           | Input/output                                                    | Port 55: I/O port (with built-in pull up resistor)                     |  |
| /WAIT        | × ,               | Input                                                           | Input Wait: Buswait request pin for CPU (Effective when 1 + NWAIT mode |  |
|              |                   |                                                                 | or 0 + NWAIT mode. Set using chip select/wait control register.)       |  |
| P56 (        |                   | Input/output Port 56: I/O port (with built-in pull-up resistor) |                                                                        |  |
| /INTO        |                   | Input                                                           | put Interrupt request pin 0: Interrupt request pin with programmable   |  |
|              | >                 |                                                                 | level/rising edge.                                                     |  |

Table 2.2 Pin Names and Functions (2/4)

| Pin Name         | Number<br>of Pins | Input/Output  | Function                                                              |  |
|------------------|-------------------|---------------|-----------------------------------------------------------------------|--|
| P57              | 1                 | Input/output  | Port 57: I/O port (with built-in pull-up resistor)                    |  |
| /SCLK2           |                   | Input/output  | Serial clock input/output 2                                           |  |
| / CTS2           |                   | Input         | Serial data ready to send 2 (Clear-to-send)                           |  |
| P60              | 1                 | Output        | Port 60: Output-only port                                             |  |
| / <del>CS0</del> |                   | Output        | Chip select 0: Outputs 0 if address is within specified address range |  |
| P61              | 1                 | Output        | Port 61: Output-only port                                             |  |
| / <del>CS1</del> |                   | Output        | Chip select 1: Outputs 0 if address is within specified address range |  |
| P62              | 1                 | Output        | Port 62: Output-only port                                             |  |
| / CS2            |                   | Output        | Chip select 2: Outputs 0 if address is within specified address range |  |
| P63              | 1                 | Output        | Port 63: Output-only port                                             |  |
| / CS3            |                   | Output        | Chip select 3: Outputs 0 if address is within specified address range |  |
| P70              | 1                 | Input/output  | Port 70: I/O port                                                     |  |
| /TI0             |                   | Input         | Timer input 0: Input pin for timer 0                                  |  |
| /INT1            |                   | Input         | Interrupt request pin 1: Rising-edge interrupt request pin            |  |
| P71              | 1                 | Input/output  | Port 71: 10 port.                                                     |  |
| /TO1             |                   | Output        | Timer output 1: Output pin for timer 0 or 1                           |  |
| P72              | 1                 | Input/output  | Port 72: I/O port                                                     |  |
| /TO3             |                   | Output        | Timer output 3: Output pin for timer 2 or 3                           |  |
| /INT2            |                   | Input         | Interrupt request pin 2: Rising-edge interrupt request pin            |  |
| P73              | 1                 | Input/output  | Port 73: I/O port                                                     |  |
| /TI4             |                   | Input         | Timer input 4: Input pin for timer 4                                  |  |
| /INT3            |                   | ( Input       | Interrupt request pin 3: Rising-edge interrupt request pin            |  |
| P74              | 1//               | Input/output  | Port 74: I/O port                                                     |  |
| /TO5             |                   | Output        | Timer output 5: Output pin for timer 4 or 5                           |  |
| P75              | 1                 | Input/output  | Port 75: I/O port                                                     |  |
| /TO7             |                   | Output        | Timer output 7: Output pin for timer 6 or 7                           |  |
| /INT4            | $\langle \rangle$ | Input         | Interrupt request pin 4: Rising-edge interrupt request pin            |  |
| P80              |                   | Input/output/ | Port 80: I/O port (with built-in pull-up resistor)                    |  |
| /TxD0            |                   | Output        | Serial transmission data 0                                            |  |
| P81              |                   | Input/output  | Port 81: I/O port (with built-in pull-up resistor)                    |  |
| /RxD0            | )                 | Input         | Serial receive data 0                                                 |  |
| P82              | 1                 | Input/output  | Port 82: I/O port (with built-in pull-up resistor)                    |  |
| /SCLK0           |                   | Input/output  | Serial clock input/output 0                                           |  |
| / CTSO           |                   | Input         | Serial data ready to send 0 (Clear-to-send)                           |  |

Table 2.2 Pin Names and Functions (3/4)

| Pin Name     | Number<br>of Pins | Input/Output  | Function                                                         |
|--------------|-------------------|---------------|------------------------------------------------------------------|
| P83          | 1                 | Input/output  | Port 83: I/O port (with built-in pull-up resistor)               |
| /TxD1        |                   | Output        | Serial transmission data 1                                       |
| P84          | 1                 | Input/output  | Port 84: I/O port (with built-in pull-up resistor)               |
| /RxD1        |                   | Input         | Serial receive data 1                                            |
| P85          | 1                 | Input/output  | Port 85: I/O port (with built-in pull-up resistor)               |
| / SCLK1      |                   | Input/output  | Serial clock input/output 1                                      |
| / CTS1       |                   | Input         | Serial data ready to send 1 (Clear-to-send)                      |
| P86          | 1                 | Input/output  | Port 86: I/O port (with built-in pull-up resistor)               |
| /TxD2        |                   | Output        | Serial transmission data 2                                       |
| P87          | 1                 | Input/output  | Port 87: I/O port (with built-in pull-up resistor)               |
| /RxD2        |                   | Input         | Serial receive data 2                                            |
| P90          | 1                 | Input/output  | Port 90: I/O pørt                                                |
| /TI8         |                   | Input         | Timer input 8: Input pin for timer 8                             |
| /INT5        |                   | Input         | Interrupt request pin 5: Interrupt request pin with programmable |
|              |                   |               | rising/falling edge                                              |
| P91          | 1                 | Input/output  | Port 91: I/O port                                                |
| /TI9         |                   | Input         | Timer input 9: Input pin for timer 8                             |
| /INT6        |                   | Input         | Interrupt request pin 6: Rising edge interrupt request pin       |
| P92          | 1                 | Input/output  | Port 92: I/O port                                                |
| /TO8         |                   | Output        | Timer output 8: Output pin for timer 8                           |
| P93          | 1                 | Input/output  | Port 93: I/O port                                                |
| /TO9         |                   | Qutput        | Timer output 9: Output pin for timer 8                           |
| P94          | 1//               | Input/output  | Port 94: I/O port                                                |
| /TIA         |                   | Input         | Timer input A: Input pin for timer 9                             |
| /INT7        |                   | Input         | Interrupt request pin 7: Interrupt request pin with programmable |
|              |                   | $\rightarrow$ | rising/falling edge                                              |
| P95 <        | 1                 |               | Port 95: I/Q port                                                |
| /TIB         |                   | Input/        | Timer input B: Input pin for timer 9                             |
| /INT8        |                   | Input         | Interrupt request pin 8: Rising edge interrupt request pin       |
| P96          | <u></u>           | Input/output  | Port 96: I/O port                                                |
| /TOA         |                   | Output        | Timer output A: Output pin for timer 9                           |
| ) TOB        | 7                 | Output        | Timer output B: Output pin for timer 9                           |
| PA0 to PA2   | 3                 | Input         | Port A0 to A2: Input-only port                                   |
| / AN0 to AN2 |                   | Input         | Analog input 0 to 2: A/D converter input pins                    |
| PA3          | 1                 | Input         | Port A3: Input-only port                                         |
| / AN3        |                   | Input         | Analog input 3: A/D converter input pin                          |
| / ADTRG      |                   | Input         | External start trigger                                           |

Table 2.2 Pin Names and Functions (4/4)

| Pin Name           | Number<br>of Pins | Input/Output  | Function                                                           |
|--------------------|-------------------|---------------|--------------------------------------------------------------------|
| PA4 to PA7         | 4                 | Input         | Port A4 to A7: Input-only port                                     |
| / AN4 to AN7       |                   | Input         | Analog input 4 to 7: A/D converter input pins                      |
| DAOUT0             | 1                 | Output        | D/A output 0: D/A converter 0 output pin                           |
| DAOUT1             | 1                 | Output        | D/A output 1: D/A converter 1 output pin                           |
| NMI                | 1                 | Input         | Non-maskable interrupt request pin: Interrupt request pin with     |
|                    |                   |               | programmable falling edge or both falling and rising edge          |
| CLK                | 1                 | Output        | Clock output: Outputs external clock divided by 4.                 |
|                    |                   |               | Pulled up during reset:                                            |
| EA                 | 1                 | Input         | External access: With TMP95CS64, connect to VCC.                   |
|                    |                   |               | With TMP95C265, connect to GND.                                    |
| AM8/ <del>16</del> | 1                 | Input         | Address mode: External data bus width select pin                   |
|                    |                   |               | With TMP95CS64:                                                    |
|                    |                   |               | Connect this pin to VCC. Data bus width at external access can be  |
|                    |                   |               | set by chip select/wait control register.                          |
|                    |                   |               | With TMP95C265:                                                    |
|                    |                   |               | Connect to GND when external 16-bit bus is fixed or external 8/16- |
|                    |                   |               | bit buses are mixed. When external 8-bit bus is fixed, connect to  |
|                    |                   |               | vcc.                                                               |
| RESET              | 1                 | Input         | Reset: Initializes TMP95CS64/265 (with built-in pull-up resistor)  |
| VREFH              | 1                 | Input         | Reference voltage input pin for A/D converter (high)               |
| VREFL              | 1                 | ((Imput       | Reference voltage input pin for A/D converter (low)                |
| AVCC               | 1//               |               | Power supply pin for A/D converter and reference voltage input pin |
|                    |                   |               | for D/A converter: Connect to power supply                         |
| AVSS               | 1                 |               | GND pin for A/D converter and reference voltage input pin for D/A  |
|                    |                   | $\rightarrow$ | converter: Connect to GND                                          |
| X1/X2              | √⁄2               | Input/output  | Oscillator connecting pin                                          |
| VCC <sup>(</sup>   | $\sqrt{3}$        | /             | Collector supply pin: Connect all VCC pins to power supply         |
| VSS                | 3                 | d             | GND pin: Connect all VSS pins to GND (0 V)                         |

Note: Disconnect the pull-up resistors from pins other than RESET pin by software.

#### 3. Operation

The following describes block by block the functions and basic operation of TMP95CS64/265.

Notes and restrictions for each block are outlined in "7, Use Precautions and Restrictions" at the end of this manual.

#### 3.1 CPU

TMP95CS64/265 incorporates a high-performance 16-bit CPU (900/H-CPU). For CPU operation, see the "TLCS-900/H CPU".

The following describes the unique functions of the CPU used in TMP95CS64/265; these functions are not covered in the TLCS-900/H CPU section.

#### 3.1.1 Reset

When resetting the TMP95CS64/265 microcontroller, ensure that the power supply voltage is within the operating voltage range, and that the internal high-frequency oscillator has stabilized. Then hold the RESET input to low level for at least 10 system clocks (ten states: 0.8  $\mu$ s at 25 MHz). When the reset is accepted, the CPU:

• Sets as follows the program counter (PC) in accordance with the reset vector stored at address FFFF00H to FFFF02H:

 $PC(7:0) \leftarrow value at FFFF00H address$ 

PC (15: 8)  $\leftarrow$  value at FFFF01H address

PC (23: 16) ← value at FFFF02H address

- Sets the stack pointer (XSP) to 100H.
- Sets bits <IFF2:0> of the status register (SR) to 111 (sets the interrupt level mask register to level 7).
- Sets the <MAX> bit of the status register to 1 (MAX mode).
   (Note: As this product does not support a MIN mode, don't write 0 to <MAX>.)
- Clears bits < RFP2:0 > of the status register to 000 (sets the register bank to 0).

When reset is released, the CPU starts executing instructions in accordance with the program counter settings. CPU internal registers not mentioned above do not change when the reset is released. When the reset is accepted, the CPU sets internal I/O, ports, and other pins as follows.

- Initializes the internal I/O registers.
- Sets the port pins, including the pins that also act as internal I/O, to general-purpose input or output port mode.
- Pulls up the CLK pin to high level.

(Note: During reset, do not reduce the external voltage level as this can cause malfunction.)



Figure 3.1 shows an example of the basic timing of the reset operation.

Figure 3.1 TMP95C\$64/265 Reset Timing Example

#### 3.1.2 External Data Bus Width Selection (AM8/16 Pin)

(1) With TMP95CS64 (EA high level)

Connect the input pin to VCC. After a reset, this pin accesses ROM by the internal 16-bit bus. The data bus width for an external access depends on the setting in the <B0BUS>, <B1BUS>, <B2BUS>, or <BEXBUS> bit of the chip select/wait control registers. To access the 16-bit bus, set port 1 to D8 to D15.

(2) With TMP95C265 (EA low level)

Selects the width of the external data bus by sampling the AM8/16 input pin at the rising edge of the reset signal.

• When  $AM8/\overline{16} = low level$ 

P00 to P17 function as a 16-bit data bus (D0 to D15) (8- and 16-bit data bus width mixed, or 16-bit data bus width fixed).

The data bus width for an external access depends on the setting in the <B0BUS>, <B1BUS>, <B2BUS>, or <BEXBUS> bit of the chip select/wait control registers.

• When AM8/ $\overline{16}$  = high level

P00 to P07 function as an 8-bit data bus (D0 to D7) (external 8-bit data bus fixed). The <B0BUS>, <B1BUS>, <B2BUS>, or <BEXBUS> setting is ignored.

<sup>\*</sup> After confirmation that RESET = high, A0 to A23 are output at the X1 rising edge of the 10th or 12th clock.

## 3.2 Memory Map

TMP95CS64/265 uses 160 bytes of address space as an internal I/O area.

This is allocated to address area 000000H to 00009FH. The CPU can access this internal I/O by direct addressing mode using short command code.

Figure 3.2 shows the memory map and the access widths for the CPU addressing modes.



## 3.3 Interrupts

Interrupts are controlled by the CPU interrupt mask register <IFF2:0>(bits 14 to 12 of the status register) and by the built-in interrupt controller.

TMP95CS64/265 has a total of 45 interrupts divided into the following five types:

Interrupts generated by CPU: 9

• Software interrupts: 8

• Illegal instruction: 1

Internal interrupts: 26

• Internal I/O interrupts: 22

• Micro DMA transfer end interrupts: 4

External interrupts: 10

• Interrupts from external pins (NMI, INTO to INT8)

A (fixed) individual interrupt vector number is assigned to each interrupt.

One of seven (variable) priority levels can be assigned to each maskable interrupt. The priority level of non-maskable interrupts is fixed at 7, the highest level.

When an interrupt is generated, the interrupt controller sends the priority of that interrupt to the CPU. If multiple interrupts are generated simultaneously, the interrupt controller sends the interrupt with the highest priority to the CPU. (The highest priority possible is level 7, used for non-maskable interrupts.)

The CPU compares the priority level of the interrupt with the value of the CPU interrupt mask register <IFF2:0>. If the priority level of the interrupt is higher than the value of the interrupt mask register, the CPU accepts the interrupt. However, software interrupts and illegal instruction interrupts generated by the CPU are processed without comparison with the <IFF2:0> value.

The interrupt mask register (IFF2:0) value can be updated using the value of the EI instruction (executing EI num sets the content of (IFF2:0) to num). For example, specifying EI 3 enables the acceptance of maskable interrupts whose priority level set in the interrupt controller is 3 or higher, and enables the acceptance of non-maskable interrupts. However, if EI or EI 0 is specified, maskable interrupts with a priority level of 1 or higher and non-maskable interrupts are accepted (operationally identical to "EII").

Operationally, the DI instruction (<IFF2:0> is 7) is identical to the EI 7 instruction, but as the priority level of maskable interrupts is 0 to 6, the DI instruction is used to disable maskable interrupts. The EI instruction is valid immediately after execution begins. (With TLCS-90, the EI instruction is valid after execution of the instruction following the EI instruction.)



In addition to the general-purpose interrupt processing mode described above, TLCS-900/H interrupts have a micro DMA processing mode as well.

Because the CPU transfers data (byte transfer, word transfer, or 4-byte transfer) automatically in micro DMA mode, this mode can be used for speeding up interrupt processing, such as transferring data to I/O. TMP95CS64/265 also has a micro DMA soft start function for requesting micro DMA processing by software not by interrupt.



Figure 3.3 (1) Interrupt and Micro DMA Processing Flow

#### 3.3.1 General-Purpose Interrupt Processing

When the CPU accepts an interrupt, the CPU performs the following processing. However, in the case of software interrupts and illegal instruction interrupts generated by the CPU, the CPU skips ① and ③ and executes steps ②, ④, and ⑤.

① The CPU reads the interrupt vector from the interrupt controller. If there are simultaneous interrupts set to the same level, the interrupt controller generates an interrupt vector in accordance with the default priority and clears the interrupt request.

(The default priority is already fixed for each interrupt: the smaller the vector value, the higher the priority level.)

- ② The CPU saves the contents of the program counter (PC) and status register (SR) to the stack area (indicated by XSP).
- 3 The CPU sets the value of the CPU's interrupt mask register <IFF2:0> to the received interrupt level incremented by 1. However, if the incremented value level is 7 or higher, the CPU just sets the register to 7.
- 4 The CPU increments interrupt nesting counter INTNEST by 1.
- 5 The CPU jumps to the address indicated by the data at address FFFF00H + interrupt vector, and starts the interrupt processing routine.

Table 3.3 (1) shows the times for the above processing.

Table 3.3 (1) Interrupt Processing Times for Bus Widths

| Stack Area Bus<br>Width (Bits) | Interrupt Vector<br>Area Bus Width | Number of Interrupt<br>Processing Execution States | Interrupt Processing<br>Time (μs)<br>@ fc = 25 MHz |
|--------------------------------|------------------------------------|----------------------------------------------------|----------------------------------------------------|
| 8                              | 8                                  | ⟨28                                                | 2.24                                               |
|                                | ( (16 ) )                          | 24                                                 | 1.92                                               |
| 16                             | 8                                  | 22                                                 | 1.76                                               |
|                                | ( / / < 1,6                        | 18                                                 | 1.44                                               |

When the CPU completed the interrupt processing, use the RETI instruction to return to the main routine. This instruction restores the contents of the program counter and status register from the stack, and decrements interrupt nesting counter INTNEST by 1.

Non-maskable interrupts cannot be disabled by program. Maskable interrupts can be enabled or disabled by program. The program can set a priority level for every interrupt source. (Setting the priority level to 0 (or 7) disables the interrupt request.)

If a request is received for an interrupt with a higher priority level than that set in the CPU interrupt mask register <IFF2:0>, the CPU accepts the interrupt. Set the CPU interrupt mask register <IFF2:0> to the received interrupt priority level incremented by 1.

If, during interrupt processing, an interrupt is generated with a higher level than the interrupt being currently processed, or if, during non-maskable interrupt processing, a non-maskable interrupt request is generated from another source, the CPU suspends the currently processing routine and accepts the later interrupt. Then, after the CPU finished processing the later interrupt, the CPU returns to the interrupt it previously suspended and resumes processing.

If the CPU receives a request for another interrupt while performing processing in steps ① to ⑤, the second interrupt is sampled immediately after execution of the start instruction for its interrupt processing routine. Specifying DI as the start instruction disables maskable interrupt nesting. (Note: In the 900 and 900/L, sampling is performed before execution of the start instruction.)

After a reset, the interrupt mask register <IFF2:0> is initialized to 111, thus disabling maskable interrupts.

The following steps (1) through (5) show the interrupt processing flow.

# (1) Maskable interrupts

(Main) (INT1 interrupt processing) <u>EI1</u> IFF← INT2 (Level 3) 4 IFF←1 <u>RET</u>I .(5) INT1 (Level 3) 6  $\langle \overline{Q} \rangle$ IFF←4 9 8 IFF← (INT2 interrupt processing)

When the CPU accepts an interrupt, it sets IFF to the priority level of the interrupt incremented by 1.

Accordingly, if during interrupt processing an interrupt request is received with the same or a lower priority than that of the interrupt being processed, because this priority level is lower than the IFF value, the second interrupt cannot be accepted until the processing of the prior interrupt is complete.

Note: \_\_(underline) : Instruction
①, ②, : Execution flow

IFF : Interrupt mask register

# (2) Non-maskable interrupts (NMI, INTWD)



When the DI instruction is executed (IFF is 7), only non-maskable interrupts can be received (because the priority level of non-maskable interrupts is fixed to 7.)

When the EI instruction is executed, the CPU sets IFF to 7 upon acceptance of an NMI or INTWD interrupt.

## (3) Non-maskable interrupts (Software interrupts, illegal instruction interrupts)



When the DI instruction is executed (IFF is 7), the CPU can accept interrupts. However, unlike with NMI or INTWD interrupts, IFF does not change upon acceptance of an interrupt.

Therefore, during processing of a software interrupt, if a request is received for an interrupt with a priority the same or higher than the IFF value, the interrupt is nested.

## (4) Interrupt nesting



During interrupt processing, if a request is received for an interrupt with a priority the same or higher than the interrupt being processed (the interrupt priority level is the same as or higher than the IFF value), the CPU receives the second interrupt and nests it

(5) Interrupt sampling (Maskable interrupt nesting disabled)



If, after the time the CPU accepted an interrupt but before the CPU begins processing it, the CPU receives a request for another interrupt with a higher priority, the second interrupt is nested after execution of the start instruction for processing the interrupt accepted first.

Accordingly, issuing the DI instruction as the start instruction disables nesting of maskable interrupts.

\_\_(underline) : Instruction.
①, ②, : Execution flow

IFF : Interrupt mask register

Table 3.3 (2) shows the TMP95CS64/265 interrupt vectors and micro DMA start vectors. With the TMP95CS64/265, FFFF00H to FFFFFFH (256 bytes) is allocated to the interrupt vector area.

Table 3.3 (2) TMP95CS64/265 Interrupt Vectors and Micro DMA Start Vectors

| Default  | Туре            | Interrupt source and source of micro DMA request | Vector value | Vector<br>reference                    | Micro DMA    |
|----------|-----------------|--------------------------------------------------|--------------|----------------------------------------|--------------|
| priority | . 71            |                                                  | V >          | address                                | start vector |
| 1        |                 | Reset or [SWI0] instruction                      | 0 0 0 0 (H)  |                                        | _            |
| 2        |                 | [SWI1] instruction                               | 0004H        | FFFF04H                                | _            |
| 3        |                 | Illegal instruction or [SWI2] instruction        | 0 0 0 8 H    | FFFF08H                                | _            |
| 4        |                 | [SWI3] instruction                               |              | FFFF0CH                                | _            |
| 5        | Non-            | [SWI4] instruction                               |              | FFFF10H                                | _            |
| 6        | maskable        | [SWI5] instruction                               |              | FFFF14H                                | _            |
| 7        |                 | [SWI6] instruction                               | 0 0 1 8 H    | FFFF18H                                | _            |
| 8        |                 | [SWI7] instruction                               | 0 0 1 C H    | FFFF1CH                                | -            |
| 9        |                 | NMI : NMI pin input                              | 0020H        | FFFF20H                                | -            |
| 10       |                 | INTWD: Watchdog timer                            | 0024H        | FFFF24H                                | _            |
| _        | _               | Micro DMA (Note)                                 | -            | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | <b>▽</b> –   |
| 11       |                 | INTO : INTO pin input                            | 0028H        |                                        | 28H          |
| 12       |                 | INT1 : INT1 pin input ((// <                     | 0 0 2 C H    |                                        | 2CH          |
| 13       |                 | INT2 : INT2 pin input                            | 0030Н        | FEFF30H                                | 30H          |
| 14       |                 | INT3 : INT3 pin input                            |              | FFFF34H                                | 34H          |
| 15       |                 | INT4 : INT4 pin input                            | 0 0 3 8 H    | FFFF38H                                | 38H          |
| 16       |                 | INT5 : INT5 pin input                            |              | FFFF3CH                                | 3CH          |
| 17       |                 | INT6 : INT6 pin input                            |              | FFF40H                                 | 40H          |
| 18       |                 | INT7 : INT7 pin input                            |              | FFFF44H                                | 44H          |
| 19       |                 | INT8 : INT8 pin input                            | 0 0 4 8 H    |                                        | 48H          |
| 20       |                 | INTTO: 8-bit timer 0                             | 0 0 4 C H    |                                        | 4CH          |
| 21       |                 | INTT1 : 8-bit timer 1                            | 0050H        | FFFF50H                                | 50H          |
| 22       |                 | INTT2 : 8-bit timer 2                            | 0 0 5 4 H    | FFFF54H                                | 54H          |
| 23       |                 | INTT3 : 8-bit timer 3                            | 0 0 5 8 H    |                                        | 58H          |
| 24       |                 | INTT4 : 8-bit timer 4                            | ∕0∕05CH      | FFFF5CH                                | 5CH          |
| 25       |                 | INTT5 : 8-bit timer 5                            | 0060H        | FFFF60H                                | 60H          |
| 26       |                 | INTT6 : 8-þít-timer 6                            | 0064H        | FFFF64H                                | 64H          |
| 27       |                 | INTT7 : 8-bit timer 7                            | 0068H        | FFFF68H                                | 68H          |
| 28       |                 | INTTR8: 16-bit timer 8 (TREG8)                   | 006CH        | FFFF6CH                                | 6CH          |
| 29       | Maskable        | INTTR9 : 16-bit timer 8 (TREG9)                  | 0070H        | FFFF70H                                | 70H          |
| 30       |                 | JNTTRA : 16-bit timer 9 (TREGA)                  | 0 0 7 4 H    | FFFF74H                                | 74H          |
| 31       | /               | INTTRB 16-bit timer 9 (TREGB)                    | 0078H        | FFFF78H                                | 78H          |
| 32       | //              | INTTO8 : 16-bit timer 8 (Overflow)               | 0 0 7 C H    | FFFF7CH                                | 7CH          |
| 33       |                 | INTTO9: 16-bit timer 9 (Overflow)                | 0080H        |                                        | 80H          |
| 34       |                 | INTRX0 : Serial receive (Channel 0)              | 0084H        |                                        | 84H          |
| 35       |                 | INTTXO: Serial transmission (Channel 0)          | 0 0 8 8 H    | FFFF88H                                | 88H          |
| 36       | $\wedge \wedge$ | INTRX1 : Serial receive (Channel 1)              | 0 0 8 C H    | FFFF8CH                                | 8CH          |
| 37       | >.<             | INTTX1 : Serial transmission (Channel 1)         | 0 0 9 0 H    | FFFF90H                                | 90H          |
| 38       |                 | INTRX2 : Serial receive (Channel 2)              |              |                                        | 94H          |
| 39       |                 | HNTTX2 : Serial transmission (Channel 2)         | 0 0 9 8 H    |                                        | 98H          |
| 40       |                 | INTAD : A/D conversion end                       | 0 0 9 C H    |                                        | 9CH          |
| 41       |                 | INTTC0 : Micro DMA end (Channel 0)               | 0 0 A 0 H    |                                        | -            |
| 42       |                 | INTTC1 : Micro DMA end (Channel 1)               | 00A4H        |                                        | -            |
| 43       | < 4             | INTTC2 : Micro DMA end (Channel 2)               | 00A8H        |                                        | _            |
| 44       |                 | INTTC3 (: Micro-DMA end (Channel 3)              | 0 0 A C H    |                                        | -            |
|          |                 | (Reserved)                                       | 0 0 B 0 H    | FFFFB0H                                | _            |
| to       | 1               | to V                                             | to           | to                                     | to           |
|          |                 | (Reserved)                                       | 0 0 F C H    | FFFFCH                                 | -            |
| _        | _               | Micro DMA soft start request                     | -            | _                                      | FCH          |

Note: Micro DMA default priority

If an interrupt request is generated by a source specified by micro DMA, the interrupt has the highest priority of the maskable interrupts (irrespective of the default priority allocated to all channels).

## Setting reset vectors and interrupt vectors

① Reset vector

| FFFF00H | PC (7:0)   |
|---------|------------|
| FFFF01H | PC (15:8)  |
| FFFF02H | PC (23:16) |
| FFFF03H | XX         |
|         |            |

XX: Don't care

2 Interrupt vectors (Other than reset vector)

ORG

DL

OFFFE2CH

<u>0FF3456</u>H



XX Don't care

# (Setting example)

Where the reset vector is defined as FF0000H, the NMI vector as FF9ABCH, and the INT1 vector as FF3456H



; INT1 vector = FF3456H

#### 3.3.2 Micro DMA Processing

In addition to general-purpose interrupt processing, TMP95CS64/265 supports a micro DMA function. Interrupt requests set by the micro DMA perform micro DMA processing at the highest priority level of maskable interrupts (level 6), regardless of the priority level of the particular interrupt source.

Because the function of micro DMA has been implemented with the cooperative operation of CPU, when CPU is a state of stand-by by HALT instruction, the requirement of micro DMA will be ignored (pending).

## (1) Micro DMA Operation

When an interrupt request is generated by an interrupt source specified by the micro DMA start vector register, the micro DMA triggers a micro DMA request to the CPU at interrupt priority level 6 and starts processing the request. The four micro DMA channels allow micro DMA processing to be set for up to four types of interrupts at any one time.

When micro DMA is accepted, the interrupt request flip-flop assigned to that channel is cleared. The data are automatically transferred from the transfer source address to the transfer destination address set in the control register, and the transfer counter is decremented by 1. If the decremented counter reads other than 0, DMA processing ends with no change in the value of the micro DMA start vector register. If the decremented reading is 0, the micro DMA transfer end interrupt (INTTC0 to 3) passes from the CPU to the interrupt controller. In addition, the micro DMA start vector register is cleared to 0, the next micro DMA is disabled, and micro DMA processing completes.

If a micro DMA request is set for more than one channel at a time, the priority is not based on the interrupt priority level but on the channel number: the smaller the channel number the higher the priority. (Channel 0 (high) --> channel 3 (low)).

If an interrupt request is triggered for the interrupt source in use during the interval between the clearing of the micro DMA start vector and the next setting, general-purpose interrupt processing executes at the interrupt level set. Therefore, if only using the interrupt for starting the micro DMA (not using the interrupt as a general-purpose interrupt), first set the interrupt level to 0 (interrupt requests disabled).

If using micro DMA and general-purpose interrupts together as described above, first set the level of the interrupt used to start micro DMA processing lower than all the other interrupt levels. In this case, the cause of general interrupt is limited to the edge interrupt.

Example: When using external interrupt INTO to 3 to start micro DMA0 to 3, set:

External interrupt INTO to 3 interrupt level ....."1"

Level of other interrupts ...... "2" to "6"

Like other maskable interrupts, the priority of the micro DMA transfer end interrupt is determined by the interrupt level and the default priority.

While the register for setting the transfer source/transfer destination addresses is a 32-bit control register, this register can only effectively output 24-bit addresses. Accordingly, micro DMA can access 16M bytes (the upper eight bits of the 32 bits are not valid).

Three micro DMA transfer modes are supported: 1-byte transfer, 2-byte (one word) transfer, and 4-byte transfer. After a transfer in any mode, the transfer source / destination addresses are incremented, decremented, or remain unchanged. This simplifies the transfer of data from I/O to memory, from memory to I/O, and from I/O to I/O. For details of the transfer modes, see 3.3.2 (4), Transfer Mode Register.

As the transfer counter is a 16-bit counter, micro DMA processing can be set for up to 65536 times per interrupt source. (The micro DMA processing count is maximized when the transfer counter initial value is set to 0000H.)

Micro DMA processing can be started by the 30 interrupts (INTO to INTAD) shown in the micro DMA start vectors of Table 3.3 (2) and by the micro DMA soft start, making a total of 31 interrupts.

Figure 3.3 (2) shows the micro DMA cycle in transfer destination address INC mode (except for COUNTER mode, the same as for other modes).

① Word transfer (the conditions for this cycle are based on an external 16-bit bus, 0 waits, transfer source/transfer destination addresses both even-numbered values)



Figure 3.3.(2)-1 Timing of Micro DMA Cycle

States 1 to 3: Instruction fetch cycle (gets next address code).

If three or more instruction codes are inserted in the instruction queue buffer, this cycle becomes a dummy cycle.

States 4 to 5: / Micro DMA read cycle

State 6 Dummy cycle (the address bus remains as in state 5)

States 7 to 8: Micro DMA write cycle

Note 1: If the source address area is an 8-bit bus, it is incremented by two states.

Note 2: If the destination address area is an 8-bit bus, it is incremented by two states.



#### (2) Micro DMA Soft Start Function

In addition to starting micro DMA by interrupt, TMP95CS64/265 supports a micro DMA soft start function. This starts micro DMA by generating a cycle to write to the soft DMA control register.

To code a soft start, write micro DMA start vector FCH to micro DMA start vector register DMA0V:3V (at memory addresses 5AH, 5BH, 5CH, and 5DH).

Then, write any data to soft DMA control register SDMACR0:3 (at memory addresses 6AH, 6BH, 6CH, and 6DH). (The value of the data has no effect on the operation of the soft start.) This starts micro DMA of the applicable channel once. Then, whenever data are written again to the soft DMA control register, as long as the micro DMA transfer counter register values are other than 0, a soft start can be continuously triggered (without rewriting the micro DMA start vector).

Setting the micro DMA start vector is a prerequisite for generating a micro DMA software start. (The software start request is a one-shot request and not saved. Therefore, even if a cycle which writes to the soft DMA control register is generated, unless the micro DMA start vector is already set, a soft start cannot be generated.)

#### (3) Structure of Micro DMA-Only Register

Figure 3.3 (3) shows the micro DMA-only registers. These registers are incorporated in the CPU. (See 3.2.5, Control Registers in Chapter 3, TLCS-900/H CPU.) To set the registers use the LDC instruction. Set the transfer source address in the transfer source address register; the transfer destination address, in the transfer destination address register. These address registers use only the lower 24 bits. They support a 16M-byte address space.

Use the transfer counter register to set the number of times micro DMA is performed between 1 and 65536.

For details on setting the transfer mode register, see 3.3.2(4), Transfer Mode Register.

Only the LDC cr, r instruction can load data into the micro DMA-only registers.





#### (4) Transfer Mode Register

To set micro DMA transfer mode, use transfer mode register DMAM0:3. Table 3.3 (3) shows the settings for each mode and the numbers of execution states.

Table 3.3 (3) Micro DMA Transfer Mode

DMAM0 to 3 0 0 0 Mode Note: When setting a value upper three bit = s.

Note: When setting a value in this register, write 0 to the upper three bit = s.

|                |        |          |                              | ( (                                                    |                                      |                                            |
|----------------|--------|----------|------------------------------|--------------------------------------------------------|--------------------------------------|--------------------------------------------|
|                |        |          | Number of<br>Transfer Bytes  | Mode Description                                       | Number of<br>Execution States<br>(*) | Minimum<br>Execution Time<br>@ fc = 25 MHz |
| 000<br>(Fixed) | 000    | 00       | Byte transfer                | Transfer destination address INC mode                  | 8 states                             | 640 ns                                     |
|                |        | 01       | Word transfer                | (DMADn+)←(DMASn) DMACn←DMACn – 1                       | o states                             | 040 113                                    |
|                |        | 10       | 4-byte transfer              | If DMACn = 0, then INTTCn generated                    | 12 states                            | 960 ns                                     |
|                | 001    | 00       | Byte transfer                | Transfer destination address DEC mode                  | 8 states                             | 640 ns                                     |
|                |        | 01       | Word transfer                | (DMADn - ) ← (DMASn) DMACn←DMACn - 1                   |                                      |                                            |
|                |        | 10       | 4-byte transfer              | If DMACn = 0, then INTTCn generated                    | 12 states                            | 960 ns                                     |
|                | 010    | 00       | Byte transfer                | Transfer source address INC mode                       |                                      |                                            |
|                |        | 01       | Word transfer                | (DMADn) ← (DMASn + )<br>DMACn←DMACn – 1                | 8 states                             | 640 ns                                     |
|                |        | 10       | 4-byte transfer              | If DMACn = 0, then INTTCn generated                    | 12 states                            | 960 ns                                     |
|                | 011    | 00       | Byte transfer                | Transfer source address DEC mode For memory to I/O     | 0.4444                               | 640                                        |
|                |        | 01       | Word transfer                | (DMADn) ← (DMASn –) DMACn←DMACn – 1                    | 8 states                             | 640 ns                                     |
|                |        | 10       | 4-byte transfer              | If DMACn = 0, then INTTCn generated                    | 12 states                            | 960 ns                                     |
|                | 100    | 00<br>01 | Byte transfer  Word transfer | Address fixed mode                                     | 8 states                             | 640 ns                                     |
|                | <      | 210      | 4-byte transfer              | DMACn←DMACn – 1<br>If DMACn = 0, then INTTCn generated | 12 states                            | 960 ns                                     |
|                | 101 00 |          | DMASn←DMASn<br>DMACn←DMACn   | _ \ \ /                                                | 5 states                             | 400 ns                                     |

(※) For external 16-bit bus, 0 waits, word/4-byte transfer mode, transfer source/transfer destination addresses both have even-numbered values.

Note: n: Corresponding micro DMA channels 0 to 3

DMADn +/DMASn + : Post increment (increments register value after transfer)

DMADn -/ DMASn- : Post decrement (decrements register value after transfer)

The I/Os in the table mean fixed addresses; memory means incremented and decremented addresses. Do not use undefined code, that is, codes other than those listed above for the transfer mode register.

## 3.3.3 Interrupt Controller Control

Figure 3.3 (4) is a block diagram of the interrupt controller circuit. The left-hand side of this diagram shows the interrupt controller. The right-hand side shows the CPU interrupt request signal circuit and CPU halt release circuit. (For details on halt modes, see 3.4, Standby Function.)

The interrupt controller has a total of 36 interrupt channels, consisting of NMI, INTWD, INTO to 8, INTTO to 7, INTTR8 to 09, INTRX0 to TX2, INTAD, and INTTC0 to 3.

Each interrupt channel supports:

- Interrupt request flag (36 channels)
- Interrupt priority setting register (34 channels (NMI and INTWD excluded)).

In addition, there are also four channels of start vector registers for performing micro DMA processing.

#### (1) Interrupt request flags

The function of the interrupt request flag is to indicate the generation of an interrupt request. Apart from NMI and INTWD, each channel has a clear bit < IxxC > for clearing the interrupt requests (see Figure 3.3 (5), Interrupt Priority Setting Registers). Reading clear bit < IxxC > reads the state of the interrupt request flag and indicates whether an interrupt request is generated or not.

The interrupt request flags are zero-cleared by the following operations:

- ① A reset (clears all interrupt request flags)
- 2 When the CPU accepts an interrupt and reads the vector of the accepted interrupt channel
- 3 When the CPU accepts the micro DMA request of the specified channel
- 4 When 0 is written to clear bit < IxxC> of the interrupt priority setting register

Note: 2, 3, and 4 operations do not include INTO level mode or INTRX0, 1, or 2.

In addition, flags are also cleared by the following operations.

Table (3.3 (4) Other Flag Clearing Operations

|  | Interrupt    | Flag clearing source | Other operations that clear interrupt flags                               |
|--|--------------|----------------------|---------------------------------------------------------------------------|
|  | INT0         | Edge/mode            | Switching to level mode                                                   |
|  |              | Level mode           | Change in pin input after interrupt is generated (high level → low level) |
|  | INTRX0, 1, 2 |                      | Reading serial channel receive buffer                                     |

Before clearing an interrupt request by writing 0 to the clear bit or by performing a Table 3.3 (4) operation to clear the interrupt request flag, first execute the DI instruction.

95CS64-25 2003-03-31

## (INT0 interrupt cautions)

Note the following cautions when using the INT0 interrupt in level mode.

In level mode, the INTO pin input must be held continuously at high level until the interrupt response sequence completes. Likewise, when releasing the halt in this mode, the INTO pin must be held continuously at high level until the halt is released.

When using INTO level mode, be sure that an low level is not input as a result of noise (as this can cause malfunction).

When switching the INTO pin operation mode from level to edge mode, first disable the INTO interrupt as follows. (In level mode, an accepted interrupt request must be cleared.)

Setting example:

DI

LD (IIMC), XX0XXX0XB

LD (INTE0AD), XXXX0nnnB

EI

; disable interrupt
; switch from level to edge
; clear interrupt request flag and set INT0 interrupt
level to n

; enable interrupt

95CS64-26 2003-03-31



Figure 3.3 (4) Block Diagram of Interrupt Controller

## (2) Interrupt Priority Setting Register

Figure 3.3 (5) shows the interrupt priority setting registers. Each of the 34 interrupt channels (INTO to AD, INTTCO to 3) has an interrupt request level setting bit <IxxM2:0>. An interrupt request is generated at six interrupt levels (levels 1 through 6). Setting the priority level to 0 (or 7) disables the corresponding interrupt request. The priority level for non-maskable interrupts (NMI pin input) is fixed to 7. If two or more interrupts with the same level occur simultaneously, the interrupts are accepted in accordance with the default priority.



Figure 3.3 (5) Interrupt Priority Setting Registers (1/2)



Figure 3.3 (5) Interrupt Priority Setting Registers (2/2)

From among simultaneous interrupts, the interrupt controller selects the interrupt request with the highest level and sends its vector address to the CPU.

Then, the CPU compares the priority level of the interrupt request with the value of the interrupt mask register <IFF2:0> in the status register. If the priority level of the interrupt request is higher than the value of the interrupt mask register, the CPU accepts the interrupt. When the CPU side interrupt mask register <IFF2:0> is set to the priority level of the received interrupt incremented by 1, subsequent interrupt requests are only accepted if their level is equal to or greater than the incremented value.

#### (3) Micro DMA Start Vector

The interrupt controller has four channels of micro DMA start vector registers. Writing the micro DMA start vector value (Table 3.3 (2)) for each interrupt source to these registers makes the applicable interrupt request into a micro DMA request. But first set values in the registers for micro DMA parameters (DMAS, DMAD, DMAC, DMAM). Figure 3.3 (6) shows the micro DMA start vector registers.

The function of the micro DMA start vector registers is to select the interrupt to use with micro DMA processing. The micro DMA start source is assigned to the interrupt source whose micro DMA start vector matches the vector value set in the micro DMA start vector register.

When the value of the micro DMA transfer counter is set to 0 after micro DMA processing, the CPU generates a micro DMA transfer end interrupt (INTTC0 to 3) corresponding to the micro DMA start vector register. When the micro DMA start vector register is cleared, the micro DMA startup source is released. Therefore, when continuously performing micro DMA processing, set the start vector value in the micro DMA start vector register again during processing of the micro DMA transfer end interrupt. When the same vector is set in the micro DMA start vector registers of multiple channels, the lower the channel number the higher the priority.

The channel with the lowest number is executed until the micro DMA transfer end interrupt. Unless the micro DMA start vector is set again during the processing of the micro DMA transfer end interrupt, the subsequent micro DMA startup moves to the next smallest channel number. (This operation is



| Micro DMA0 start vector register                  |                                                      |                                                      |              |               |           |         |          |                                        |            |
|---------------------------------------------------|------------------------------------------------------|------------------------------------------------------|--------------|---------------|-----------|---------|----------|----------------------------------------|------------|
| DMA0V                                             |                                                      | 7                                                    | 6            | 5             | 4         | 3       | 2        | 1                                      | 0          |
| (005AH)                                           | bit Symbol                                           | DMA0V7                                               | DMA0V6       | DMA0V5        | DMA0V4    | DMA0V3  | DMA0V2   | 7                                      |            |
| (Do not use                                       | Read/Write                                           | te W                                                 |              |               |           |         |          |                                        |            |
| read-modify-<br>write                             | After reset                                          | 0                                                    | 0            | 0             | 0         | 0       | 0 /      | $\bigcirc$                             |            |
| instructions.)                                    | Function                                             | Set startup interrupt source for micro DMA channel 0 |              |               |           |         |          |                                        |            |
| modi deciono.                                     | Micro DMA1 start vector register                     |                                                      |              |               |           |         |          |                                        |            |
| DMA1V                                             |                                                      | 7                                                    | 6            | 5             | 4         | 3 (     | 2        | 1                                      | 0          |
| (005BH)                                           | bit Symbol                                           | DMA1V7                                               | DMA1V6       | DMA1V5        | DMA1V4    | DMA1V3  | DMATV2   |                                        |            |
| (Do not use                                       | Read/Write                                           |                                                      |              | V             | /         |         |          |                                        |            |
| read-modify-                                      | After reset                                          | 0                                                    | 0            | 0             | 0         | W 0     | <b>O</b> |                                        |            |
| write instructions.)                              | Function                                             | Set startup                                          | interrupt so | ource for mic | ro DMA ch | annel 1 | ~        | ~ 1</td <td><math>\searrow</math></td> | $\searrow$ |
| Micro DMA2 start vector register                  |                                                      |                                                      |              |               |           |         |          |                                        |            |
| DMA2V                                             |                                                      | 7                                                    | 6            | 5             | 4         | 3       | 2 <      | 75/                                    | // 0       |
| (005CH)                                           | bit Symbol DMA2V7 DMA2V6 DMA2V5 DMA2V4 DMA2V3 DMA2V2 |                                                      |              |               |           |         |          |                                        |            |
| (Do not use                                       | Read/Write                                           |                                                      |              | (\forall      |           | ·       | -(C)     | $\rightarrow$                          |            |
| read-modify-                                      | After reset                                          | 0                                                    | 0            | 0 <           | <u> </u>  | 0       | 0/       | ))                                     |            |
| write                                             | Function                                             | Set startup                                          | interrupt so | ource for mic | ro DMA ch | annel 2 |          |                                        | <u>:</u>   |
| instructions.)  Micro DIMA3 start vector register |                                                      |                                                      |              |               |           |         |          |                                        |            |
| DMA3V                                             |                                                      | 7                                                    | 6            | 5             | 4 //      | 3       | 2        | 1                                      | 0          |
| (005DH)                                           | bit Symbol                                           | DMA3V7                                               | DMA3V6       | DMA3V5        | DMA3V4    | DMA3V3  | DMA3V2   |                                        |            |
| (Do not use                                       | Read/Write                                           |                                                      |              | ) N           |           |         |          |                                        |            |
| read-modify-                                      | After reset                                          | 0                                                    | _ 0          | IJ/o          | 0         | 0       | 0        |                                        |            |
| write                                             | Function                                             | Set startup                                          | interrupt so | ource for mic | ro DMA ch | annel 3 |          |                                        | :          |
| Setting micro DMA st                              |                                                      |                                                      |              |               |           |         |          |                                        |            |

| Setting m | icro DMA | startup | søurce. |
|-----------|----------|---------|---------|
| _         | / _      | ///     |         |

| Micro DMA startup<br>source | Value set in micro DMA<br>start vector register | Micro DMA startup<br>source | Value set in micro DMA start vector register |  |
|-----------------------------|-------------------------------------------------|-----------------------------|----------------------------------------------|--|
| INT 0 interrupt             | <b>28</b> H \//                                 | NTT 7 interrupt             | 68H                                          |  |
| INT 1 interrupt             | 2CH                                             | JNTTR 8 interrupt           | 6CH                                          |  |
| INT 2 interrupt             | 30H                                             | INTTR 9 interrupt           | 70H                                          |  |
| INT 3 interrupt             | 34H                                             | INTTR A interrupt           | 74H                                          |  |
| INT 4 interrupt             | 38H                                             | INTTR B interrupt           | 78H                                          |  |
| INT 5 interrupt             | 3CH >                                           | INTTO 8 interrupt           | 7CH                                          |  |
| INT 6 interrupt             | 40H                                             | INTTO 9 interrupt           | 80H                                          |  |
| INT 7 interrupt             | 44H                                             | INTRX 0 interrupt           | 84H                                          |  |
| INT 8 interrupt             | 48H                                             | INTTX 0 interrupt           | 88H                                          |  |
| INTT 0 interrupt            | 4CH                                             | INTRX 1 interrupt           | 8CH                                          |  |
| HNTT 1 interrupt            | <b>50H</b>                                      | INTTX 1 interrupt           | 90H                                          |  |
| INTT 2 interrupt            | )<br>54H                                        | INTRX 2 interrupt           | 94H                                          |  |
| INTT 3 interrupt            | ∑ 58H                                           | INTTX 2 interrupt           | 98H                                          |  |
| INTT 4 interrupt            | 5CH                                             | INTAD interrupt             | 9СН                                          |  |
| INTT 5 interrupt            | 60H                                             | Micro DMA soft start        | FCH                                          |  |
| INTT 6 interrupt            | 64H                                             | IVIICIO DIVIA SOIL STAIL    | ТСП                                          |  |

Figure 3.3 (6) Setting Micro DMA Start Vector Register and Startup Source

# (4) External Interrupt Control

Table 3.3 (5) shows the function settings for the external interrupt pins.

TMP95CS64/265 can select the operating mode for the  $\overline{\text{NMI}}$ , INT0, INT5, or INT7 pins from among external interrupt functions. (For details on the external interrupt function pulse width, see "4.8 Interrupt Operations".)

Table 3.3 (5) Setting Functions on External Interrupt Rins

| Interrupt pin | Shared pin | Mode                                        | Setting method                                           |
|---------------|------------|---------------------------------------------|----------------------------------------------------------|
| NMI           | _          | Falling edge  Both falling and rising edges | IIMC <nimiree> = 0 IIMC<nimiree> = 1</nimiree></nimiree> |
| INT0          | P56        | Rising edge                                 | HMC<10LE> = 0, <10IE> = 1                                |
| INT1          | P70        |                                             |                                                          |
| INT2          | P72        | _√ Rising edge                              |                                                          |
| INT3          | P73        | _√ Rising edge                              |                                                          |
| INT4          | P70        |                                             |                                                          |
| INITE         | DOO        |                                             | T8MQD < CAP12M1:0 > = 0, 0 or 0, 1, or 1, 1              |
| INT5          | P90        | T Falling edge                              | T8MOD <cap12m1, 0=""> = 1, 0</cap12m1,>                  |
| INT6          | P91        | ☐ Rising edge                               | <u> </u>                                                 |
| INITZ         | D0.4       | √ Rising edge                               | T9MOD < CAP34M1:0 > = 0, 0  or  0, 1,  or  1, 1          |
| INT7          | P94        | Falling edge                                | T9MOD <cap34m1, 0=""> = 1, 0</cap34m1,>                  |
| INT8          | P95        | Rising edge                                 | <u> </u>                                                 |

The input mode of the NMI and INTO interrupts can be controlled by interrupt input mode control register IIMC.

Figure 3.3 (7) shows the interrupt input mode control register.



# (5) Caution

When the CPU fetches an instruction to clear the interrupt request flag for the interrupt controller immediately before an interrupt is generated, the CPU may execute the instruction between receiving the interrupt and reading the interrupt vector.

To avoid the above occurring, clear the interrupt request flag by entering the instruction to clear the flag after the DI instruction. In the case of setting an interrupt enable again by EI instruction after the execution of clearing instruction, execute EI instruction after clearing instruction and following more than one instruction are executed. When EI instruction is placed immediately after clearing instruction, an interrupt becomes enable before interrupt request flags are cleared.

In the case of changing the value of the interrupt mask register < IFF2:0 > by execution of POP SR instruction, disable an interrupt by DI instruction before execution of POP SR instruction.

## 3.4 Standby Function

# (1) HALT modes

When TMP95CS64/265 executes the HALT instruction, WDMOD<HALTM1:0> of the watchdog timer mode register can be used to set one of the following HALT modes: RUN, IDLE2, IDLE1, STOP. Figure 3.4 (1) shows the watchdog timer mode control register.



Figure 3.4 (1) Watchdog Timer Mode Control Register

The characteristics of RUN, IDLE2, IDLE1, and STOP modes are as follows:

① RUN : In this mode, the CPU only is halted. Power dissipation is almost the same as when the CPU is operating.

② IDLE2 : The internal oscillator and specific internal I/O only operate. Power dissipation is around one half that when the CPU is operating.

3 IDLE1 : Only the internal oscillator operates; all other circuits are halted. Power dissipation is one tenth of operating mode dissipation.

4 STOP : All internal circuits, including the internal oscillator, are halted. In this mode power dissipation drops considerably.

Table 3.4 (1) shows the operation of all blocks in HALT modes.

Table 3.4 (1) Blocks and I/O Pin Operation in Halt Modes

|       | Halt mode                   | RUN                | IDLE2                 | IDLE1 STOP                           |  |  |  |  |
|-------|-----------------------------|--------------------|-----------------------|--------------------------------------|--|--|--|--|
|       | WDMOD <haltm1,0></haltm1,0> | 00                 | M                     | 10 01                                |  |  |  |  |
|       | CPU                         |                    | Halted                |                                      |  |  |  |  |
|       | I/O ports                   | Maintains state pr | evailing at HALT inst | truction execution See Table 3.4 (3) |  |  |  |  |
| block | 8-bit timers                |                    |                       |                                      |  |  |  |  |
|       | 16-bit timers               |                    |                       |                                      |  |  |  |  |
| ing   | Serial channels             |                    |                       | $( \langle // \rangle )$             |  |  |  |  |
| rat   | A/D converter               |                    |                       | Halted                               |  |  |  |  |
| be    | D/A converter               | - Gperating 3      |                       | naited                               |  |  |  |  |
| 0     | Watchdog timer              |                    |                       | ))                                   |  |  |  |  |
|       | Interrupt controller        |                    |                       | //                                   |  |  |  |  |

#### (2) Release from HALT mode

Release from HALT mode can trigger an interrupt request or a reset. A combination of the interrupt mask register <IFF2:0> state and the halt mode determine the useable halt release source. (For details, see Table 3.4 (2).)

#### • Release by interrupt request

The operation to release HALT mode by using an interrupt request differs according to the interrupt enable state. If the interrupt request level set prior to the execution of the HALT instruction is higher than the interrupt mask register value, after HALT mode is released, interrupt processing is performed by this source, and processing starts from the next instruction following the HALT instruction. If the interrupt request level is lower than the interrupt mask register value, HALT mode is not released. (At a non-maskable interrupt, interrupt processing is performed after HALT mode release irrespective of the mask register value.)

However, in the case of the INTO interrupt only, HALT mode can be released if the interrupt request level is lower than the interrupt mask register value. In this case the interrupt processing is not performed. Processing always starts from the next instruction following the HALT instruction. (The INTO interrupt request flag is held at 1.)

Note: Usually, interrupts can release all halts status. However, the interrupts = (NMI, INTO), which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of X1) with IDLE1 or STOP mode (IDLE2 is not applicable to this case). (In this case, an interrupt request is kept on hold internally.) If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt.)



# • Release by reset

All HALT modes can be released by a reset. However, when releasing STOP mode, allow sufficient reset time (at least 3 ms) for the oscillator to stabilize.

When releasing HALT mode by a reset, the internal RAM retains the data prevailing immediately prior to entering the HALT mode. However, other settings are initialized.

Table 3.4 (2) Halt Release Sources and Halt Release Operation

|            | ln:   | terrupt accept state |     | Interrupt   | enabled     |              | Interrupt disabled |                |               |           |  |
|------------|-------|----------------------|-----|-------------|-------------|--------------|--------------------|----------------|---------------|-----------|--|
|            |       |                      |     | request lev | el)≧(interr | upt mask)    | (interrupt         | request leve   | el) < (interr | upt mask) |  |
|            |       | HALT mode            | RUN | IDLE2       | IDLE1       | STOP         | RUN                | IDLE2          | IDLE1         | STOP      |  |
|            |       | NMI                  | 0   | 0           | 0           | <b>⊘*</b> 1\ |                    | - /            | 4             | > -       |  |
|            |       | INTWD                | 0   | ×           | ×           | (X)          | >-                 | - 6            | ( -\)         | -         |  |
| u l        |       | INT0                 | 0   | ©           | ©           | (*1)         | 0 <                | 00             | 2)90          | ○*1       |  |
| source     | rce   | INT1 to 8            | 0   | ©           | ×           | ×            | ×                  | ×              | \(\s\/\)      | ×         |  |
| e so       | nos   | INTT0 to 7           | 0   | ©           | ×           | ×            | × /                | Z×_            | ×             | ×         |  |
| ease       | upt   | INTTR8, 9, A, B      | 0   | ©           | C/X         | ×            | ×                  | $(\mathbf{x})$ | ×             | ×         |  |
| rel        | err   | INTTO8, 9            | 0   | 0 (         | ×           | ×            | ( <del>*</del> 7)  | ×              | ×             | ×         |  |
| HALT       | Int   | INTRX0, TX0          | 0   | Ø           | ×           | ×            | ×                  | )) ×           | ×             | ×         |  |
| <u> </u> ± |       | INTRX1, TX1          | 0   |             | ×           | /×           | X                  | ×              | ×             | ×         |  |
|            |       | INTRX2, TX2          | 0 / |             | > ×         | ×            | <b>         </b>   | ×              | ×             | ×         |  |
|            |       | INTAD                |     | ( x)        | ×           | ×            | \/x                | ×              | ×             | ×         |  |
|            | RESET |                      | 0   | )           | 0           | ∧ ⊚          | ©                  | 0              | 0             | 0         |  |

- After HALT mode release, the CPU starts interrupt processing (a reset initializes the LSI).
- : After HALT mode release, processing starts from the next instruction following the HALT instruction.
  (No interrupt processing)
- x : Not used for HALT release.
- As the highest priority level (interrupt request level) for a non-maskable interrupt is fixed to 7, this
  combination is not available.
- \*1 : Releases HALT after the warmup time has elapsed.

Note: When releasing HALT in an interrupt enabled state by using a level mode INTO interrupt, maintain high level on pin INTO until interrupt processing begins. If pin INTO changes to low level before interrupt processing begins, interrupt processing cannot start correctly.

(Example of release from HALT mode)

Releasing HALT mode using the edge mode INT0 interrupt when the CPU is in RUN mode:



# (3) Operation in each mode

#### ① RUN mode

In RUN mode, the system clock continues operating even after execution of the HALT instruction. Only the CPU instruction execution operations stop.

In HALT mode, interrupt requests are sampled on the falling edge of the CLK signal

All the external and internal interrupts can be used for releasing RUN mode. (See Table 3.4 (2), Halt Release Sources and Halt Release Operation.)

Figure 3.4 (2) shows the timing example for releasing HALT mode using an interrupt.



Figure 3.4 (2) Example of Timing for Releasing Halt by Interrupt (RUN or IDLE2 Mode)

#### 2 IDLE2 Mode

In IDLE2 mode, the system clock is supplied only to specific internal I/O. CPU instruction execution halts.

In IDLE2 mode, the timing for releasing HALT mode by interrupt is the same as in RUN mode.

External and internal interrupts, apart from INTWD/INTAD, can release IDLE2 mode. (See Table 3.4 (2), Halt Release Sources and Halt Release Operation.)

Before entering HALT mode in IDLE2 mode, disable the watchdog timer (to prevent the generation of a watchdog timer interrupt immediately after halt mode release).

#### 3 IDLE1 Mode

In IDLE1 mode, only the internal oscillator operates. The system clock stops. The CLK pin outputs high level.

The interrupt request sampling in HALT mode is asynchronous to the system clock. However, the release (resumption of operation) is synchronous.

Release IDLE1 mode by an external interrupt (NMI, INT0). (See Table 3.4 (2), Halt Release Sources and Halt Release Operation.)

Figure 3.4 (3) shows the timing example for releasing HALT mode by interrupt.



Figure 3.4 (3) Example of Timing for Releasing HALT by Interrupt (IDLE1 Mode)



#### 4 STOP Mode

In STOP mode, all internal circuits, including the internal oscillator, are halted. The pin states in STOP mode differ according to the setting of watchdog timer mode register WDMOD<DRVE>. (For details on the WDMOD<DRVE> settings, see Figure 3.4 (1)). Figure 3.4 (3) shows the pin states in STOP mode.

Release STOP mode by an external interrupt (NMI, INTO). When releasing STOP mode, system clock output starts after the elapse of the warmup time (as set in the warmup counter) to stabilize the internal oscillator. Set the warmup time in the WDMOD<WARM> register.

Figure 3.4 (4) shows an example of the timing for releasing HALT by interrupt.



Figure 3.4(4) Example of Timing for Releasing HALT by Interrupt (STOP Mode)



TMP95C265

| Pin Name            | Input/Output                                          | TMP9                | 5CS64                       | TMP95C265               |                        |  |
|---------------------|-------------------------------------------------------|---------------------|-----------------------------|-------------------------|------------------------|--|
| riirivaine          | mpa o o a a pa c                                      | <drve> = 0</drve>   | < DRVE > = 1                | <drve> = 0</drve>       | < DRVE > = 1           |  |
| P00 to 07           | Input mode<br>Output mode<br>Input/output (D0 to D7)  | _                   | Output                      | (X)                     | X<br>X<br>-            |  |
| P10 to 17           | Input mode<br>Output mode<br>Input/output (D8 to D15) | _                   | Output                      |                         | ▲<br>Output<br>–       |  |
| P20 to 27           | Input mode<br>Output mode<br>Output (A16 to A23)      | _                   | Output<br>Output            | -                       | ▲<br>Output<br>Output  |  |
| P30 to 37           | Input mode<br>Output mode<br>Output (A8 to A15)       | _                   | Output<br>Output            | X<br>X<br>-             | X<br>X<br>Output       |  |
| P40 to 47           | Input mode<br>Output mode<br>Output (A0 to A7)        | _                   | Output<br>Output            | X<br>X                  | X<br>X<br>Output       |  |
| P50 (RD), P51 (WR)  | Output mode<br>Output (RD, WR)                        |                     | Output<br>High level output | $\Diamond$ $\mathbf{x}$ | X<br>High level output |  |
| P52 to 55, P57      | Input mode<br>Output mode                             | PU*<br>PU           | PU<br>Output                |                         |                        |  |
| P56 (INT0)          | Input mode<br>Output mode<br>Input mode (INT0)        | PU<br>PU<br>Input   | PU<br>Output<br>Input       |                         |                        |  |
| P60 to 63           | Output mode                                           | (-\\                | Output (                    | 7/^                     |                        |  |
| P70 to 75           | Input mode<br>Output mode                             | <u></u>             | Input<br>Output             |                         |                        |  |
| P80, 83, 86         | Input mode<br>Output mode                             | PU*                 | PU<br>Output                | Same a                  | s at left              |  |
| P81, 82, 84, 85, 87 | Input mode<br>Output mode                             | PU*<br>PU           | PU<br>Output                |                         |                        |  |
| P90 to 97           | Input mode<br>Output mode                             | <u> </u>            | Input<br>Output             |                         |                        |  |
| PA0 to 7 (AN0 to 7) | Input<br>Input (ADTRG)                                | - (                 | <b>▲</b><br>Input           |                         |                        |  |
| DAOUT 0, 1          | Output                                                | Output (0 V)        | Output (0 V)                |                         |                        |  |
| NMI                 | Input (//                                             | Input               | Input                       |                         |                        |  |
| CLK                 | Output                                                | <i>f</i>            | High level output           |                         |                        |  |
| RESET               | Input )                                               | Input/              | Input                       |                         |                        |  |
| EA                  | Input                                                 | Fixed to High level | Fixed to High level         | Fixed to low level      | Fixed to low level     |  |
| AM8/16              | Input                                                 | Fixed to High level | Fixed to High level         | Input                   | Input                  |  |
| X1                  | Input                                                 |                     | -                           | Same a                  |                        |  |
|                     |                                                       |                     |                             |                         |                        |  |

Table 3.4 (3) Pin States in Stop Mode

TMP95CS64

 Indicates that input is invalid for an input pin or a pin in input mode. Also, that the pin is set to high impedance for an output pin or a pin in output mode.

Input : The input gate is functioning. To prevent the input pin from floating, fix the input voltage to low or high.

Output: Output state

PU : Programmable pull-up pin. The input gate is functioning. Pins without pull-up set must be fixed to prevent through current.

PU\*: Programmable pull-up pin. The input gate is disabled. A through current does not occur even if high impedance is set.

The input gate continues to operate if the HALT instruction is executed and the CPU is halted at the port register address value. To prevent a through current in this case, either fix the pin or ensure by software that the situation does not occur. In other cases, input is invalid.

X : Cannot be used.

Note: The port register controls the programmable pull-up. However, if the function is set for a pin shared with an output function (eg, TxD0), the pull-up selection for the pin depends on the output function data. For pins that are shared with input functions, the port register setting alone determines whether or not a pull-up resistor is used.

#### 3.5 Port Functions

TMP95CS64 has a total of 81 bits for input/output ports. Assuming that external memory is connected to TMP95C265, the total number of bits available for input/output ports is 47. (Ports 0 and 1 are the data bus, ports 3 and 4 are the address bus, and P50 and P51 are used exclusively as the read and write pins respectively.)

As well as being used as general-purpose I/O ports, port pins are also used for internal CPU and built-in I/O functions. Table 3.5 (1) lists port pin functions; Table 3.5 (2), pin settings.

Table 3.5 (1) Port Pin Functions

| Port Name | Pin Name   | Number<br>of Pins                     | Direction      | R                      | Direction Setting Unit | Pin Name for<br>Built-In Function |
|-----------|------------|---------------------------------------|----------------|------------------------|------------------------|-----------------------------------|
| Port 0    | P00 to P07 | 8                                     | lanut/autaut   | _ <                    | Bit                    | D0 to D7                          |
|           |            |                                       | Input/output   | _                      |                        | ,                                 |
| Port 1    | P10 to P17 | 8                                     | Input/output   |                        | Bit                    | D8 to D15                         |
| Port 2    | P20 to P27 | 8                                     | Input/output   | ( <del>(</del> //      | Bit                    | A16 to A23                        |
| Port 3    | P30 to P37 | 8                                     | Input/output   | F,<                    | ∠ // Bit <             | A8 to A15                         |
| Port 4    | P40 to P47 | 8                                     | Input/output   |                        | Bit                    | A0 to A7                          |
| Port 5    | P50        | 1                                     | Output 🖳       |                        | (Fixed)                | RD                                |
|           | P51        | 1                                     | Output 🦳       | \ <del>-</del> `       | (Fixed) <i>( (</i>     | WR                                |
|           | P52        | 1                                     | Input/output   | $\rightarrow$          | Bit 🔾                  | HWR                               |
|           | P53        | 1                                     | Input/output   | $\Rightarrow \uparrow$ | Bit                    | BUSRQ                             |
|           | P54        | 1                                     | Input/output   | <b>'</b> ↑             | B⁄it∕∕ ∧               | BUSAK                             |
|           | P55        | 1                                     | Input/output   | ↑                      | B\it\/                 | WAIT                              |
|           | P56        | 1                                     | Input/output   |                        | Bit                    | INTO                              |
|           | P57        | 1                                     | input/output   | 1 1 1 /                | Bit                    | SCLK2/CTS2                        |
| Port 6    | P60        | 1 /                                   | Output         | 2/                     | (Fixed)                | CS0                               |
|           | P61        | 1 ((                                  | Output         | _ `                    | (Fixed)                | CS1                               |
|           | P62        | 1 \                                   | Output         | _                      | (Fixed)                | CS2                               |
|           | P63        | 1                                     | Øutput         | _                      | (Fixed)                | CS3                               |
| Port 7    | P70        | (1 <                                  | Input/output   | (-)                    | Bit                    | TIO/INT1                          |
|           | P71        | \1                                    | Input/output / | <u>-</u> //            | Bit                    | TO1                               |
|           | P72        | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Input/output   | 1/                     | Bit                    | TO3/INT2                          |
|           | P73 (      | 7/4                                   | Input/output   | 77                     | Bit                    | TI3/INT3                          |
|           | P74 \\     | ( )1)                                 | Input/output   | $\overline{}$          | Bit                    | TO5                               |
|           | P7/5       | $\supset$ 1                           | Input/output   | <u> </u>               | Bit                    | TO7/INT4                          |
| Port 8    | P80        | _ 1                                   | Input/output   | ) ↑                    | Bit                    | TxD0                              |
|           | P81 //     | 1                                     | Input/output   | <b>∤</b> ↑             | Bit                    | RxD0                              |
|           | P82        | 1 /                                   | Input/output   | ↑                      | Bit                    | SCLK0/CTS0                        |
|           | P83        | 1 \                                   | Input/output   | ↑                      | Bit                    | TxD1                              |
| ^         | P84        | 1                                     | Input/output   | 1                      | Bit                    | RxD1                              |
|           | P85        | 1                                     | Input/output   | <u>Ť</u>               | Bit                    | SCLK1/CTS1                        |
| <b>∠</b>  | P86        | 1                                     | Input/output   | ^ <del>^ </del>        | Bit                    | TxD2                              |
|           | P87        | 1( (                                  | Input/output   |                        | Bit                    | RxD2                              |
| Port 9    | P90        | 1/                                    | Input/output   | _                      | Bit                    | TI8/INT5                          |
|           | )P91       | 1                                     | Input/output   | -                      | Bit                    | TI9/INT6                          |
|           | P92        |                                       | Input/output   | _                      | Bit                    | TO8                               |
|           | P93 ( )    | (1))                                  | Input/output   | _                      | Bit                    | TO9                               |
|           | P94        | 1                                     | Input/output   | _                      | Bit                    | TIA/INT7                          |
|           | P95        | 1                                     | Input/output   | -                      | Bit                    | TIB/INT8                          |
|           | P96        | 1                                     | Input/output   | _                      | Bit                    | TOA/TOB                           |
| Port A    | PA0 to PA2 | 3                                     | Input          | _                      | (Fixed)                | AN0 to AN2                        |
|           | PA3        | 1                                     | Input          | _                      | (Fixed)                | AN3/ADTRG                         |
|           | PA4 to PA7 | 4                                     | Input          | _                      | (Fixed)                | AN4 to AN7                        |

R:  $\uparrow$  = With programmable pull-up resistor

Table 3.5 (2) Port Pin Setting Methods (1/3) n: Corresponding port no. X: Don't care

|               |                                       | iii. Correspo                                    |                                                    | Register Se |        |
|---------------|---------------------------------------|--------------------------------------------------|----------------------------------------------------|-------------|--------|
| Port Name     | Pin Name                              | Function                                         | Pn                                                 | PnCR        | PnFC   |
|               |                                       | Input port (Note 1)                              | (X)                                                | 0           |        |
| Port 0        | P00 to P07                            | Output port (Note 1)                             | X                                                  | )) 1        | None   |
| 1 0.00        | 1 00 10 107                           | D0 to D7                                         | $\bigcirc X_{\wedge}$                              | X           | 110110 |
|               |                                       | Input port                                       | (/x)                                               | 0           | 0      |
| Port 1        | P10 to P17                            | Output port                                      | X                                                  | 1           | 0      |
| 10111         | 1 10 10 17                            | D8 to D15                                        | X                                                  | 0           | 1      |
|               |                                       | Input port                                       | X                                                  | 0           | X      |
| Port 2        | P20 to P27                            | Output port                                      | X                                                  | 1           | 0      |
| 10112         | 120 (012)                             | A16 to A23                                       | X                                                  | (1)         | 1      |
|               |                                       | Input port (Note 1)                              | X                                                  | 0           | X      |
| Port 3        | P30 to P37                            | Output port (Note 1)                             | X                                                  | 1           | 0      |
| 10113         | 130 (013)                             | A8 to A15                                        |                                                    |             | 1      |
|               |                                       | Input port (Note 1)                              | ×                                                  | (0)         | X      |
| Port 4        | P40 to P47                            | Output port (Note 1)                             | X                                                  |             | 0      |
| F0114         | F40 (0 F47                            | A0 to A7                                         | X                                                  | 1           | 1      |
|               |                                       | Output port (Note 1)                             | $\left(\begin{array}{c} x \\ x \end{array}\right)$ | 1           | 0      |
| Port 5        | DEO                                   | RD output at external access only                |                                                    |             | 1      |
| POILS         | P50                                   | Always RD output                                 | \\ \frac{1}{0}                                     | None        | 1      |
|               |                                       | Output port (Note 1)                             | X                                                  | None        | 0      |
|               | P51                                   | WR output at external access only                | X                                                  |             | 1      |
|               |                                       | Input port (no-pull-up)                          | 0                                                  | 0           | 0      |
|               |                                       | Input port (with pull-up)                        | 1                                                  | 0           | 0      |
|               | P52                                   | Output port                                      | X                                                  | 1           | 0      |
|               |                                       | HWR output                                       | X                                                  | 1           | 1      |
|               |                                       | Input port (no pull-up)                          | 0                                                  | 0           | 0      |
|               |                                       | Input port (with pull-up)                        | 1                                                  | 0           | 0      |
|               | 252                                   | Qutput port                                      | X                                                  | 1           | X      |
|               | P53                                   | BUSRQ input (no pull/up)                         | 0                                                  | 0           |        |
|               |                                       | BUSRQ input (with pull-up)                       |                                                    | 0           | 1      |
|               |                                       | Input port (no pull-up)                          | 0                                                  |             | 1      |
|               | \ \ \                                 | Input port (no puil-up)                          |                                                    | 0           | 0      |
|               | P54                                   |                                                  | 1<br>X                                             | 0           | 0      |
|               | ^ ^                                   | Output port BUSAK output                         | X                                                  |             | X      |
| <             | >.<                                   | Input port/WAIT input (no pull-up)               | 0                                                  | 0           | 1      |
|               |                                       |                                                  |                                                    |             |        |
|               | P55                                   | Input port/WAIT input (with pull-up) Output port | 1<br>X                                             | 0           |        |
| \ ((          |                                       |                                                  |                                                    | 1           | None   |
|               |                                       | Input port/INTO input (no pull-up) (Note 2)      | 0                                                  | 0           |        |
|               | P56                                   | Input pont/INT0 input (with pull-up) (Note 2)    | 1                                                  | 0           |        |
|               |                                       | Output port                                      | X                                                  | 1           |        |
|               | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Input port/ SCLK2/ CTS2 input (no pull-up)       | 0                                                  | 0           | 0      |
| $\rightarrow$ | P57                                   | Input port/ SCLK2/ CTS2 input (with pull-up)     | 1                                                  | 0           | 0      |
|               |                                       | Output port                                      | X                                                  | 1           | 0      |
|               |                                       | SCLK2 output                                     | X                                                  | 1           | 1      |
| Port 6        | P60 to P63                            | Output port                                      | X                                                  | None        | 0      |
|               |                                       | CSO to CS3 output                                | X                                                  |             | 1      |

Note 1: TMP95C265 does not use this function.

Note 2: When using pin P56 as an INT0 input, enable interrupt input with interrupt input mode control register IIMC<I0LE>.

Table 3.5 (2) Port Pin Setting Methods (2/3)
n: Corresponding port no. X: Don't care

|                                       |                     | п. сопезро                                                                          |                             | Register Se   |          |
|---------------------------------------|---------------------|-------------------------------------------------------------------------------------|-----------------------------|---------------|----------|
| Port Name                             | Pin Name            | Function                                                                            | Pp                          | PnCR          | PnFC     |
|                                       |                     | Input port/TI0/INT1 input                                                           | X                           | 0             | FIIFC    |
| Port 7                                | P70                 | Output port                                                                         | -                           | ) 1           | None     |
|                                       |                     | Input port /                                                                        | $X_{\wedge}$                | 0             | Х        |
|                                       | D71                 | Output port                                                                         | $\left(\frac{2}{x}\right)$  | 1             | 0        |
|                                       | P71                 | TO1 output                                                                          | X                           | 1             | 1        |
|                                       |                     | Input port/INT2 input                                                               | X                           | 0             | X        |
|                                       | D73                 | Output port                                                                         | ) ^ x                       | 1             | 0        |
|                                       | P72                 | TO3 output                                                                          | X                           | 4             | 1        |
|                                       |                     | Input port/TI4/INT3 input                                                           | X                           | 0             | <u>'</u> |
|                                       | P73                 |                                                                                     | X                           | 70            | None     |
|                                       |                     | Output port Input port                                                              | X                           | 0             | Х        |
|                                       | D7.4                |                                                                                     | > x                         | 11 -          | 0        |
|                                       | P74                 | Output port                                                                         | *                           |               |          |
|                                       |                     | TO5 output                                                                          |                             | 0             | 1        |
|                                       | D75                 | Input port/INT4 input                                                               | X                           | $\overline{}$ | X        |
|                                       | P75                 | Output port TO7 output                                                              | X                           | 1             | 0<br>1   |
|                                       |                     | Input port (no pull/up)                                                             | $\frac{\sqrt{x}}{\sqrt{x}}$ | 0             | 0        |
| Port 8                                |                     |                                                                                     | 1                           |               |          |
|                                       | P80                 | Input port (with pull-up)                                                           | //                          | 0             | 0        |
|                                       |                     | Output port                                                                         | X                           | •             | 0        |
|                                       |                     | TxD0 output (Note 3)                                                                | X<br>0                      | 1             | 1        |
|                                       | 204                 | Input port/RxĐ0 input (no pull-up)                                                  | 1                           | 0             |          |
|                                       | P81                 | Input port(RxD0 input (with pull-up)                                                | X                           | 0             | None     |
|                                       |                     | Output port                                                                         | 0                           | 1             |          |
|                                       |                     | Input port/SCLKO/CTSO input (no pull-up) Input port/SCLKO/CTSO input (with pull-up) | 1                           | 0             | 0        |
|                                       | P82                 | Output port                                                                         | X                           | 0             | 0        |
|                                       |                     | SCLK0 output                                                                        | X                           | 1             | 1        |
|                                       |                     |                                                                                     | 0                           | 0             | 0        |
|                                       |                     | Input port (no pull-up)                                                             | 1                           | 0             | 0        |
|                                       | P83 //              | Output port                                                                         | X                           | 1             | 0        |
|                                       | \ \ \               |                                                                                     | X                           |               |          |
|                                       |                     | TxD1 output (Note 3)<br>Input port/ RxD1 input (no pull-up)                         | 0                           | 0             | 1        |
| ,                                     | △D04                | Input port/ RxD1 input (no pull-up)                                                 | 1                           | 0             | Nana     |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | P84                 | Output port                                                                         | X                           | 1             | None     |
|                                       |                     | Input port/SCLK1/CTS1 input (no pull-up)                                            | 0                           | 0             | 0        |
|                                       |                     | Input port/SCLK1/CTS1 input (no pull-up)                                            | 1                           | 0             | 0        |
|                                       | ) P85               | Output port                                                                         | X                           | 1             | 0        |
|                                       |                     | SCLK1 oùtput                                                                        | X                           | 1             | 1        |
|                                       | ((                  | Input port (no pull-up)                                                             | 0                           | 0             | 0        |
|                                       | Y                   | Input port (no pull-up)                                                             | 1                           | 0             | 0        |
|                                       | P86 <sup>&lt;</sup> | Output port (with pull-up)                                                          | X                           | 1             |          |
|                                       |                     | TxD2 output (Note 3)                                                                | X                           | 1             | 0<br>1   |
|                                       |                     | Input port/ RxD2 input (no pull-up)                                                 | 0                           | _             | ı        |
|                                       | D07                 |                                                                                     |                             | 0             | Na       |
|                                       | P87                 | Input port/ RxD2 input (with pull-up)                                               | 1                           | 0             | None     |
|                                       |                     | Output port                                                                         | Х                           | 1             |          |

Note 3: Open drain enable register ODE < ODE 0:2> is used to set the open drain output mode for pins TxD0 to 2.

Table 3.5 (2) Port Pin Setting Methods (3/3)
n: Corresponding port no. X: Don't care

| Port Name | Pin Name   | Function                  |                       | Register Se    |          |  |
|-----------|------------|---------------------------|-----------------------|----------------|----------|--|
| Portivame | Finivame   | Function                  | Pn                    | PnCR           | PnFC     |  |
| David O   | D00        | Input port/TI8/INT5 input | (X                    | \0             |          |  |
| Port 9    | P90        | Output port               | X                     | ノ) ˙ 1         | None     |  |
|           | DO 1       | Input port/TI9/INT6 input | $\bigcirc X_{\wedge}$ | 0              | None     |  |
|           | P91        | Output port               | \// X))               | 1              |          |  |
|           |            | Input port                | X                     | 0              | Χ        |  |
|           | P92        | Output port               | X                     | 1              | 0        |  |
|           |            | TO8 output                | )                     | 1              | 1        |  |
|           |            | Input port                | Х                     | 0              | Χ        |  |
|           | P93        | Output port               | Х                     | (1             | <b>O</b> |  |
|           |            | TO9 output                | Х                     |                | 1        |  |
|           | P94        | Input port/TIA/INT7 input | X                     | 0              |          |  |
|           | F 94       | Output port               |                       |                | None     |  |
|           | P95        | Input port/TIB/INT8 input | X                     | ~(o//          | 140116   |  |
|           | P95        | Output port               | _X \                  | \<br>\<br>\    |          |  |
|           | P96        | TOA/TOB output (Note 4)   | (X)                   | <sup>~</sup> 1 | 1        |  |
| Port A    | PA0 to PA7 | Input port                | $\sqrt{\chi}$         | No             | no       |  |
| POILA     | FAU (U PA) | AN0 to AN7 input (Note 5) | $\chi$                | None           |          |  |

Note 4: P9FC < TOS1 > is used to switch between the TOA and TOB timer outputs to pin P96.

Note 5: When PA0 to PA7 are used as A/D converter input channels, A/D mode control register 1ADMOD1 < ADCH2:0 > is used to select the channel.



#### 3.5.1 Port 0 (P00 to P07)

Port 0 is an 8-bit general-purpose input/output port with each port bit settable as an input or output. In addition to functioning as a general-purpose input/output port, port 0 also functions as the data bus (D0 to D7). The port 0 control register P0CR sets the pins as inputs or outputs.

A reset sets all the bits of the POCR register to 0, and sets all pins to input mode.

When external memory is accessed, the port automatically functions as the data bus (D0 to D7) and all bits of P0CR are cleared to 0.

In the external ROM version of TMP95C265, port 0 always functions as the data bus (D0 to D7) irrespective of the settings in the P0CR control register.



|                             |             |                                                    |                                              | Poi         | rt 0 Register | •          |            |          |      |  |  |  |
|-----------------------------|-------------|----------------------------------------------------|----------------------------------------------|-------------|---------------|------------|------------|----------|------|--|--|--|
|                             |             | 7                                                  | 6                                            | 5           | 4             | 3          | 2 <        | 1        | 0    |  |  |  |
| P0                          | bit Symbol  | P07                                                | P06                                          | P05         | P04           | P03        | P02        | P01      | P00  |  |  |  |
| (0000H)                     | Read/Write  | R/W                                                |                                              |             |               |            |            |          |      |  |  |  |
|                             | After reset |                                                    | Input mode (output latch register undefined) |             |               |            |            |          |      |  |  |  |
|                             | Function    |                                                    | Also functions as D7 to D0                   |             |               |            |            |          |      |  |  |  |
|                             |             |                                                    |                                              | Port 0 (    | Control Reg   | ister      |            | <i>)</i> |      |  |  |  |
|                             |             | 7                                                  | 6                                            | 5           | 4             | 3          | 2          | 1        | 0    |  |  |  |
| POCR                        | bit Symbol  | P07C                                               | P06C                                         | P05C        | P04C          | P03C       | P02C       | P01C /   | P00C |  |  |  |
| (0002H)                     | Read/Write  | w                                                  |                                              |             |               |            |            |          |      |  |  |  |
| Read-<br>modify-write       | After reset | 0                                                  | 0                                            | 0           | 0             | 79         | · 0        | 0        | Ò    |  |  |  |
| instructions<br>prohibited. | Function    | Port 0 input/output settings<br>0: Input 1: Output |                                              |             |               |            |            |          |      |  |  |  |
| ,                           | Note: When  | n function                                         | ning as a d                                  | ata bus (D0 | to D7), P     | OCR is cle | ared to 0. |          |      |  |  |  |
|                             |             |                                                    | Figure                                       | 3.5 (2) Po  | rt 0 Relat    | ed Registe | rs         |          |      |  |  |  |

#### 3.5.2 Port 1 (P10 to P17)

Port 1 is an 8-bit general-purpose input/output port with each port bit settable as an input or output. In addition to functioning as a general-purpose input/output port, port 1 also functions as a data bus (D8 to D15). The port 1 control register P1CR and function register P1FC set the port 1 functions.

Reset sets all the bits of the P1 output latch register and all bits of the P1CR and P1FC registers to 0, and sets port 1 to input mode.

In the external ROM version of TMP95C265, port 1 functions as the data bus (D8 to D15) if the AM8/16 pins are at low level after a reset (fixed 16-bit external data bus or mixed 8/16-bit external data bus). Port 1 functions as a port if the AM8/16 pins are at high level after a reset (fixed 8-bit external data bus).



|                         |             |                                      |                          | Por          | t 1 Register |               | ^                  |                  |             |  |  |  |  |
|-------------------------|-------------|--------------------------------------|--------------------------|--------------|--------------|---------------|--------------------|------------------|-------------|--|--|--|--|
|                         |             | 7                                    | 6                        | 5            | 4            | 3             | 2                  | 1                | 0           |  |  |  |  |
| P1                      | bit Symbol  | P17                                  | P16                      | P15          | P14          | P13           | P12                | PM               | P10         |  |  |  |  |
| (0001H)                 | Read/Write  | R/W                                  |                          |              |              |               |                    |                  |             |  |  |  |  |
|                         | After reset |                                      |                          | Input mode ( | output late  | h register cl | eared to 0)        | $\nearrow \land$ |             |  |  |  |  |
|                         | Function    | Function Also functions as D15 to D8 |                          |              |              |               |                    |                  |             |  |  |  |  |
|                         |             |                                      |                          | Port 1 C     | ontrol Regi  | ster          |                    |                  |             |  |  |  |  |
|                         |             | 7                                    | 6                        | 5            | 4            | 3             | 2                  | 1                | 0           |  |  |  |  |
| P1CR                    | bit Symbol  | P17C                                 | P16C                     | P15C         | P14C         | P130          | P12C               | P11C             | 210C        |  |  |  |  |
| (0004H)<br>Read-modify- | Read/Write  | W                                    |                          |              |              |               |                    |                  |             |  |  |  |  |
| write<br>instructions   | After reset | 0                                    | 0                        | 0            | 0            | (//o \\       | 0 ^                | (0)              | 8           |  |  |  |  |
| prohibited.             | Function    |                                      | Port 1 function settings |              |              |               |                    |                  |             |  |  |  |  |
|                         |             |                                      |                          |              |              |               |                    |                  |             |  |  |  |  |
|                         |             |                                      |                          | Port 1 Fu    | ınction Reg  | ister         | (C                 | $\bigcirc$       |             |  |  |  |  |
|                         |             | 7                                    | 6                        | 5            | 4            | 3             | 2                  |                  | 0           |  |  |  |  |
| P1FC<br>(0005H)         | bit Symbol  | P17F                                 | P16F                     | P15F         | P14F         | P13F          | (R12F              | ) P11F           | P10F        |  |  |  |  |
| Read-modify-            | Read/Write  |                                      |                          | 4( /         | > v          | v /           |                    |                  |             |  |  |  |  |
| write<br>instructions   | After reset | 0                                    | 0                        | 0            | 0            | <b>(</b> 0    | 0                  | 0                | 0           |  |  |  |  |
| prohibited.             | Function    |                                      |                          | Ě            | ort 1 funct  | ion settings  |                    |                  |             |  |  |  |  |
|                         |             |                                      |                          |              |              |               |                    |                  |             |  |  |  |  |
|                         |             |                                      |                          |              | <u> </u>     |               | rt 1 function      |                  |             |  |  |  |  |
|                         |             |                                      |                          |              |              | \ \ \ \ '     | P1FC <p1xf></p1xf> | 0                | 1           |  |  |  |  |
|                         |             |                                      |                          | /            | $\bigcirc$   | ~             | 0                  | Input port       | Data bus    |  |  |  |  |
|                         | /.          | $/ ) \downarrow$                     |                          | < (          | (// 5)       |               | <u> </u>           | Input port       | (D15 to D8) |  |  |  |  |

Note 1: In TMP95C265, when the AM8/16 pin is set to low, P1FC is fixed to 1. Therefore, do not set P1CR to 1. (After a reset, P1CR is cleared to 0.)

Note 2: In TMP95C265, when the AM8/16 pin is set to high, setting port 1 as a data bus (D15 to

D8) sets pins P17 to P10 to high impedance.

Figure 3.5 (4) Port 1 Related Registers

## 3.5.3 Port 2 (P20 to P27)

Port 2 is an 8-bit general-purpose input/output port with each port bit settable as an input or output. In addition to functioning as a general-purpose input/output port, port 2 also functions as an address bus (A16 to A23). The port 2 control register (P2CR) and function register (P2FC) set the port 2 functions.

Reset sets all the bits of the P2 output latch register and all bits of the P2CR and P2FC registers to 0, setting port 2 to input mode.

In the external ROM version of TMP95C265, after a reset, port 2 functions as an address bus (A16 to A23). However, depending on the settings of the P2CR and P2FC registers, port 2 can also function as a general-purpose input/output port.



| ·                       |             |        |                          | Por        | t 2 Registe   | r             |                    |                |                             |  |  |
|-------------------------|-------------|--------|--------------------------|------------|---------------|---------------|--------------------|----------------|-----------------------------|--|--|
|                         |             | 7      | 6                        | 5          | 4             | 3             | 2                  | 1              | 0                           |  |  |
| P2                      | bit Symbol  | P27    | P26                      | P25        | P24           | P23           | P22 /              | P24            | P20                         |  |  |
| (0006H)                 | Read/Write  |        |                          |            | R/            | w             | _                  |                |                             |  |  |
|                         | After reset |        |                          | Input mod  | e (output l   | atch register | set to 0)          | <u> </u>       |                             |  |  |
|                         | Function    |        |                          | Also       | o functions   | as A23 to A   | 16                 | ))             |                             |  |  |
|                         |             |        |                          | Port 2 C   | ontrol Reg    | ister         |                    |                |                             |  |  |
|                         |             | 7      | 6                        | 5          | 4             | 3             | 2                  | 1              | 0                           |  |  |
| P2CR                    | bit Symbol  | P27C   | P26C                     | P25C       | P24C          | P230          | P22C               | P21C F         | 200                         |  |  |
| (0008H)<br>Read-modify- | Read/Write  |        |                          |            | ١             | N             | >                  | 2              |                             |  |  |
| write<br>instructions   | After reset | 0      | 0                        | 0          | 0             | ( / 0 < )     | 0                  | (0)            | 8                           |  |  |
| prohibited.             | Function    |        | Port 2 function settings |            |               |               |                    |                |                             |  |  |
| ·                       | Į           |        |                          |            | $\rightarrow$ |               | (~                 | $\mathcal{A}$  |                             |  |  |
| ,                       |             |        |                          | Port 2 Fu  | inction Reg   |               |                    | $\bigcirc$     |                             |  |  |
|                         |             | 7      | 6                        | 5          | 4             | 3             | 2                  |                | 0                           |  |  |
| P2FC<br>(0009H)         | bit Symbol  | P27F   | P26F                     | P25F       | P24F          | P23F          | (R22F)             | P21F F         | 20F                         |  |  |
| Read-modify-            | Read/Write  |        |                          | 4( )       | > 1           | N /           |                    |                |                             |  |  |
| write<br>instructions   | After reset | 0      | 0                        | 0          | 0             | 0             | 0                  | 0              | 0                           |  |  |
| prohibited.             | Function    |        |                          | F          | ort 2 funct   | tion settings |                    |                |                             |  |  |
|                         | l           |        |                          |            |               | *             | <del>\</del>       |                |                             |  |  |
|                         |             |        |                          | $\bigcirc$ | ^             | — Po          | ort 2 function     | settings       |                             |  |  |
|                         |             | (      |                          |            |               | Pach          | P2FC <p2xf></p2xf> | 0              | 1                           |  |  |
|                         |             |        | (                        | ,          |               | N PZCK        |                    | <del>\</del> . |                             |  |  |
|                         |             | / ) \_ |                          | < (        | (// 5)        |               | 0                  | Inpu           | t port                      |  |  |
|                         |             |        | <i></i>                  |            |               |               | 1                  | Output port    | Address bus<br>(A23 to A16) |  |  |

Note: When setting the address bus (A23 to A16), first set P2CR, then P2FC.
In TMP95C265, P2CR and P2FC are set to 1 after a reset, thus selecting the address bus (A23 to A16).

Figure 3.5 (6) Port 2 Related Registers

#### 3.5.4 Port 3 (P30 to P37)

Port 3 is an 8-bit general-purpose input/output port with each port bit settable as an input or output. In addition to functioning as a general-purpose input/output port, port 3 also functions as an address bus (A8 to A15). The port 3 control register (P3CR) and function register (P3FC) set the port 3 functions.

Reset sets all the bits of the P3 output latch register and all bits of the P3CR and P3FC registers to 0, setting port 3 to input mode.

In the external ROM version of TMP95C265, port 3 functions as an address bus (A8 to A15) irrespective of the settings of the P3CR and P3FC registers.



|                          |             |      |                             | Po         | rt 3 Register |              |                    |          |                                 |  |  |  |
|--------------------------|-------------|------|-----------------------------|------------|---------------|--------------|--------------------|----------|---------------------------------|--|--|--|
|                          |             | 7    | 6                           | 5          | 4             | 3            | 2 <                | 1        | 0                               |  |  |  |
| P3                       | bit Symbol  | P37  | P36                         | P35        | P34           | P33          | P32                | P31      | P30                             |  |  |  |
| (0007H)                  | Read/Write  |      |                             |            | R/\           | N            |                    | ( )      | >                               |  |  |  |
|                          | After reset |      |                             | Input mode | (output latc  | h register c | leared to 0)       | >>       |                                 |  |  |  |
|                          | Function    |      | Also functions as A15 to A8 |            |               |              |                    |          |                                 |  |  |  |
|                          |             |      |                             | Port 3     | Control Regi  | ster         |                    |          |                                 |  |  |  |
|                          |             | 7    | 6                           | 5          | 4             | 3            | 2                  | 1        | 0                               |  |  |  |
| P3CR                     | bit Symbol  | P37C | P36C                        | P35C       | P34C          | P33€         | R32C               | P31C     | P30C                            |  |  |  |
| (000AH) Read-modify-     | Read/Write  |      |                             |            | W             |              | \                  |          |                                 |  |  |  |
| write                    | After reset | 0    | 0                           | 0          | 0             | 79           | 0                  | 0        | 0                               |  |  |  |
| instructions prohibited. | Function    |      |                             |            | Port 3 functi | on settings  | $\Diamond$         |          |                                 |  |  |  |
|                          |             |      |                             |            |               |              |                    | 1/0      |                                 |  |  |  |
|                          | _           |      |                             | Port 3 F   | unction Reg   | ister        | (C                 |          |                                 |  |  |  |
|                          |             | 7    | 6                           | 5          | 4             | 3            | 2                  |          | 0                               |  |  |  |
| P3FC<br>(000BH)          | bit Symbol  | P37F | P36F                        | P35F (     | P34F          | P33F         | (P32F/ <           | P31F     | P30F                            |  |  |  |
| Read-modify-             | Read/Write  |      |                             |            | \ \ \ \       |              |                    |          |                                 |  |  |  |
| write                    | After reset | 0    | 0                           | 0          | 0             | // o         | 0                  | 0        | 0                               |  |  |  |
| instructions prohibited. | Function    |      | (                           |            | Port 3 functi | on settings  | ))                 |          |                                 |  |  |  |
|                          | İ           |      |                             |            |               |              | $\checkmark$       |          |                                 |  |  |  |
|                          |             |      |                             | $\wedge$   |               | <b>→</b> P   | ort 3 function     | settings |                                 |  |  |  |
|                          |             | (    |                             | ))         |               | P3CF         | P3FC <p3xf></p3xf> | 0        | 1                               |  |  |  |
|                          | ,           |      | 0 Input port                |            |               |              |                    |          |                                 |  |  |  |
|                          | 4           |      |                             |            |               |              | 1                  | Output   | port Address bus<br>(A15 to A8) |  |  |  |

Note: When setting the address bus (A15 to A8), first set P3CR, then P3FC. In TMP95C265, the address bus (A15 to A8) is selected after a reset.

Figure 3.5 (8) Port 3 Related Registers

#### 3.5.5 Port 4 (P40 to P47)

Port 4 is an 8-bit general-purpose input/output port with each port bit settable as an input or output. In addition to functioning as a general-purpose input/output port, port 4 also functions as an address bus (A0 to A7). The port 4 control register (P4CR) and function register (P4FC) set the port 4 functions. Reset sets all the bits of the P4 output latch register and all bits of the P4CR and P4FC registers to 0, setting port 4 to input mode.

In the external ROM version of TMP95C265, port 4 functions as an address bus (A0 to A7) irrespective of the settings of the P4CR and P4FC registers.



|                           |             |                                                 |        | Po       | rt 4 Registe | r       |                    |            |          |  |  |
|---------------------------|-------------|-------------------------------------------------|--------|----------|--------------|---------|--------------------|------------|----------|--|--|
|                           |             | 7                                               | 6      | 5        | 4            | 3       | 2                  | 1          | 0        |  |  |
| P4<br>(000CH)             | bit Symbol4 | P47                                             | P46    | P45      | P44          | P43     | P42                | P41        | P40      |  |  |
|                           | Read/Write  | R/W                                             |        |          |              |         |                    |            |          |  |  |
|                           | After reset | Input mode (output latch register cleared to 0) |        |          |              |         |                    |            |          |  |  |
|                           | Function    | Also functions as A7 to A0                      |        |          |              |         |                    |            |          |  |  |
|                           |             |                                                 |        | Port 4   | Control Reg  | ister   |                    |            |          |  |  |
|                           |             | 7                                               | 6      | 5        | 4            | 3       | 2                  | 1          | 0        |  |  |
| P4CR                      | bit Symbol  | P47C                                            | P46C   | P45C     | P44C         | P43C    | P42C               | P41C F     | 240C     |  |  |
| (000EH)<br>ead-modify-    | Read/Write  | W                                               |        |          |              |         |                    |            |          |  |  |
| vrite                     | After reset | 0                                               | 0      | 0        | 0            | ( //o < | 0                  | (0)        | 9        |  |  |
| nstructions<br>rohibited. | Function    | Port 4 function settings                        |        |          |              |         |                    |            |          |  |  |
|                           |             |                                                 |        |          |              |         |                    |            |          |  |  |
|                           |             |                                                 |        | Port 4 F | unction Reg  | gister  |                    | $\bigcirc$ |          |  |  |
|                           |             | 7                                               | 6      | 5        | 4            | 3       | 2                  |            | 0        |  |  |
| P4FC<br>(000FH)           | bit Symbol  | P47F                                            | P46F   | P45F     | P44F         | P43F    | R42F               | P41F F     | P40F     |  |  |
| (UUUFH) Read-modify-      | Read/Write  | W                                               |        |          |              |         |                    |            |          |  |  |
| rite                      | After reset | 0                                               | 0      | 0        | 0            | 0       | 0                  | 0          | 0        |  |  |
| nstructions<br>rohibited. | Function    | Port 4 function settings                        |        |          |              |         |                    |            |          |  |  |
|                           | L           |                                                 |        |          |              | *       |                    |            |          |  |  |
|                           |             | Port 4 function settings                        |        |          |              |         |                    |            |          |  |  |
|                           |             | ,                                               |        |          | 7            |         | P4FC <p4xf></p4xf> | 0          | 1        |  |  |
|                           |             |                                                 | (// \) |          |              | P4CF    | R <p4xc></p4xc>    | Ů          | <u>'</u> |  |  |
|                           | /           | $\langle \rangle$                               |        | ^        | (0)          |         | 0                  | Inpu       | t port   |  |  |
|                           |             |                                                 |        | / \      | 1 1///       |         |                    |            |          |  |  |

Note: When setting the address bus (A7 to A0), first set P4CR, then P4FC. In TMP95C265, the address bus (A7 to A0) is selected after a reset.

Figure 3.5 (10) Port 4 Related Registers

#### 3.5.6 Port 5 (P50 to P57)

Port 5 is an 8-bit general-purpose input/output port with each port bit settable as an input or output. However, P50 and P51 are output-only ports.

In addition to functioning as a general-purpose input/output port, port 5 also has a CPU control/status signal input/output function, a WAIT input function, an INTO external interrupt input function, and a serial channel SCLK2/CTS2 function. The port 5 control register (P5CR) and function register (P5FC) set the port 5 functions.

Reset sets all the bits of the P5 output latch register to 1 and clears all bits of P5CR (bits 0 and 1 are unused) and P5FC (bits 5 and 6 are unused) to 0. Pins P50 and P51 output 1 and P52 to P57 are set to input mode with resistors pulled up.

When P50 is set as the  $\overline{RD}$  pin (when P5FC<P50F>=1) or, in the case of TMP95C265, when P5<P50> is cleared to 0, the P50  $\overline{RD}$  signal is output even when an internal address area is accessed, and external PSRAM (pseudo SRAM) can be refreshed. If <P50> is set to 1, the  $\overline{RD}$  signal is output only when an external area is accessed.

In the external ROM version of TMP95C265, P50 functions as the  $\overline{RD}$  pin and P51 as the  $\overline{WR}$  pin irrespective of the <P50F> and <P51F> settings.

# (1) Port 50 (RD)

In addition to functioning as a general-purpose output-only port, port 50 can also function as the  $\overline{RD}$  pin. In TMP95C265, port 50 always functions as the  $\overline{RD}$  pin.



# (2) Port 51 (WR)

In addition to functioning as a general-purpose output-only port, port 51 can also function as the  $\overline{WR}$  pin. In TMP95C265, port 51 always functions as the  $\overline{WR}$  pin.



Figure 3.5 (12) Port 5 (P51)

# (3) Ports 52, 54 (HWR, BUSAK)

In addition to being general-purpose input/output ports, port 52 can also function as the  $\overline{HWR}$  pin, and port 54 can also function as the  $\overline{BUSAK}$  pin.



Figure 3.5 (13) Port 5 (P52, P54)

# (4) Port 53 (BUSRQ)

In addition to being a general-purpose input/output port, port 53 also functions as the BUSRQ pin.



# (5) Port 55 (WAIT)

In addition to being a general-purpose input/output port, port 55 also functions as the WAIT pin.



# (6) Port 56 (INT0)

In addition to being a general-purpose input/output port, port 56 also functions as the external interrupt request input INTO pin.



Figure 3.5 (16) Port 5 (P56)

# (7) Port 57 (SCLK2/CTS2)

In addition to being a general-purpose input/output port, port 57 also functions as the serial channel 2 SCLK2 input/output pin, or the  $\overline{\text{CTS2}}$  input pin.



(000DH)

P5CR

write instructions

(0010H)

Read-modify-

prohibited.

Port 5 Register 6 5 4 3 2 1 0 bit Symbol P57 P56 P55 P54 P53 P52 P51 P50 Read/Write R/W Output only (set to 1) After reset Input mode (Set to 1 / pulled up) Also Also Also Also Also Also Also Also functions functions functions functions functions functions functions< functions Function as WR as WAIT as BUSAK as HWR as INTO as BUSRQ as RD SCLK2/CTS2

Note: When port 5 is in input mode, the internal pull-up resistor is controlled by the P5 register. When using port 5 in input mode or in both input and output modes (if just one bit is set to input mode), read-modify-write instructions cannot be executed. The internal pull-up resistor setting may change depending on the state of the input pin.

Port 5 Control Register 7 6 5 >3 2 P57C P56C P55C P54C P52C bit Symbol P53C Read/Write ₩ Ø After reset 0 0 0 Ó 0 Port 57 to 52 input/output settings **Function** 0: Input 1: Output

Port 56 function settings (Note 2)

Input port/

INT( input

 P55C
 0
 1

 0
 Input port / WAIT input (pull-up)
 Input port / WAIT input (pull-up)

 1
 Output port

► Port 55 function settings (Note 1)

Note 1: When using port 55 as the  $\overline{\text{WAIT}}$  pin, set P5CR<P55C> to 0 and set the chip select/wait control register BxCS<BxW2:0> to 010 (1 WAIT + N) or 100 (0 + N WAIT).

Output port

Input port /

INT0 input

(pull-up)

Note 2: When using port 56 as the INTO pin, set P5CR < P56C > to 0 and set the interrupt input mode control register IIMC < IOIE > to 1.

Figure 3.5 (18)-1 Port 5 Related Registers



#### 3.5.7 Port 6 (P60 to P63)

Port 6 is a 4-bit general-purpose output-only port.

In addition to functioning as a general-purpose output port, port 6 also has a chip select signal output function ( $\overline{\text{CS0}}$  to  $\overline{\text{CS3}}$ ). The port 6 function register P6FC sets the functions.

Reset sets the P60 to P63 output latch to 1. Reset also clears all bits of the P6FC register to 0, setting port 6 to a general-purpose output port.

In the external ROM version of TMP95C265, after a reset, the P62 (CS2) output latch is cleared to 0 and the CS2 area is selected.



Figure 3.5 (19) Port 6 (P60 to P63)

|                         |                                                                                                                                                             |                  |   | Po       | ort 6 Registe | r                      |                             |                                    |                              | _ |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---|----------|---------------|------------------------|-----------------------------|------------------------------------|------------------------------|---|--|
|                         |                                                                                                                                                             | 7                | 6 | 5        | 4             | 3                      | 2                           | 1                                  | 0                            |   |  |
| P6<br>(0012H)           | bit Symbol                                                                                                                                                  |                  |   |          |               | P63                    | P62                         | P61                                | P60                          |   |  |
|                         | Read/Write                                                                                                                                                  |                  |   |          |               |                        |                             | R/W                                | 7                            |   |  |
|                         | After reset                                                                                                                                                 |                  |   |          |               |                        | Output                      | node (set to 1)                    |                              |   |  |
|                         | Function                                                                                                                                                    |                  |   |          |               | Also functions as CS3. | Also<br>function<br>as C\$2 | ns functions                       | Also<br>functions<br>as CSO. |   |  |
|                         |                                                                                                                                                             |                  |   |          |               | (                      |                             | P62> initia                        | l value                      | • |  |
|                         |                                                                                                                                                             |                  |   |          |               |                        | TM                          | P95CS64 ( <del>EA</del> =          | high level)                  |   |  |
|                         |                                                                                                                                                             |                  |   |          |               | 4/                     | TM                          | P95C265 (EA                        | low level)                   |   |  |
| P6FC                    | Note: After reset, the initial value for <p62 6="" depends="" ea="" function="" of="" on="" only="" pin.="" port="" register<="" set="" th="" the=""></p62> |                  |   |          |               |                        |                             |                                    |                              |   |  |
|                         |                                                                                                                                                             | 7                | 6 | 5        | 4             | 3                      | 2                           | <u>)</u> 1                         | 0                            | 1 |  |
|                         | bit Symbol                                                                                                                                                  |                  |   |          |               | P63F                   | R62F                        | P61F                               | P60F                         | 1 |  |
| 015H)                   | Read/Write                                                                                                                                                  |                  |   | 4        |               |                        |                             | Ŵ                                  | •                            | İ |  |
| id-modify-<br>te        | After reset                                                                                                                                                 |                  |   |          | >             | <b>(</b> 0             | //0                         | 0                                  | 0                            | 1 |  |
| structions<br>ohibited. | Function                                                                                                                                                    |                  |   |          |               | 0: Port<br>1: CS3      | 0: Port<br>1: CS2           | 0: Port<br>1: CS1                  | 0: Port<br>1: CS0            |   |  |
|                         |                                                                                                                                                             | chip selections. |   | <i>)</i> |               | B1CS, B2C              |                             | S) sets the $\overline{	extbf{C}}$ | S area                       |   |  |
|                         |                                                                                                                                                             |                  |   |          | >             |                        |                             |                                    |                              |   |  |

#### 3.5.8 Port 7 (P70 to P75)

Port 7 is a 6-bit general-purpose input/output port with each port bit settable as an input or output. In addition to functioning as general-purpose input/output port pins, port 6 pins also function as event count inputs for the 8-bit timer, outputs for the 8-bit timer, and INT1 to 4 inputs for the external interrupt function.

Port 7 control register P7CR and port 7 function register P7FC set the port 7 functions.

Reset clears all bits of the output latch register and P7CR to 0, setting all pins to input mode.

To enable the timer output function, write 1 to the corresponding bits in both P7CR and P7FC.

## (1) Port 70, 73 (TI0/INT1, T14/INT3)

In addition to functioning as a general-purpose input/output port, port 70 can also function as the event count input TI0 for timer 0 and as the external interrupt request input INT1.

In addition to functioning as a general-purpose input/output port, port 73 can also function as the event count input TI4 for timer 4 and as the external interrupt request input INT3.

## Cautions when using INT1 and INT3 interrupts

Input is always enabled for the INT1 and INT3 external interrupt requests.

Caution is required if port 70 or 73 is used as a general-purpose input/output port or a timer event count input while the INT1 and INT3 interrupt functions are in use. This is because rising edges on these input/output signals generate interrupt requests.

## Cautions when using timer event count inputs TIO and TI4

Input is always enabled for the timer event count inputs TIO and TI4.

Caution is required if port 70 or 73 is used as a general-purpose input/output port or an INT1 or INT3 interrupt during event counting based on TI0 or TI4. This is because these input/output signals trigger an event count on the timer.



Figure 3.5 (21) Port 7 (P70, P73)

# (2) Port 71, 74 (TO1, TO5)

In addition to functioning as a general-purpose input/output port, port 71 also functions as TO1 for output of timers 0 and 1. In addition to functioning as a general-purpose input/output port, port 74 also functions as TO5 for output of timers 4 and 5.



# (3) Port 72, 75 (TO3/INT2, TO7/INT4)

In addition to functioning as a general-purpose input/output port, port 72 also functions as TO3 for output of timers 2 and 3 and as the external interrupt request input INT2.

In addition to functioning as a general-purpose input/output port, port 75 also functions as TO7 for output of timers 6 and 7 and as the external interrupt request input INT4.

# Cautions when using INT2 or INT4 interrupts

Input is always enabled for the INT2 and INT4 external interrupt requests.

Caution is required if port 72 or 75 is used as a general-purpose input/output port or timer event count input port while the INT2 and INT4 interrupt functions are in use. This is because rising edges on these input/output signals generate interrupt requests.





Figure 3.5 (24) Port 7 Related Registers

### 3.5.9 Port 8 (P80 to P87)

Port 8 is an 8-bit general-purpose input/output port with each port bit settable as an input or output. In addition to being a general-purpose input/output port, port 8 also functions as a serial channel TxD output, RxD input, and SCLK input/output.

Port 8 control register P8CR and port 8 function register P8FC set the functions.

Reset sets all bits of the output latch to 1. It also clears all bits of the P8CR and P8FC registers to 0, setting port 8 to input mode using pull-up resistors.

Port pins 80, 83, and 86 have a programmable open drain function.

# (1) Ports 80, 83, 86 (TxD0, 1, 2)

Ports 80, 83, and 86 function as the serial channel TxD0 to 2 outputs as well as input/output ports. These ports have a programmable drain function. Setting open drain disables pull-up.



# (2) Port 81, 84, 87 (RxD0, 1, 2)

Ports 81, 84, and 87 function as serial channel RxD0 to 2 inputs as well as input/output ports.



Figure 3.5 (26) Port 8 (P81, P84, P87)

# (3) Port 82 (SCLK0/CTS0)

Port 82 functions as the SCLK0 input/output for serial channel 0 as well as an input/output port. The port also functions as the  $\overline{\text{CTS0}}$  input.



Figure 3.5 (27) Port 8 (P82)

# (4) Port 85 (SCLK1/CTS1)

Port 85 functions as the SCLK1 input/output for serial channel 1 as well as an input/output port. The port also functions as the  $\overline{\text{CTS1}}$  input.



|         |             |                              |                              | Po                                    | ort 8 Register               | r                            |                                      |                              |                              |  |  |  |  |
|---------|-------------|------------------------------|------------------------------|---------------------------------------|------------------------------|------------------------------|--------------------------------------|------------------------------|------------------------------|--|--|--|--|
|         |             | 7                            | 6                            | 5                                     | 4                            | 3                            | 2 <                                  | 1                            | 0                            |  |  |  |  |
| P8      | bit Symbol  | P87                          | P86                          | P85                                   | P84                          | P83                          | P82                                  | P81                          | P80                          |  |  |  |  |
| (0018H) | Read/Write  |                              | R/W (\( \) \( \)             |                                       |                              |                              |                                      |                              |                              |  |  |  |  |
|         | After reset |                              |                              | Inp                                   | ut mode (Se                  | t to 1/pulled                | up)                                  | ,>,                          |                              |  |  |  |  |
|         | Function    | Also<br>functions<br>as RxD2 | Also<br>functions<br>as TxD2 | Also<br>functions<br>as<br>SCLK1/CTS1 | Also<br>functions<br>as RxD1 | Also<br>functions<br>as TxD1 | Also<br>functions<br>as<br>SCLK0/CTS | Also<br>functions<br>as RxD0 | Also<br>functions<br>as TxD0 |  |  |  |  |

Note: When port 8 is in input mode, the P8 register controls the internal pull-up resistor. When using port 8 in input mode or in both input and output modes (if a bit is set to input), do not execute read-modify-write instructions. The internal pull-up resistor setting may change depending on the state of the input pin.



Figure 3.5 (29)-1 Port 8 Related Registers



Figure 3.5 (29)-2 Port 8 Related Registers

# 3.5.10 Port 9 (P90 to P96)

Port 9 is a 7-bit general-purpose input/output port with each port bit settable as an input or output. In addition to its input/output port functions, port 9 also functions as a 16-bit timer input clock pin, a 16-bit timer output pin, and inputs for INT5 to 8. Port 9 control register P9CR and port 9 function register P9FC set the port 9 functions.

A reset clears all bits of the P9 output latch and all bits of the P9CR and P9FC registers to 0, setting port 9 to input mode.

To enable the timer output function, write 1 to the corresponding bit in P9FC.



### (1) Ports 90, 91, 94, 95 (TI8/INT5, TI9/INT6, TIA/INT7, TIB/INT8)

In addition to functioning as general-purpose input/output ports, ports 90 and 91 can also function as timer 8 event count inputs TI8 and TI9, and as external interrupt request inputs INT5 and INT6. Ports 94 and 95, in addition to being general-purpose input/output ports, can also function as the timer 9 event count inputs TIA and TIB, and as the external interrupt request inputs INT7 and INT8.

### Cautions when using INT5 to INT8 interrupts

Input is always enabled for the INT5 to INT8 external interrupt requests.

Caution is required if ports 90, 91, 94, or 95 are used as general purpose input/output ports or timer event count inputs while the INT5 to INT8 interrupt functions are in use. This is because rising or falling edges on these input/output signals generate interrupt requests.

### Cautions when using timer event count inputs TI8 to TIB

Input is always enabled for timer event count inputs TI8 to TIB,

Caution is required if ports 90, 91, 94, or 95 are used as general-purpose input/output ports or INT5 to INT8 interrupts during event counting based on TI8 to TIB. This is because these input/output signals trigger an event count on the timer.



Figure 3.5 (30) Port 9 (P90, P91, P94, P95)

# (2) Ports 92, 93 (TO8, TO9)

In addition to operating as a general-purpose input/output port, port 92 also functions as the TO8 output for timer 8. Port 93 operates as the TO9 output for timer 8 as well as functioning as a general-purpose input/output port.



#### Port 96 (TOA/TOB) (3)

In addition to functioning as a general-purpose input/output port, port 96 also functions as the TOA and TOB outputs for timer 9. Reset Direction control (for each bit) P9CR write Function control (for each bit) bu s data P9FC write Internal Output latch ☐ P96 (TOA/TOB) Selector P9 write  $\mathsf{B}\!\!\!>$ Timer output TOA (timer 9 output) → A Selector TOB (timer 9 output) Ś P9FC<TOS1> В Selector P9 read Figure 3.5 (32) Port 9 (P96)



Note: No register is provided to switch between the external interrupt input, event counter input, and port input/output functions. Therefore, even when port 9 is used as a port, the interrupt signal input and event counter input are enabled.

When using port 9 exclusively as a port, disable the external interrupts (INT5 to 8) and event count inputs (TI8 to B).

Figure 3.5 (33) Port 9 Related Registers

#### 3.5.11 Port A (PA0 to PA7)

Port A is an 8-bit input-only port with analog input pins (AN0 to AN7). The PA3 pin also functions as the external trigger input for analog conversion (ADTRG).



Port A Register 6 7 5 3 2 1 0 bit Symbol PA7 PA6 PA4 PA3 PA2 PA1 PA0 PA (001EH) Read/Write After reset /Input only Also Also Also Also Also Also Also Also functions functions functions functions functions functions functions functions Function as AN7 as AN6 as AN5 as AN4 as AN3 as AN2 as AN1 as AN0 /ADTRG

Note: A/D mode register 1, ADMOD1, selects the A/D converter input channel.

Figure 3.5 (35) Port A Related Registers

# 3.6 Chip Select/Wait Controller

In TMP95CS64/265, four user-specifiable address area blocks (CS0 to CS3) can be set. The data bus width and number of waits can be set independently for each address area (CS0 to CS3 and others).

The  $\overline{\text{CS0}}$  to  $\overline{\text{CS3}}$  pins (which also function as P60 to P63) are the output pins for the CS0 to CS3 areas. When the CPU specifies an address in one of these areas, these pins output the chip select signal for that address area (ROM/SRAM or PSRAM signal). However, to output the chip select signal, the port 6 function register P6FC must be set. TMP95CS64/265 supports connection of external PSRAM as well as ROM and SRAM.

The CS0 to CS3 areas are set by a combination of memory start address registers MSAR0 to MSAR3 and memory address mask registers MAMR0 to MAMR3.

Use chip select/wait control registers B0CS to B3CS and BEXCS to specify the master enable, data bus width, and number of waits for each address area.

The input pins controlling these states are the bus wait request pin (WAIT), the external data bus selection pin (AM8/ $\overline{16}$ ), and the external memory access pin (EA). (See 3.1.2, External Data Bus Width Selection Function.)

# 3.6.1 Specifying Address Areas

The CS0 to CS3 address areas are specified using the start address registers (MSAR0 to MSAR3) and memory address mask registers (MAMR0 to MAMR3).

At each bus cycle, a compare operation is performed to determine if the address on the bus specifies a location in the CS0 to CS3 areas. If the result of the comparison is a match, this indicates an access to the corresponding CS area. In this case, the CS0 to CS3 pin outputs the chip select signal and the bus cycle operates in accordance with the settings in chip select/wait control register B0CS to B3CS. (See 3.6.2, Chip Select/Wait Control Register.)



# (1) Memory Start Address Registers

Figure 3.6 (1) shows the memory start address registers. Memory start address registers MSAR0 to MSAR3 set the start address for the CS0 to CS3 areas. Set the upper eight bits (A23 to A16) of the start address in <S23:16>. The lower 16 bits of the start address (A15 to A0) are permanently set to 0. Accordingly, the start address can only be set in 64 K-byte increments, starting from 000000H. Figure 3.6 (2) shows the relationship between the start address and the start address register value.

|                                         |                   | 1 1   |                 |
|-----------------------------------------|-------------------|-------|-----------------|
| N/1000000100000000000000000000000000000 | duace "acaleta" / | cch i | 10 CC 2/2 20 20 |
| Memory start ad                         | aress realster o  | しついし  | o CSZ areasi    |
|                                         |                   |       |                 |

| MSAR0   | MSAR1   |
|---------|---------|
| (0094H) | (0096H) |
| MSAR2   | MSAR3   |
| (0098H) | (009AH) |

|             |     |     |            | , |            | a                             |
|-------------|-----|-----|------------|---|------------|-------------------------------|
|             | 7   |     | 6          |   | 5          | 4 3 2 1 0                     |
| bit Symbol  | S23 | - : | <b>S22</b> |   | <b>S21</b> | 520 S19 S18 S17 S16           |
| Read/Write  |     |     |            |   |            | RW                            |
| After reset | 1   |     | 1          |   | 1          | 1 1 1                         |
| Function    |     |     |            |   |            | Sets start address A23 to A16 |
|             |     |     |            |   |            |                               |

➤ Sets start address of CS0 to CS2 area

Figure 3.6 (1) Memory Start Address Register

Start address Start address register value (MSAR0 to 3) Address 000000H 000000H 00H 64 Kbytes Ø1/0000H 01H -020000H 02H 030000H 03H 040000H 04H 050000H 05H 060000H 06H to to FF0000H ..... FFFFFH

Figure 3.6 (2) Relationship Between Start Address and Start Address Register Value

# (2) Memory Address Mask Registers

Figure 3.6 (3) shows the memory address mask registers. Memory address mask registers MAMR0 to MAMR3 are used to set the size of the CS0 to CS3 areas by specifying a mask for each bit of the start address set in memory start address registers MSAR0 to MSAR3. The compare operation used to determine if an address is in the CS0 to CS3 areas is only performed for bus address bits corresponding to bits set to 0 in these registers.

Also, the address bits that can be masked by MAMR0 to MAMR3 differ between CS0 to CS3 areas. Accordingly, the size that can be set for each area is different.

# Memory address mask register (CSO)

MAMR0 (0095H)

|             | 7   |   | 6   | i    | 5       |      | 4 3                                    |            | 2     |          | 0  |
|-------------|-----|---|-----|------|---------|------|----------------------------------------|------------|-------|----------|----|
| bit Symbol  | V20 | i | V19 | i    | V18     |      | V17 V16                                |            | V15   | V14 to 9 | V8 |
| Read/Write  |     |   |     |      |         |      | R/W                                    |            | (     |          |    |
| After reset | 1   |   | 1   |      | 1       | . '  | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | $\Diamond$ | 1 \   |          | 1  |
| Function    |     |   |     | Sets | size of | Ç50. | rea 0: Used for a                      | ddres      | s com | pare     |    |

The CSO area can be set within the following range: 256 bytes to 2 Mbytes.

# Memory address mask register (CS1)

MAMR1 (0097H)

|   |             | 7   | 6      | 5           | 4       | 3,           | 2           | 1        | 0  |
|---|-------------|-----|--------|-------------|---------|--------------|-------------|----------|----|
|   | bit Symbol  | V21 | V20    | V19         | V/18    | V17          | V16         | V15 to 9 | V8 |
| 1 | Read/Write  |     |        | >           | R       | w ))         |             |          |    |
| ) | After reset | 1   | ( 1 )) | 1           | 1       | \//          | 1           | 1        | 1  |
|   | Function    |     | Sets   | size of CS1 | area 0: | Used for add | ress compar | e        |    |

The CS1 area can be set within the following range: 256 bytes to 4 Mbytes.

### Memory address mask register (CS2, CS3)

MAMR2 | MAMR3 (0099H) (009BH)

|             | 7   | 6         | √ <b>5</b> ∕ ) <u>;</u> ) | 4      | <u> </u> | 3        |     | 2        |      | 1   | 0   |
|-------------|-----|-----------|---------------------------|--------|----------|----------|-----|----------|------|-----|-----|
| bit Symbol  | √22 | V21       | V20                       | V19    |          | V18      |     | V17      |      | V16 | V15 |
| Read/Write  |     |           | >                         |        | R/W      |          |     |          |      |     |     |
| After reset | 1   | 1         | 1                         | 1      |          | 1        |     | 1        |      | 1   | 1   |
| Function    |     | Sets size | of CS2, CS                | 3 area | 0: L     | Jsed for | add | ress con | npar | е   |     |

The CS2 and CS3 areas can be set within the following range: 32 Kbytes to 8 Mbytes.

Figure 3.6 (3) Memory Address Mask Registers

(3) How to Set Memory Start Addresses and Address Areas

Figure 3.6 (4) shows an example of specifying a 64 K-byte address area starting from 010000H using the CS0 area.

Set 01H in memory start address register MSAR0 < \$23:16 > (corresponding to the upper 8 bits of the start address). Next, calculate the difference between the start address and the anticipated end address (01FFFFH) based on the size of the CS0 area. Bits 20 to 8 of the result correspond to the mask value to be set for the CS0 area. Setting this value in memory address mask register MAMR0 < \$V20:8 > \$\sets\$ the area size. This example sets 07H in MAMR0 to specify a 64 K-byte area.



After a reset, MSAR0 to MSAR3 and MAMR0 to MAMR3 are set to FFH. BoCS<B0E>, B1CS <B1E>, and B3CS<B3E> are reset to 0. This disables the CS0, CS1, and CS3 areas. However, as B2CS<B2M> is reset to 0 and B2CS<B2E> to 1, CS2 is enabled from 0008A0H to FFFFFFH in TMP95CS64, and from 0008A0H to FFFFFFH in TMP95C265. Also, the bus width and number of waits specified in BEXCS are used for accessing addresses outside the specified CS0 to CS3 areas. (See 3.6.2, Chip Select/Wait Control Register.)



# (4) Address Area Size Specifications

Table 3.6 (1) shows the relationship between CS area and area size.  $\triangle$  indicates areas that cannot be set by memory start address register and memory address mask register combinations. When setting an area size using a combination indicated by  $\triangle$ , set the start address in the desired steps starting from 000000H.

If the CS2 area is set to 16 M-byte or if two or more areas overlap, the smaller CS area number has the higher priority.

Example: When setting CS0 as a 128 K-byte area:

① Available start addresses

| 000000H<br>020000H<br>040000H | ) 128 Kbytes<br>) 128 Kbytes<br>) 128 Kbytes |
|-------------------------------|----------------------------------------------|
| 060000H                       | 7 120 110,000                                |
|                               |                                              |

Any of these start addresses can be set

2 Unavailable start addresses

```
000000H

010000H

030000H

050000H

128 Kbytes

128 Kbytes
```

This exceeds the size of the steps that can be set. In this case, the following start addresses cannot set the desired area size.

Table 3.6 (1) CS Area and Area Size

| Size<br>(bytes)<br>CS area | 256      | 512 | 32 K                         | 64 K | 128 K | 256 K                     | 512 K | 1 M | 2 M | 4 M | 8 M |
|----------------------------|----------|-----|------------------------------|------|-------|---------------------------|-------|-----|-----|-----|-----|
| CS0                        | 0        | 0 ( | $\bigcirc \Diamond \Diamond$ | 0    | Δ     |                           | Δ     | Δ   | Δ   |     |     |
| CS1                        | 0//      |     |                              | 0 <  | 4(    | 7/4                       | Δ     | Δ   | Δ   | Δ   |     |
| CS2                        | <u> </u> |     | 9                            | 0    | Ž,    |                           | Δ     | Δ   | Δ   | Δ   | Δ   |
| CS3                        |          |     | 0                            | A    | 4     | $\rightarrow$ $\triangle$ | Δ     | Δ   | Δ   | Δ   | Δ   |



# 3.6.2 Chip Select/Wait Control Registers

Table 3.6 (5) lists the chip select/wait control registers. The master enable/disable, chip select output waveform, data bus width, and number of wait states for each address area (CSO to CS3 and others) are set in their respective chip select/wait control registers, BOCS to B3CS and BEXCS.



Figure 3.6 (5) Chip Select/Wait Control Registers

#### (1) Master Enable Bits

Bit 7 (< B0E>, < B1E>, < B2E>, and < B3E>) of the chip select/wait control registers is the master bit used to enable or disable settings for the address area. Writing 1 to the bit enables the settings. Reset disables (sets to 0) < B0E>, < B1E>, and < B3E>, and enables (sets to 1) < B2E>. This enables area CS2 only.

# (2) Selection of Chip Select Output Waveform

Bits 5 and 4 (<B0OM1, 0>, <B1OM1, 0>, <B2OM1, 0>, and <B3OM1, 0>) of the chip select/wait control registers specify the chip select output waveform for external memory access. Setting the bits to 00 outputs the chip select signal for selecting ROM and SRAM from the  $\overline{\text{CS0}}$  to  $\overline{\text{CS3}}$  pins. Setting the bits to 01 outputs the chip select signal for selecting PSRAM from the  $\overline{\text{CS0}}$  to  $\overline{\text{CS3}}$  pins.

For details on the waveform of the chip select signal during external memory access, see Figure 3.6 (6)



Figure 3.6 (6) Waveform for Chip Select Signal Operation at External Memory Access (CSO to CS3)



#### (3) Selection of Data Bus Width

Bit 3 (<B0BUS>, <B1BUS>, <B2BUS>, <B3BUS>, and <BEXBUS>) of the chip select/wait control registers specifies the width of the data bus. Set 0 to access memory when using a 16-bit data bus. Set 1 when using an 8-bit data bus.

### • TMP95CS64

Connect the  $\overline{EA}$  and AM8/ $\overline{16}$  pins to VCC. This enables external memory to be accessed using the data bus width set in the data bus width select bit.

#### • TMP95C265

Connect the  $\overline{EA}$  pin to GND. This enables external memory to be accessed using the data bus width set in the data bus width select bit only when the AM8/ $\overline{16}$  pin is at low-level.

If the AM8/ $\overline{16}$  pin is at high level, external address areas are accessed using an 8-bit data bus.

This method of changing the data bus width depending on the address being accessed is called dynamic bus sizing. For details of this bus operation, see Table 3.6(2).

Table 3.6 (2) Dynamic Bus Sizing

| Operand Data    | Operand Start    | Memory Data | CPU Address      | (CPU Data  |            |  |  |
|-----------------|------------------|-------------|------------------|------------|------------|--|--|
| Bus Width       | Address          | Bus Width   | CFO Address      | D15 to D8  | D7 to D0   |  |  |
| 8-bit           | 2n + 0           | 8 bits      | 2n + 0           | ( xxxxx    | b7 to b0   |  |  |
|                 | (Even number)    | 16 bits     | >> 2n + 0        | \ \/xxxxx) | b7 to b0   |  |  |
|                 | 2n + 1           | 8 bits      | 2n + 1           | xxxxx      | b7 to b0   |  |  |
|                 | (Odd number)     | 16 bits     | 2n +∕ 1⁄         | b7 to b0   | XXXXX      |  |  |
| 16-bit          | 2n + 0           | 8 bits      | 2n+0             | \ \xxxxx   | b7 to b0   |  |  |
|                 | (Even number)    |             | 2n + 1           | / /xxxxx   | b15 to b8  |  |  |
|                 |                  | 16 bits     | 2n + 0           | b1/5 to b8 | b7 to b0   |  |  |
|                 | 2n + 1           | 8 bits      | 2n + 1           | XXXXX      | b7 to b0   |  |  |
|                 | (Odd number)     |             | 2n+2             | xxxxx      | b15 to b8  |  |  |
|                 |                  | ) 16 bits   | 2n+1             | b7 to b0   | XXXXX      |  |  |
|                 |                  |             | 2n + 2           | xxxxx      | b15 to b8  |  |  |
| 32-bit          | $2\eta + \theta$ | 8 bits      | $\sqrt{2\eta+0}$ | XXXXX      | b7 to b0   |  |  |
|                 | (Even number)    |             | 2n+1             | xxxxx      | b15 to b8  |  |  |
|                 |                  |             | 2n + 2           | xxxxx      | b23 to b16 |  |  |
| //              |                  |             | // \2n + 3       | xxxxx      | b31 to b24 |  |  |
|                 |                  | 16 bits \   | √2n + 0          | b15 to b8  | b7 to b0   |  |  |
|                 |                  |             | 2n + 2           | b31 to b24 | b23 to b16 |  |  |
|                 | 2n + 1           | 8 bits      | 2n + 1           | XXXXX      | b7 to b0   |  |  |
|                 | (Odd number)     |             | 2n + 2           | xxxxx      | b15 to b8  |  |  |
| $\wedge \wedge$ |                  |             | 2n + 3           | xxxxx      | b23 to b16 |  |  |
| \\<             |                  |             | 2n + 4           | xxxxx      | b31 to b24 |  |  |
|                 | <b>(</b> )       | > 16 bits   | 2n + 1           | b7 to b0   | XXXXX      |  |  |
|                 | Y ~              |             | 2n + 2           | b23 to b16 | b15 to b8  |  |  |
|                 |                  |             | 2n + 4           | XXXXX      | b31 to b24 |  |  |

xxxxx: Indicates that the input data from these bits are ignored during a read. During a write, indicates that the bus for these bits goes to high impedance; also, that the write strobe signal for the bus remains inactive.

### (4) Wait Control

Bits 2 to 0 (<B0W2, 0>, <B1W2, 0>, <B2W2, 0>, <B3W2, 0>, and <BEXW2, 0>) of the chip select/wait control registers specify the number of waits to insert.

The following types of wait operation can be specified using combinations of these bits. Do not set combinations other than those listed in the table.

Table 3.6 (3) Wait Operation Settings

| <bxw2:0></bxw2:0> | No. of Waits | Wait Operation                                                                                                                                                           |
|-------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000               | 2WAIT        | Inserts a wait of two states, irrespective of the WAIT pin state.                                                                                                        |
| 001               | 1WAIT        | Inserts a wait of one state, trespective of the WAIT pin state.                                                                                                          |
| 010               | 1WAIT + N    | Samples the state of the WAIT pin after inserting a wait of one state. If the WAIT pin is low, the waits continue and the bus cycle is extended until the pin goes high. |
| 011               | 0WAIT        | Ends the bus cycle without a wait, regardless of the WAIT pin state.                                                                                                     |
| 100               | 0 + NWAIT    | Continuously samples the WAIT pin state and inserts waits if the pin is low, extending the bus cycle until the pin goes high.                                            |

Figures 3.6 (7) and (8) show the timing for N = 0, 1 when the setting is 0 + NWAIT.

For the timings for settings other than 0 + NWAIT, see Figures 7 (1) to (5) in 7, Basic Timing, Chapter 3, TLCS-900/H CPU.







Figure 3.6 (7) 0 + NWAIT Read/Write Cycle (When N=0)



(5) Bus Width and Wait Control Outside CS0 to CS3 Areas

The chip select/wait control register BEXCS controls the bus width and number of waits when locations outside the four user-specified address area blocks (CS0 to CS3) are accessed. The BEXCS register settings are always enabled for areas other than CS0 to CS3.

(6) 16 M-byte Area / Address Setting Area Selection

Setting the chip select/wait control register B2CS < B2M > to 0 selects a 16 M-byte address area (0008A0H to FEFFFFH) for CS2. (In TMP95C265, 0008A0H to FFFFFFH is a 16 M-byte area.) Setting B2CS < B2M > to 1 selects the address area specified by start address register MSAR2 and address mask register MAMR2 for CS2, and likewise for CS0, CS1, and CS3. Reset clears this bit to 0 and selects a 16 M-byte address area.

(7) Chip Select / Wait Control Setting Procedure

When using the chip select/wait control function, set the registers as follows:

- ① Set memory start address registers MSAR0 to MSAR3.
  Set the CS0 to CS3 start addresses.
- ② Set memory address mask registers MAMR0 to MAMR3. Set the size of CS0 to CS3.
- ③ Set control registers B0CS to B3CS.

Set the chip select output waveform, data bus width, number of waits, and master enable/disable for CS0 to CS3.

The  $\overline{\text{CS0}}$  to  $\overline{\text{CS3}}$  pins also function as pins P60 to P63. To output the chip select signal from these pins, set the corresponding bits of port 6 function register P6FC to 1.

In the case of addresses set for one of the CS0 to CS3 areas but which specify an internal I/O, RAM, or ROM area, the  $\overline{CS0}$  to  $\overline{CS3}$  pins do not output a chip select signal and the CPU accesses the internal area.

Setting example;

This example sets the CSO area as 010000H to 01FFFFH (64 K-byte area) with a 16-bit bus and zero waits:

MSAR0=01H Start address: 010000H MAMR0=07H Address area: 64 Kbytes

enabled

# 3.6.3 How to Connect External Memory

Figure 3.6 (9) shows an example of connecting external memory to TMP95C265. In the example, ROM is connected using a 16-bit bus. RAM and I/O are connected using an 8-bit bus.



Figure 3.6 (9) External Memory Connection Example (ROM = 16-bit bus, RAM and I/O = 8-bit bus)

After resetting TMP95C265, the <P62> bit of the port 6 register is cleared to 0 and pin P62 (CS2) outputs a low signal. This enables the CS2 area.

However, as port 6 function register P6FC is cleared to 0, the CS signal output is disabled. When outputting the CS signal, set the necessary P6FC bit to 1.



#### 3.7 8-Bit Timers

TMP95CS64/265 incorporates eight 8-bit timers (timers 0 to 7).

Each timer can operate independently or be cascaded to form four 16-bit timers. The 8-bit timers have the following four operating modes.

- 8-bit interval timer mode (8 channels)
   16-bit interval timer mode (4 channels)
   These modes can be combined (for example, four 8-bit timers and two 16-bit timers).
- 8-bit programmable square wave pulse generation (PPG: variable cycle, variable duty) output mode (4 channels)
- 8-bit PWM (pulse width modulation: variable duty at fixed cycle) output mode (4 channels)

Figure 3.7 (1) shows the block diagram of 8-bit timers (timers 0,1). Other 8-bit timers (timers 2 and 3, 4 and 5, and 6 and 7) have the same circuit configuration as timers 0 and 1.

Each 8-bit timer consists of an 8-bit up-counter, an 8-bit comparator, and an 8-bit timer register. One timer flip-flop each (TFF1, TFF3, TFF5, and TFF7) is provided for the timer pairs, consisting of timers 0 and 1, timers 2 and 3, timers 4 and 5, and timers 6 and 7.

Of the input clock sources for the 8-bit timers, the  $\phi$ T1,  $\phi$ T4,  $\phi$ T16, and  $\phi$ T256 internal clocks are obtained from the 9-bit internal prescaler.

The 8-bit timers are controlled by nine control registers (T01MOD, T23MOD, T45MOD, T67MOD, T02FFCR, T46FFCR, T8RUN, T16RUN, and TRDC).





Figure 3.7 (1) 8-Bit Timer Block Diagram (Timers 0,1)

95CS64-94 2003-03-31

# 3.7.1 8-Bit Timer Registers

Figure 3.7 (2) shows the 8-bit timer registers. Setting these registers controls the operation of the 8-bit timers.



Figure 3.7 (2)-1 8-Bit Timer Related Registers

Timer Register Double Buffer Control Register 7 6 3 2 1 0 TR6DE TR4DE TR2DE TR0DE bit Symbol **TRDC** (0021H) Read/Write R/W After reset 0 o 0 TREG6 TREG4 TREG2 TREG0 double double double double buffer buffer buffer buffer Function control control contrøt control 0: Disable 0: Disable 0: Disable 1: Enable 1: Enable 1: Enable Timer register 0 double buffer control Disable Enable Timer register 2 double buffer control Disable Enable Timer register 4 double buffer control þ Disable Enable Timer register 6 double buffer control Disable Enable Figure 3.7 (2)-2 8-Bit Timer Related Register



Figure 3.7 (2)-3 8-Bit Timer Related Register



Figure 3.7 (2)-4 8-Bit Timer Related Register



Figure 3.7 (2)-5 8-Bit Timer Related Register



Figure 3.7 (2)-6 8-Bit Timer Related Register



Figure 3.7 (2)-7 8-Bit Timer Related Register



Figure 3.7 (2)-8 8-Bit Timer Related Register

#### 3.7.2 Block Structure

### (1) Prescaler

The prescaler is a 9-bit divider circuit that divides its supplied clock (4/fc) by  $2^n$  (n=1, ..., 6, 9). The clock supplied to the prescaler is the CPU clock (fc) divided by four (4/fc). The divided clock is used as the input clock for such functions as the 8-bit timers, 16-bit timer/event counters, and baud rate generator.

The prescaler count can be turned on and off using timer operation control register T16RUN < PRRUN >. Setting T16RUN < PRRUN > to 1 starts the count.

Setting 0 clears the divided clock to zero and stops the prescaler. A reset clears <PRRUN> to 0, clearing and stopping the prescaler.



Figure 3.7 (3) Prescaler

### (2) 8-bit Up-Counters

The 8-bit up-counters UC0 to 7 are the 8-bit binary counters for timers 0 to 7. The up-counters count up on the internal or external clock selected by 8-bit timer mode control registers T01MOD, T23MOD, T45MOD, and T67MOD. The 8-bit timer operation control register T8RUN settings control the up-counter operation.

The available input clocks for UC0, 2, 4, 6 are the internal clocks  $\phi$ T1,  $\phi$ T4, or  $\phi$ 16. UC0 and 4 can use the external clocks input from the timer input pin (TI0 and TI4) signals.

The input clocks for UC1, 3, 5, 7 vary according to the operating mode.

In 16-bit timer mode, the overflow output signals of timer 0, 2, 4, 6 are used as the input clocks.

In other than 16-bit timer mode, the available input clocks are internal clocks  $\phi$ T1,  $\phi$ T16,  $\phi$ T256 or TOxTRG (timer 0, 2, 4, 6 match detect signals).

A reset clears T8RUN and stops UC0 to 7.

### (3) 8-bit Timer Registers

The 8-bit timer registers are 8-bit registers for setting count values.

The comparator outputs a match detect signal when the value set in 8-bit timer register/TREG0 to 7 matches the 8-bit up-counter UC0 to 7 value. If 00H is set, the match detect signal is output when the 8-bit up-counter overflows.

8-bit timer registers TREGO, 2, 4, 6 have a double-buffer configuration (each has a dedicated register buffer).

Timer register double-buffer control registers TRDC < TR0/2/4/6DE > enable or disable the double buffer. Setting < TR0/2/4/6DE > to 0 disables the double-buffer; setting < TR0/2/4/6DE > to 1 enables the double buffer.

When the double buffer is enabled, data are transferred from the register buffer to the timer register at a  $2^n-1$  overflow in pulse width modulation (PWM) mode, or at a cycle compare match in programmable pulse generation (PPG) mode.

Always disable the double buffer in 8-bit and 16-bit interval timer modes.

A reset clears TRDC to 0 and disables the double buffer. When using the double buffer, first write data to TREGO, 2, 4, 6 and set TRDC < TRO/2/4/6DE > to 1, then write the next settings.

As TREGO to 7 are undefined after a reset, set the registers before using the 8-bit timers.

Figure 3.7 (4) shows the configuration of timer registers 0, 2, 4, 6.





Figure 3.7 (4) Configuration of Timer Registers 0, 2, 4, 6

Note: The timer register and register buffer are allocated to the same address in memory. When TRDC < TR0/2/4/6DE > is set to 0, the same value is written to both the register buffer and the timer register. When TRDC < TR0/2/4/6DE > is set to 1, the value is written to the register buffer only. Accordingly, when writing the initial values to the timer registers, first disable the register buffers.

The timer registers are located in memory as follows.

| TREGO   | TREG1   | TREG2    | TREG3   |
|---------|---------|----------|---------|
| 8 bits  | 8 bits  | > 8 bits | 8 bits  |
| 000022H | 000023H | 000026H  | 000027H |
| TREG4   | TREG5   | TREG6    | TREG7   |
| 8 bits  | 8 bits  | 8 bits   | 8 bits  |
| 000029H | 00002AH | 00002DH  | 00002EH |

All registers are write-only and therefore cannot be read.

### (4) 8-bit Comparator

The 8-bit comparator compares the 8-bit up-counter value with the 8-bit timer register value and detects when the values are equal (match). If the values match, a match detect signal is output, the 8-bit up-counter is cleared to zero, and an interrupt is generated (INTTO to 7).

### (5) Timer Flip-Flops

The timer flip-flops (TFF1, TFF3, TFF5, TFF7) are inverted by a match detect signal from the 8-bit comparator.

Timer flip-flop control registers T02FFCR < FF3IE >, < FF1IE >, and T46FFCR < FF7IE >, < FF5IE > enable or disable inversion. Setting these bits to 0 disables inversion; setting to 1 enables inversion. The timer flip-flop values after a reset are undefined. Writing 01 or 10 to T02FFCR < FF3C1, 0 >, < FF1C1, 0 >, or T46FFCR < FF7C1, 0 >, < FF5C1, 0 > sets the timer flip-flop to 0 or 1. Writing 00 to the bits inverts the timer flip-flop value (software inversion).

The TFF1, TFF3, TFF5, and TFF7 values can be output to the timer output pins TO1 (shared with P71), TO3 (shared with P72), TO5 (shared with P74), and TO7 (shared with P75) respectively.

As the timer output pins also function as P71, P72, P74, and P75, be sure to set the port 7 function register (P7FC) before performing timer output.



### 3.7.3 Operation Description for Each Mode

#### (1) 8-bit Interval Timer Mode

The eight interval timers 0 to 7 can be used independently. When setting the functions and count data, first stop timers 0 to 7.

The following describes the example of timer 1 only.

### ① Generate interrupts at fixed intervals

Use T01MOD to select the operating mode and input clock. Set the interval time (cycle) in TREG1. Enable interrupt INTT1 such that INTT1 is generated when a match occurs between UC1 and TREG1. After setting the registers, start the timer counting.

Table 3.7 (1) shows the input clock selection.

Example: To generate a timer 1 interrupt every 32  $\mu$ s (at fc=25 MHz), set the registers in the following order:

|              |          | MS | В |   |   |    |     | LSB            |                                                                |
|--------------|----------|----|---|---|---|----|-----|----------------|----------------------------------------------------------------|
| <del>_</del> |          | 7  | 6 | 5 | 4 | 3  | 2   | 1 0            |                                                                |
| T8RUN        | <b>←</b> | -  | - | - | - | -  | _   | 0 -            | Stop timer 1 and clear to zero.                                |
| T01MOD       | <b>←</b> | 0  | 0 | Χ | Χ | 0  | 1   |                | Set 8-bit interval timer mode and set input clock to $\phi T1$ |
|              |          |    |   |   |   |    |     |                | (0.32 \( \mu \)s @fc = 25-MHz)                                 |
| TREG1        | <b>←</b> | 0  | 1 | 1 | 0 | 0  | 1   | 0 (            | Set 32 $\mu$ s ÷ $\phi$ T1 = 100 (64H) in timer register.      |
| INTET01      | <b>←</b> | 1  | 1 | 0 | 1 | _  | _   | 7=             | Enable INTT and set interrupt level to 5.                      |
| T16RUN       | <b>←</b> | 1  | X | _ | _ | χ  | χ ( | $(\mathbf{x})$ |                                                                |
| T8RUN        | <b>←</b> | -  | - | _ | - | _  | _   | 1              | Start timer 1 counting.                                        |
|              |          |    |   |   | / | // | ~   | $\wedge$       |                                                                |

Note: X: Don't care \ -: No change

Table 3.7(1) Selecting Interval and Input Clock for 8-Bit Timer Interrupt

| Input Clock     | Interrupt Interval (@fc = 25 MHz) | Resolution       |
|-----------------|-----------------------------------|------------------|
| φT1 (8/fc)      | 0.32 μs to 81.92 μs               | 0.32 μs          |
| φT4 (32/fc)     | 1.28 μs to 327.7 μs               | 1.28 μs          |
| ø116 (128/fc)   | 5.12 μs to 1.311 ms               | 5.12 μs          |
| øТ256 (2048/fc) | 81.92 μs to 20.97 ms              | 81.92 <i>μ</i> s |

### ② Generate square wave with 50%-duty cycle

To output a square wave with a duty cycle of 50%, set a count value equivalent to half the desired cycle and TFF1 to invert on a match detect signal from timer 1 (T02FFCR<FF1IE, FF1IS> = 11).

Also, set P71 as a timer output (P7CR<P71C>=1, P7FC<P71F>=1)

Example: To output a square wave from pin TO1 with an interval of 1.92 \( \mu \) (at fc=25 MHz), set the registers in the following order:



TBRUN
BIT7 to 2

Up-counter
BIT0

Compare timing

Comparator output (match detect)

INTT1

Up-counter clear

TFF1

TO1

0.96 µs @fc = 25 MHz

Figure 3.7 (5) Square Wave (50% Duty Cycle) Output Timing Chart

### 3 To count up at each timer 0 match output, set timer 1

Set 8-bit timer mode and the timer 0 comparator output as the timer 1 input clock (T01MOD<T1CLK1, 0>=00).



Figure 3.7 (6) Using Timer 0 to Drive Timer 1 Count

#### (2) 16-Bit Interval Timer Mode

The 8-bit timers can be cascaded in pairs (timers 0 and 1, 2 and 3, 4 and 5, 6 and 7) to create 16-bit interval timers.

Timers 0 and 1, 2 and 3, 4 and 5, 6 and 7 operate the same. Each pair can be used independently.

The following describes the example of timers 0 and 1.

To cascade timers 0 and 1 to form a 16-bit interval timer, set the timer 0, 1 mode control register T01MOD<T01M1, 0> to 01.

When 16-bit interval timer mode is set, the T01MOD < T1CLK1, 0 > setting is ignored and the timer 0 overflow output is forcibly set as the timer 1 input clock.

Figure 3.7 (2) shows the relationship between the timer (interrupt) interval and the input clock selection.

Table 3.7 (2) 16-Bit Timer (Interrupt) Interval and Input Clock Selection

| Input Clock                                | Interrupt Interval (fc = 25 MHz)                                                        | Resolution                    |
|--------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------|
| φT1 (8/fc)<br>φT4 (32/fc)<br>φT16 (128/fc) | 0.32 \( \mu \)s to 20.971 ms 1.28 \( \mu \)s to 83.885 ms 5.12 \( \pu \)s to 335.539 ms | 0.32 μs<br>1.28 μs<br>5.12 μs |

To set the timer interrupt interval, set the lower eight bits in timer register TREGO and the upper eight bits in TREG1. Be sure to set TREGO first (as entering data in TREGO temporarily disables compare, while entering data in TREG1 starts compare).

Example: To generate interrupt INTT1 every 0.32s at fc=25 MHz, set the following values in timer registers TREG0 and TREG1:

Using  $\phi$ T16 (= 5.12  $\mu$ s @ 25 MHz) as a timer input clock

 $0.32 \text{ s} \div 5.12 \,\mu\text{s} = 62500 = \text{F424H}$ 

Therefore, set TREG1 to F4H, and TREG0 to 24H.

Whenever 8-bit up-counter UC0 and TREGO match, the timer 0 comparator outputs a match detect signal, but up-counter UC0 is not cleared. No INTTO interrupt is generated.

When up-counter UC1 and TREG1 match, at comparator timing the timer 1 comparator outputs a match detect signal.

When comparator match detect signals for both timer 0 and timer 1 are output at the same time, upcounter 0 and up-counter 1 are cleared to 0 and interrupt INTT1 only is generated. When the timer flip-flop inversion is enabled, the value of timer flip-flop TFF1 is inverted.

Table 3.7 (3) Differences Between 16-Bit Timer Mode and 8-Bit Timer Mode (Timer 1 Input Clock: TOOTRG)

|                                                               |                              |                                              |                                                                                  |                        | // { \                                                             |                                                                      |
|---------------------------------------------------------------|------------------------------|----------------------------------------------|----------------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------|
|                                                               |                              | Timer 0                                      | Timer 1                                                                          |                        |                                                                    |                                                                      |
|                                                               | INTT0<br>interrupt           | TO1 output                                   | ounter operation<br>when match<br>detected                                       | INTT1<br>interrupt     | TO1 output                                                         | Counter operation<br>when match<br>detected                          |
| 16-bit timer mode  (count-up timer 1 on each timer 0 overflow | No<br>interrupt<br>generated | of a signal indicating a match with TREGO is | REG0<br>count-up even<br>when a match<br>occurs. Clear at<br>match with<br>FREG1 | Interrupt<br>generated | Output enabled  (can output a match signal for both timers 0 and 1 | TREG1 × 2 <sup>8</sup> + TREG0<br>: Full 16 bits<br>(clear at match) |
| 8-bit timer mode  (count up timer 1 on each timer 0 match     | Interrupt<br>generated       | \                                            | REGO<br>clear at match)                                                          | Interrupt<br>generated | Output enabled<br>(either from timer 0 or timer 1                  | TREG1 × TREG0 : Multiplication value (clear at match)                |

Example: When TREG1 = 04H and TREG0 = 80H:



Figure 3.7 (7) Timer Output for 16-Bit Timer Mode

### (3) 8-Bit Programmable Pulse Generation (PPG) Output Mode

Timers 0, 2, 4, or 6 can output square waves with variable frequencies and variable duty (programmable pulse generation). The output pulse can be set to either active low or active high. Timers 1, 3, 5, and 7 cannot be used in this mode.

Timer 0 outputs from pin TO1 (shared with pin P71), timer 2 outputs from pin TO3 (shared with pin P72), timer 4 outputs from TO5 (shared with pin P74), and timer 6 outputs from TO7 (shared with pin P75).

The following describes the example of timer 0. (Timers 2, 4, 6 operate the same.)

A programmable square wave can be output from pin TO1 by setting 8-bit programmable square wave output mode and enabling inversion of the timer flip-flop TFF1.

The TFF1 value is inverted by a match between 8-bit up-counter UC0 and TREG0, and by a match with TREG1. UC0 is cleared by a match with TREG1.

In PPG mode, timer 1 cannot be used, but timer 1 up-counter UC1 must be run (T8RUN < T1RUN > = 1).

Also, the TREGO and TREG1 settings in PPG mode must satisfy the following condition (TREGO setting value) < (TREG1 setting value)



Figure 3.7 (8) 8-Bit PPG Output Waveform



Figure 3.7 (9) Block Diagram of 8-Bit PPG Output Mode

Enabling the timer register TREGO double buffer in this mode shifts the register buffer value to TREGO when timer register TREG1 matches 8-bit up-counter UCO.

Using the double buffer facilitates handling of small duty waves (when changing the duty).



Example: Output 1/4-duty 78.125 kHz-pulse (@fc=25 MHz)

Calculate the setting of the timer register.

Setting the frequency to 78.125 kHz creates a square wave with a cycle of t = 1/78.125 kHz = 12.8  $\mu$ s.



Using  $\phi T1 = 0.32 \mu s$  (@fc = 25 MHz) results in

 $12.8 \ \mu s \div 0.32 \ \mu s = 40$ 

Accordingly, set TREG1 = 40 = 28H.

Next, set the duty to 1/4 as follows:

 $t \times 1/4 = 12.8 \,\mu s \times 1/4 = 3.2 \,\mu s$ 

As with TREG1,

 $3.2 \ \mu s \div 0.32 \ \mu s = 10$ 

Accordingly, set TREG0 = 10 = 0AH.

MSB LSB 7 6 5 4 3 2 1 0

 $\mathsf{T8RUN} \ \leftarrow \ - \ - \ - \ - \ - \ 0 \ 0$ 

T16RUN ← 0 X - - X X X X

T01MOD ← 1 0 X X 0 1 0 1

Set TFF1 and enable inversion.

Stop timers 0 and 1, and clear to 0.

Setting to 10 obtains negative logic output wave.

Set 8-bit PPG mode and set input clock to  $\phi$ T1.

TREGO + 0 0 0 0 1 0 1 0

TREG1 + 0 0 1 0 1 0 0

P7CR ← X X ← 1 X − 1 X

T16RUN + 1 X - - X X X X

\_T8RUN ← ~

T02FFCR←

Write 28H

Write ØAH.

Set P71 to TO1 pin.

Start timers 0 and 1 counting.

Note: X: Don't care -: No change

(4) 8-Bit Pulse Width Modulation (PWM) Output Mode (PWM: Pulse Width Modulation)

Only timers 0, 2, 4, 6 can be set to this mode, which allows up to four pulse width modulation outputs with 8-bit resolution. Timers 1, 3, 5, and 7 can be used as 8-bit timers.

In the case of timer 0, PWM is output to pin TO1 (shared with P71). In the case of timers 2, 4, 6, PWM is output to pins TO3 (shared with P72), TO5 (shared with P74), and TO7 (shared with P75) respectively. Here, the example of timer 0 is used. (Timers 2, 4, 6 operate the same as timer 0.)

Timer output inversion occurs when the 8-bit up-counter UC0 setting and the timer register TREG0 setting match, or when  $2^n-1$  (T01MOD specifies one of n=6, n=7, or n=8) counter overflow occurs. UC0 is cleared by the  $2^n-1$  counter overflow.

In addition, the following conditions must be satisfied when using 8-bit PWM output mode:





Figure 3.7 (12) Block Diagram of 8-Bit PWM Output Mode

Enabling the TREG0 double-buffer in this mode shifts the register buffer value to TREG0 when  $2^{n}-1$  counter overflow is detected.

Using the double buffer facilitates handling of small duty waves.



Example: Output following PWM waveform to pin TO1 (@fc=25 MHz)



To realize a PWM interval of 40.64  $\mu$ s using  $\phi$ T1 = 0.32  $\mu$ s (@fc = 25 MHz):

$$40.64 \,\mu\text{s} \div 0.32 \,\mu\text{s} = 127 = 2\text{n} - 1$$

Accordingly, set n = 7.

As the low level cycle is 28.8  $\mu$ s, at  $\phi$ T1 = 0.32  $\mu$ s,

$$28.8 \,\mu s \div 0.32 \,\mu s = 90$$

Accordingly, set TREG0 = 90 = 5AH.

MSB LSB 7 6 5 4 3 2 1 0 BRUN ← - - - - - 0

T8RUN ← - - - - - 0 Stop timer 0 and clear to 0.

T01M0D  $\leftarrow$  1 1 1 0 - - 0 1 Set 8-bit PWM mode (interval =  $2^7$ -1) and set input clock to  $\phi$ T1.

T02FFCR ← - - - - 1 0 1 X Clear TFF1 and enable inversion.

TREGO + 0 1 0 1 1 0 1 0 Write 5AH.

P7CR  $\leftarrow$  X X - - - 1 -P7FC  $\leftarrow$  X X - - X - 1 X Set P71 to pin TO1.

P7FC ← X X - - X - 1 X T16RUN ← 1 X - - X X X X

\_T8RUN ← - - - - - - - - - - Start time 0 counting.

Note: X: Don't care -: No change

Table 3.7 (4) shows the timer input clock source and the PWM interval determined by the (2n-1) counter.

Table 3.7 (4) Setting of PWM Interval (@fc = 25 MHz)

| (2 <sup>n</sup> – 1) Cou | nput Clock<br>nter | φ <b>1</b> 1               | φ <b>T</b> 4       | φ <b>Τ16</b>       |
|--------------------------|--------------------|----------------------------|--------------------|--------------------|
| ∕26                      | <u> </u>           | 20.2 μs (49.6 kHz)         | 80.6 μs (12.4 kHz) | 322.6 μs (3.1 kHz) |
| 27                       | -1                 | 40.6 μ <b>s</b> (24.6 kHz) | 162.6 μs (6.2 kHz) | 650.2 μs (1.5 kHz) |
| (28                      | -1                 | 81.6 µs (12.3 kHz)         | 326.4 μs (3.1 kHz) | 1.31 ms (0.8 kHz)  |

### (5) Timer Mode List

The 8-bit timers 0 to 7 can be set to 8-bit timer mode, 16-bit timer mode, 8-bit PPG mode, or 8-bit PWM mode. Table 3.7 (5) lists settings for the timer modes.

Table 3.7 (5) Settings for All Timer Modes

| Register Name                                                                                |                        | Tx                                                                                  | xMOD                                               |                                                               | TxxFFCR                          |
|----------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------|----------------------------------|
| bit Symbol                                                                                   | Timer mode             | PWM interval                                                                        | Upper timer                                        | Lower timer input                                             | Inversion select                 |
|                                                                                              | <t01m1, 0=""></t01m1,> | <pwm01,00></pwm01,00>                                                               | <t1clk1, 0=""> (</t1clk1,>                         | <t0clk1, 0=""></t0clk1,>                                      | <ff1is></ff1is>                  |
| Timer mode                                                                                   | <t23m1, 0=""></t23m1,> | <pwm21, 20=""></pwm21,>                                                             | <t3clk1, 0=""></t3clk1,>                           | <72CLK1, 0> <sup>(note)</sup>                                 | <ff3is></ff3is>                  |
| (for 8-bit timer                                                                             | <t45m1, 0=""></t45m1,> | <pwm41, 40=""></pwm41,>                                                             | <t5clk1,0></t5clk1,0>                              | <t4clk1, 0=""></t4clk1,>                                      | <ff5is></ff5is>                  |
| channels × 2)                                                                                | <t67m1, 0=""></t67m1,> | <pwm61, 60=""></pwm61,>                                                             | <t7clk1,0></t7clk1,0>                              | <t6clk1, 0=""><sup>(note)</sup></t6clk1,>                     | <ff7is></ff7is>                  |
| 16-bit timer (full 16 bits) × 1ch                                                            | 01                     | -                                                                                   |                                                    | 00: External input 01: \$T1 10: \$T4 11: \$T16                | <u>-</u>                         |
| 8-bit timer (8-bit × 8-bit mode) × 1ch (Inputs lower timer comparator output to upper timer) | 00                     |                                                                                     | 00                                                 | 00: External input<br>01:   10:   714<br>11:   716            | 0: Lower timer<br>1: Upper timer |
| 8-bit timer × 2ch                                                                            | 00                     |                                                                                     | 00: Don't care<br>01:                              | 00: External input<br>01: φT1<br>10: φT4<br>11: φT16          | 0: Lower timer<br>1: Upper timer |
| 8-bit PPG × 1ch                                                                              | 10                     | ) - <                                                                               | <u></u>                                            | 00: External input<br>01: φT1<br>10: φT4<br>11: φT16          | -                                |
| 8-bit PWM × 1ch (lower) 8-bit timer × 1ch (upper)                                            | 11                     | 00: Don't care 01: 2 <sup>6</sup> - 1 10: 2 <sup>7</sup> - 1 11: 2 <sup>8</sup> - 1 | 00: Don't care<br>01: φT1<br>10: φT16<br>11: φT256 | 00: External input 01: $\phi$ T1 10: $\phi$ T4 11: $\phi$ T16 | -                                |

Note: External clock is not input to timer 2 or timer 6.

#### 3.8 16-Bit Timers / Event Counters

TMP95CS64/265 incorporates two multi-function 16-bit timer/event counters (timers 8 and 9). Timers 8 and 9 have the same functions and can operate independently. The 16-bit timers have the following three operating modes.

- 16-bit interval timer mode
- 16-bit event counter mode
- 16-bit programmable pulse generation (PPG) output mode

The capture function can also be used to perform the following operations.

- One-shot pulse output from the external trigger pulse
- Frequency measurement
- Pulse width measurement
- Time differential measurement

Also, the 16-bit timers can be used to output a signal with any phase difference.

Figure 3.8 (1) is a block diagram of the 16-bit timer/event counters (timer 8). Timer 9 also has the same circuit configuration.

Each 16-bit timer / event counter consists of a 16-bit up-counter, a 16-bit comparator, a 16-bit timer register, and a 16-bit capture register. Timers 8 and 9 each have two timer flip-flops (TFF8/9 and TFFA/B).

Clock sources  $\phi$ T1,  $\phi$ T4, and  $\phi$ T16 input to the 16-bit timers are obtained from the internal 9-bit prescaler (see 3.7.2 (1), Prescaler).

The 16-bit timer/event counters are controlled by six control registers (T8MOD, T9MOD, T8FFCR, T9FFCR, T16RUN, and T89CR).





Figure 3.8 (1) 16-Bit Timer Block Diagram (Timer 8)

### 3.8.1 16-Bit Timer / Event Counter Registers



Note: When running a 16-bit timer, set T16RUN < PRRUN> to 1.

Figure 3.8 (2)-1 16-Bit Timer/Event Counter Related Registers



95CS64-121 2003-03-31



Figure 3.8 (2)-3 16-Bit Timer/Event Counter Related Register



Figure 3.8 (2)-4 16-Bit Timer/Event Counter Related Register



Figure 3.8 (2)-5 16-Bit Timer/Event Counter Related Register

#### 3.8.2 Block Structure

#### (1) 16-bit Up-Counters

16-bit up-counters UC8 and 9 are 16-bit binary counters for timers 8 and 9.

These up-counters count up on the external and internal clocks selected by 16-bit timer mode control registers T8MOD and T9MOD. To control the up-counter operations, use 16-bit timer operation control register T16RUN.

The UC8, 9 input clock is selected from either internal clocks  $\phi$ T1,  $\phi$ T4, and  $\phi$ T16, or the external clocks input from the timer input pin (TI8 and TI9).

Any overflow from UC8 or 9 triggers interrupt request INTTO8 or INTTO9. At a reset, T16RUN is cleared, and the prescaler and UC8, 9 are stopped.

# (2) 16-Bit Timer Registers

Each timer has two internal 16-bit timer registers for setting counters. A match between these timer register settings and the value of the 16-bit up-counter UC8, 9 outputs a comparator match detect signal.

Data set to 16-bit timer registers TREG8, TREG9 and TREGA, TREGB use a 2-byte data transfer instruction, or two 1-byte data transfer instructions; first for the lower eight bits, then for the upper eight bits.



TREG8 to TREGB are write-only registers and therefore cannot be read.

Of the 16-bit timer registers, TREG8 and TREGA have a double-buffer configuration (each has a register buffer).

Timer 8, 9 control register T89CR < DB8EN, DBAEN > enables/disables the double buffer. Setting < DB8EN, DBAEN > to 0 disables the double buffer; setting < DB8EN, DBAEN > to 1 enables the double buffer.

With the double buffer enabled, data are transmitted from the register buffer to the timer register at a match between up-counter UC8 and TREG9, or between UC9 and timer register TREGB.

As TREG8 to TREGB are undefined after a reset, when using a 16-bit timer write the data first.

A reset clears T89CR to 0 and disables the double buffer. When using the double buffer, write data to TREG8, TREGA, set T89CR < DB8EN, DBAEN > to 1, then write the next data to the register buffer.

The 16-bit timer registers and register buffers are allocated to the same addresses in memory. When T89CR < DB8EN, DBAEN > is set to 0, the same value is written to the timer register and register buffer.

When <DB8EN, DBAEN > is set to 1, the value is written to the register buffer only. Therefore, the register buffer must be disabled before writing the initial value to the timer register.

# (3) Capture Register

The capture register is a 16-bit register for latching the 16-bit up-counter UC8, 9 value.

When reading the capture register, use a 2-byte data load instruction, or two 1-byte data load instructions; first to read the lower eight bits, then to read the upper eight bits.



CAP1 to CAP4 are read-only registers and cannot be written by software.

### (4) Capture Input Control

The capture input control circuit controls the timing of the latching of the 16-bit up-counter UC8, 9 value to capture registers CAP1, CAP2, CAP3, and CAP4. Set the capture register latch timing with the timer 8, 9 mode control registers T8MOD < CAP12M1, 0 > , T9MOD < CAP34M1, 0 > .

The following describes the latch timing setting and operation.

- When T8MOD < CAP12M1, 0 > , T9MOD < CAP34M1, 0 > are set to 00: The capture function is disabled. A reset also disables the capture function.
- When T8MOD < CAP12M1, 0 >, T9MOD < CAP34M1, 0 > are set to 01:
  On the external input rising edge of TI8 (shared with P90/INT5) and TIA (shared with P94/INT7), capture register CAP1, CAP3 loads the up-counter value. On the external input rising edge of TI9 (shared with P91/INT6) and TIB (shared with P95/INT8), capture register CAP2, CAP4 loads the up-counter value. (Time differential measurement)
- When T8MOD < CAP12M1, 0 > , T9MOD < CAP34M1, 0 > are set to 10:
  On the TI8, TIA external input rising edge, capture register CAP1, CAP3 loads the up-counter value. On the input falling edge, capture register CAP2, CAP4 loads the up-counter value. Interrupt INT4, INT6 is generated on a falling edge in this mode only. (Pulse width measurement)
- When T8MOD < CAP12M1, 0 > , T9MOD < CAP34M1, 0 > are set to 11:

  On the timer flip-flop TFF1 rising edge, capture register CAP1, CAP3 loads the up-counter value.

  On the falling edge, capture register CAP2, CAP4 loads the up-counter value.

  The UC8, 9 up-counter value can also be loaded to a capture register on a software request. When 0 is written to T8MOD < CAP1IN > , T9MOD < CAP3IN > , the UC8, 9 up-counter value at that time is loaded to capture register CAP1, 3

  The prescaler must first be set to RUN (set T16RUN < PRRUN > = 1).

#### (5) Comparator

To detect a match, the 16-bit comparator compares the 16-bit up-counter UC8, 9 with the 16-bit timer register TREG8, 9 and TREGA, B settings.

On detection of a match, the comparator outputs a match detect signal and generates interrupts INTTR8, 9 or INTTRA, B from the respective 16-bit timer.

UC8 is cleared by a match between the UC8 value and the TREG9 value. UC9 is cleared by a match between the UC9 value and the TREGB value. UC8, 9 clearing can be disabled by setting the timer 8, 9 mode control registers T8MOD < CLE > , T9MOD < CLE > to 0.



# (6) Timer Flip-Flops

Timers 8 and 9 have two timer flip-flops each. The flip-flops of each timer have different functions.

#### ① TFF8, TFFA

Flip-flops TFF8 and TFFA are inverted by a match signal from the comparator and a latch signal to the capture register.

In timer 8 and timer 9, two different capture operations and two types of match detection can be specified as inversion triggers. Use bits 2 to 5 of the T8FFCR and T9FFCR registers to set the inversion triggers.

### ② TFF9, TFFB

Timer flip-flops TFF9 and TFFB are inverted by a match signal from the comparator and a latch signal to the capture register.

In timers 8 and 9, one type of capture operation and one type of match detection can be specified as inversion triggers. Use bits 6 and 7 of the T8MOD and T9MOD registers to set the inversion triggers.

After a reset the timer flip-flop values are undefined. Writing 01 to T8FFCR <TFF8C1, 0>, <TFF9C1, 0> or T9FFCR <TFFAC1, 0>, <TFFBC1, 0> sets the timer flip-flop to 0; writing 10 to the bits sets the timer flip-flop to 1. Writing 00 to the bits inverts the timer flip-flop value (software inversion).

The TFF8, TFF9, TFFA, and TFFB values can be output to timer output pins TO8 (shared with P92), TO9 (shared with P93), TOA (shared with P96), and TOB (shared with P96) respectively.

As the timer output pins also function as P92, P93, and P96, set port 9 function register P9FC before performing timer output. (See Figure 3.5 (33), Port 9 Related Registers)



#### 3.8.3 Operation Description for Each Mode

#### (1) 16-bit Interval Timer Mode

Interval timers 8 and 9 can be used independently as 16-bit interval timers. The following describes the example of timer 8 only.

Example: Generate interrupts at fixed intervals

To generate timer interrupts at fixed intervals, set the interval time (cycle) in 16-bit timer register TREG9 and use interrupt INTTR9.

Set the registers as follows.

```
7 6 5 4 3 2 1 0
T16RUN \leftarrow - X - 0 X X X X
                                    Stop timer 8.
INTET89 ← 1 1 0 0 1 0 0 0
                                    Enable INTTR9, set interrupt level to 4, and disable
                                    INTTR8.
                                    Disable trigger.
T8FFCR + 1 1 0 0 0 0 1 1
T8M0D
         ← 0 0 1 0 0 1 * *
                                    Set internal clock to input clock disable capture
                                    function, clear and enable up-counter.
                                    Set interval time. (16 bits)
TREG9
T16RUN ← 1 X - 1 X X X X
                                    Start timer 8.
```

Note: X: Don't care -: No change

#### (2) 16-Bit Event Counter Mode

Timers 8 and 9 can be set to operate as event counters by setting external inputs TI8 and TIA as the timer clock sources. The following describes timer 8 only.

The 16-bit up-counter UC8 counts up on the rising edge of the TI8 input. The count value can be read by performing a software capture and reading the capture value.

Timer input pin TI8 is shared with P90. However, there is no selection function. Therefore, event counter operation can be performed at any time by setting timer 8 to operating state. Set the registers as follows.

```
7 6 5 4 3 2 1 0
T16RUN
             X - 0 \times X \times X
                                     Stop timer 8.
P9CR
                                     Set P90 to input mode.
INTET89 ← 1 1 0 0 1 0 0 0
                                     Enable INTTR9 (level 4) and disable INTTR8.
₹8FFCR
           1 1/0 0 0 0 1 1
                                     Disable trigger.
T8MOD
           0.0 1 0 0 1 0 0
                                     Set input clock to TI8.
TREG9
                                     Set number of counts (16 bits).
T16RUN
         ← 1 X
                →1 X X X X
                                     Start timer 8.
```

Note 1: X: Don't care -: No change

Note 2: The prescaler must also be running when using a 16-bit timer as an event counter (T16RUN < PRRUN > = 1).

### (3) 16-Bit Programmable Pulse Generation (PPG) Output Mode

Timers 8 and 9 can output a square wave with a user-specified frequency and duty (programmable square wave). The output pulse can be either active-low or active-high.

Timer 8 outputs a square wave from pin TO8 (shared with P92); timer 9, from TOA (shared with P96). The following describes timer 8 only.

A programmable pulse (square wave) can be output from pin TO8 by triggering inversion of timer flip-flop TFF8 when a match occurs between the 16-bit up-counter UC8 and TREG8, or between UC8 and TREG9. The TREG8 and TREG9 settings must satisfy the following condition:



Figure 3.8 (3) 16-Bit Programmable Pulse Generation (PPG) Output Waveform

Enabling the TREG8 double-buffer in this mode shifts the value of register buffer 8 to TREG8 when TREG9 matches UC8. Using the double-buffer facilitates handling of small duty waves.



Figure 3.8 (4) Register Buffer Operation

Figure 3.8 (5) is a block diagram of 16-bit PPG output mode.



Figure 3.8 (5) 16-Bit PPG Output Mode Block Diagram

In 16-bit PPG output mode, set the registers as follows.



### (4) Example of Capture Function Application

Use the capture function to realize many applications, including the following examples.

- ① One-shot pulse output from the external trigger pulse
- 2 Frequency measurement
- 3 Pulse width measurement
- 4 Time differential measurement

The following describes these applications based on timer 8.

### ① One-shot pulse output from external trigger pulse

Obtain one-shot pulse output from the external trigger pulse as follows.

Set 16-bit up-counter UC8 to free-running count-up using an internal clock.

Input the external trigger pulse from pin TI8. Load the up-counter value to capture register CAP1 on the rising edge of the external trigger pulse using the capture function.

Interrupt INT5 is generated on the rising edge of the external trigger pulse. Add the value of capture register CAP1 at this interrupt (c) to the delay time (d), and set timer register TREG8 to the sum of these values (c+d). Add the pulse width of the one-shot pulse (p) to TREG8, and set timer register TREG9 to the result (c+d+p).

In addition, set the timer 8 flip-flop control register T8FFCR<EQ9T8, EQ8T8> to 11 and enable the trigger to invert timer flip-flop TFF8 when a match occurs between UC8 and TREG8 or UC8 and TREG9. Then, after output of the one-shot pulse, set the trigger back to disabled state during INTTR9 interrupt processing.

The (c), (d), and (p) notation above corresponds to c, d, and p in Figure 3.8 (6), One-Shot Pulse Output from External Trigger Pulse (With Delay).



Figure 3.8 (6) One-Shot Pulse Output from External Trigger Pulse (With Delay)

2003-03-31

Example: On pin TI8, output 2ms one-shot pulse with 3ms-delay after external trigger pulse.



If delay time is not required, invert timer flip-flop TFF8 by loading capture register 1 (CAP1). Set timer register TREG9 to the sum of the one-shot pulse width (p) and the value of CAP1 at interrupt INT5 (c) (c + p). Set the TFF8 inversion on a match between TREG9 and UC8, and select inversion enable. On interrupt INTTR9, disable the TFF8 inversion.



Figure 3.8 (7) External Trigger Pulse One-Shot Pulse Output (No Delay)

#### 2 Frequency measurement

The frequency of an external clock can be measured by the capture function.

The frequency is measured by combining the 8-bit timers (timers 0, 1) in 16-bit event counter mode. (Timers 0 and 1 are used to set the measuring time by inverting TFF1.)

Select the TI8 input as the timer 8 count clock and count timer 8 on the external clock input. Set timer 8 mode control register T8MOD < CAP12M1, 0 > to 11. This setting loads the counter value of 16-bit upcounter UC8 into capture register CAP1 on the rising edge of timer flip-flop TFF1. It also loads the counter value into capture register CAP2 on the falling edge of timer flip-flop TFF1. TFF1 is the timer flip-flop of the 8-bit timers (timers 0,1).

Based on the measuring time, the frequency is calculated from the difference between capture registers CAP1 and CAP2 at the 8-bit timer interrupts (INTTO or INTT1).



Figure 3.8 (8) Frequency Measurement

For example, if TFF1 (8-bit timer flip-flop) is set to 1 for 0.5 s, and the difference between CAP1 and CAP2 is 100, the frequency is  $100 \div 0.5 \text{ s} = 200 \text{ Hz}$ .

#### 3 Pulse width measurement

The high-level width of an external pulse can be measured using the 16-bit timer capture function.

To measure the pulse width, first set 16-bit up-counter UC8 to operate as a free-running up-counter driven by an internal clock. Using the capture function, load the up-counter value into capture registers CAP1 and CAP2 on the rising and falling edges respectively of the external pulse being measured on the TI8 pin.

Using these settings, the high-level pulse width can be calculated during INT5 interrupt processing by multiplying the difference between CAP1 and CAP2 by the internal clock cycle.

For example, if the difference between CAP1 and CAP2 is 100 and the internal clock cycle is  $0.8\mu s$ , the pulse width is  $100 \times 0.8\mu s = 80\mu s$ .

Caution is required for the case when the width of the pulse being measured exceeds the maximum UC8 count time (which is determined by the clock source). Software processing is required for this case.



Figure 3.8 (9) Pulse Width Measurement

Note: Measure pulse width by setting the timer 8 mode control register T8MOD < CAP12M1, 0 > to 10. External interrupt INT5 is generated on the falling edge of the TI8 input pin. At other settings, INT5 is generated on the rising edge of TI8.

The width of low level external pulses can also be measured. In this case, the pulse width is calculated during the interrupt processing for the second INT5 interrupt by multiplying the internal clock cycle by the difference between the value of C2 at the first INT5 interrupt and the value of C1 at the second INT5 interrupt. However, as the first C2 value has been overwritten by the time of the second INT5 interrupt, the C2 value must be saved during the first INT5 interrupt processing.

#### 4 Time difference measurement

The time difference between two events can be measured using the 16-bit timer capture function.

To measure time difference, first set the 16-bit up-counter UC8 to operate as a free-running up-counter driven by an internal clock. Load the value of up-counter UC8 is into capture register CAP1 on a rising edge detected on the TI8 pin input pulse. At this time, interrupt INT5 is generated.

Similarly, on a rising edge detected on the TI9 pin input pulse, load the value of up-counter UC8 value into capture register CAP2. At this time, interrupt INT6 is generated.

When both values have been loaded into the capture registers, calculate the time difference by multiplying the difference between CAP2 and CAP1 by the internal clock cycle.



# (5) Phase Output (Only available on timer 8)

Signals with a user-specified phase difference can be output using the 16-bit timer.

Select an internal clock as the clock source and set the 16-bit up-counter UC8 to free-running. Set the phase difference in 16-bit timer registers TREG8 and TREG9, set timer flip-flops TFF8 and TFF9 to invert when a match is detected for TREG8 and TREG9, and output the flip-flop values from TO8 and TO9.



Table 3.8 (1) lists the cycles (counter overflow times) that can be set for each clock source.

Table 3.8 (1) 16-Bit Up-Counter Overflow Times

|      | 20 MHz  | 2  | 25 MF  | lz |
|------|---------|----|--------|----|
| φT1  | 26.214  | ms | 20.97  | ms |
| φT4  | 104.856 | ms | 83.88  | ms |
| φT16 | 419.424 | ms | 335.54 | ms |

### 3.9 Serial Channels

TMP95CS64/265 has three internal serial input/output channels. The serial channels have the following four operating modes.

• I/O interface mode

Mode 0: Can be used to expand the I/O by sending and receiving I/O data and the associated synchronizing signal (SCLK).

• Universal asynchronous receiver transmitter (UART) mode

Mode 1: Send/receive data length: 7 bits

Mode 2: Send/receive data length: 8 bits

Mode 3: Send/receive data length: 9 bits

A parity bit can be added in modes 1 and 2. Mode 3 has a wake-up function that allows a master controller to activate slave controllers via a serial link (multi-controller system).



## 3.9.1 Serial Channel Registers

Each serial channel is controlled by three control registers (SCOCR, SCOMOD, and BROCR in the case of channel 0). Data sent and received are stored in the serial send/receive buffer register in each channel (SCOBUF in the case of channel 0).

#### Serial Channel 0 Serial Channel 0 Mode Control Register 7 6 5 4 3 0 **TB8** CTSE WU SC<sub>0</sub> bit Symbol **RXE** SM1 SM0 > SC1 **SCOMOD** Read/Write R/W (004EH) After reset Undefined Serial transfer mode Serial transfer clock Bit 8 of Handshake Receive :Wake-up send data function selection selection (UART mode) control function 00: I/O interface 00: TØ2 trigger control 0: Receive 0: Disable 0: CTS0 disable 1: Enable møde 01: Baud rate Function 01: 7-bit UART mode generator 0 disable :1: Receive 1: CTS0 enable 10: 8-bit UART mode 10: Internal clock ø1 11) 9-bit UART mode 11: SCLKO pin input enable (external clock) Serial transfer clock selection (UART mode) Timer 2 comparator output Baud rate generator 0 Jnternal clock ø1 (2/fc) SCLK0 pin input (external clock) Serial transfer mode selection 00 I/O interface mode 01 7-bit UART mode 10 8-bit UART mode 9-bit UART mode Wake-up function (Other than 9-bit UART mode, don't care) Disable Enable Receive control Receive disable Receive enable Handshake function (CTSO pin) enable Store bit 8 of send data Disable (send always enabled) 8-bit UART mode Store send parity bit (with parity) Enable Store bit 8 of receive 9-bit UART mode

Figure 3.9 (2)-1 Serial Channel 0 Related Register



Note 1: To use the baud rate generator, set T16RUN < PRRUN > to 1 and run the prescaler.

Note 2: As the error flags are all cleared to 0 after reading, don't test only one bit with a bit test instruction.

Figure 3.9 (2)-2 Serial Channel 0 Related Register



Note 1: The baud rate generator can be divided by 1 in UART mode only. Do not use this setting in I/O interface mode.

Note 2: Don't read from or write to BROCR register during sending or receiving.

|                       |              |                |                        | Serial Chan | nel 0 Buffer | r Register |      |      |      |
|-----------------------|--------------|----------------|------------------------|-------------|--------------|------------|------|------|------|
| SC0BUF                |              | / <sub>7</sub> | 6 🊫                    | 5           | 4            | 3          | 2    | 1    | 0    |
| (004CH)               | bit Symbol   | RB07           | RB06                   | RB05        | RB04         | RB03       | RB02 | RB01 | RB00 |
| Read-modify-<br>write | bit syllibol | TB07           | TB06                   | TB05        | TB04         | TB03       | TB02 | TB01 | ТВ00 |
| instructions          | Read/Write   | $\wedge$       | R (receive) / W (send) |             |              |            |      |      |      |
| prohibited.           | After reset  |                |                        |             | Unde         | fined      |      |      |      |
| \ \                   | _ /          |                | _                      |             |              |            |      |      |      |

Figure 3.9 (2)-3 Serial Channel 0 Related Registers

### (2) Serial Channel 1



Figure 3.9 (2)-4 Serial Channel 1 Related Register



Note 1: To use the baud rate generator, set T16RUN < PRRUN > to 1 and run the prescaler.

Note 2: As the error flags are all cleared to 0 after reading, don't test only one bit with a bit test instruction.

Figure 3.9 (2)-5 Serial Channel 1 Related Register



Note 1: The baud rate generator can be divided by 1 in WART mode only. Do not use this setting in I/O interface mode.

Note 2: Don't read from or write to BR1CR register during sending or receiving.

|                       |             |                                | Serial Channel 1 Buffer Register |      |      |      |      |      |      |
|-----------------------|-------------|--------------------------------|----------------------------------|------|------|------|------|------|------|
| SC1BUF                |             | /) 7                           | 6/>                              | 5    | 4    | 3    | 2    | 1    | 0    |
| (0050H)               | bit Symbol  | RB17                           | RB16                             | RB15 | RB14 | RB13 | RB12 | RB11 | RB10 |
| Read-modify-          | DIT SYMBOI  | TB17                           | TB16                             | TB15 | TB14 | TB13 | TB12 | TB11 | TB10 |
| write<br>instructions | Read/Write  | d/Write R (receive) / W (send) |                                  |      |      |      |      |      |      |
| prohibited.           | After reset |                                | Undefined                        |      |      |      |      |      |      |

Figure 3.9 (2)-6 Serial Channel 1 Related Registers

## (3) Serial Channel 2



Figure 3.9 (2)-7 Serial Channel 2 Related Register



Note 1: To use the baud rate generator, set T16RUN < PRRUN > to 1 and run the prescaler.

Note 2: As the error flags are all cleared to 0 after reading, don't test only one bit with a bit test instruction.

Figure 3.9 (2)-8 Serial Channel 2 Related Register



Note 1: The baud rate generator can be divided by 1 in UART mode only. Do not use this setting in I/O interface mode.

Note 2: Don't read from or write to BR2CR register during sending or receiving.

Serial Channel 2 Buffer Register 6 0 4 3 2 1 RB26 RB25 RB24 RB23 RB22 RB21 RB20 TB26 **TB25 TB24 TB23 TB22** TB21 **TB20** R (receive) / W (send)

Undefined

Read-modifywrite instructions prohibited.

SC2BUF (0054H)

**RB27** 

**TB27** 

bit Symbol

Read/Write

After reset

Figure 3.9 (2)-9 Serial Channel 2 Related Registers

#### 3.9.2 Block Structure

As serial channels 0 to 2 operate identically, the following uses channel 0 as an example.

#### (1) Serial Transfer Clock Generator Circuit

The serial transfer clock generator circuit generates SIOCLK (internal signal), which is the send/receive basic clock. To generate SIOCLK, select the clock source required for the generation.

#### ① I/O interface mode

As the clock source, select either baud rate generator 0, or SCLKO from an external source. Set the clock source in bit 0 (<IOC>) of serial channel 0 control register SCOCR.

When baud rate generator 0 is selected (<IOC>=0), this circuit generates SIOCLK by dividing the output of the baud rate generator by 2.

When external SCLK0 is selected (<IOC>=1), SIOCLK is set to the same value as the external source.

#### ② UART mode

In addition to the clock sources in I/O interface mode, the comparator output of timer 2 and internal clock  $\phi 1$  (2/fc) can also be selected as clock sources.

Bits 1 and 0 of serial channel 0 mode control register SC0MOD < SC1,0 > select the clock source. SIOCLK is set to the same value as the selected clock source.

#### (2) Receive Counter

The receive counter is a 4-bit binary counter used in UART mode.

The receive counter uses SIOCLK as the count clock to generate receive sampling clock RxDCLK (internal signal).

#### (3) Receive Control

#### ① I/O Interface mode

In I/O interface mode, the receive data input to the RxDO pin are sampled synchronously with transfer clock SCLKO.

Setting serial channel 0 control register SC0CR < IOC > to 0 samples the received data on the rising edge of SCLK0. Setting SC0CR < IOC > to 1 samples the data on the rising or the falling edge of SCLK0 as determined by the setting of SC0CR < SCLKS >.

### ② UART mode

The receive data are sampled bit by bit using RxDCLK, which is generated with the receive counter. Each bit of data is sampled three times, using majority rule. If two or more instances of the same value are detected among three samples, the circuit recognizes the data as receive data. If the sampled data are 1,0,1, for example, the data are evaluated as 1. If 0, 0, 1, the data are evaluated as 0.

#### (4) Receive Buffer

The receive buffer has a double-buffer configuration to prevent overrun error. Receive buffer 1 stores the data received bit by bit.

When receive buffer 1 contains seven or eight bits of data, the data are transferred to receive buffer 2 (SC0BUF), generating interrupt INTRX0.

Reading the data in receive buffer 2 clears the interrupt request flag INTRX0<IRX0C>.

Even before the CPU reads the data in receive buffer 2, the next data can be received and stored in receive buffer 1.

However, receive buffer 2 must be read before all bits of the next data frame are received by buffer 1. If not, an overrun error occurs and the contents of receive buffer 1 are lost, although the contents of receive buffer 2 and the serial channel 0 control register SCOCR < RB8 > are preserved.

In 8-bit UART mode (mode 2) with parity added, the parity bit is stored in SCOCR (RB8). In 9-bit UART mode (mode 3), the MSB is stored in SCOCR (RB8).

## (5) Send Counter

The send counter is a 4-bit binary counter used in UART mode.

The send counter uses SIOCLK as its count clock, generating send clock TxDCLK (internal signals).



Figure 3.9 (3) Send Clock Generation

#### (6) Send Control

#### 1 I/O interface mode

In I/O interface mode, TMP95CS64/265 outputs send data from the TxD0 pin synchronously with transfer clock SCLK0.

Setting serial channel 0 control register SCOCR < IOC > to 0 outputs send data on the rising edge of transfer clock SCLKO.

Setting SCOCR < IOC > to 1 outputs the send data on the rising or falling edge of SCLK0 as determined by the setting of SCOCR < SCLKS >.

### ② UART mode

In UART mode, the send data are output synchronously with the rising edge of the TxDCLK send clock generated by the send counter.

## (7) Send Buffer

Send buffer (SC0BUF) outputs the send data written by the CPU, beginning with the least significant bit

When all bits are output, the empty send buffer generates interrupt request INTTX0.

## (8) Parity Control

Parity bit addition can only be set in 7-bit UART mode (mode 1) and 8-bit UART mode (mode 2).

When serial channel 0 control register SC0CR<PE> is set to 1, data can be sent with a parity bit added. SC0CR<EVEN> selects even parity or odd parity.

A send operation automatically generates the parity bit determined by the send data. In mode 1, SC0BUF<TB7> stores the parity bit; in mode 2, serial channel 0 mode control register SC0MOD<TB8> stores the parity bit.

Set both <PE> and <EVEN> before writing the send data in SCOBUF.

When receiving, parity is calculated from the received data and compared with the received parity bit. If the parities differ, a parity error occurs and parity error flag SCOCR < PERR > is set to 1.

#### (9) Error Flags

To improve the reliability of data reception, serial channel 0 control register SCOCR contains the following three error flags.

#### ① Overrun error < OERR >

When all bits of the next data frame have been received in receive buffer 1 while valid data are stored in receive buffer 2 (SC0BUF), an overrun error occurs.

At an overrun error, the data received in buffer 1 are lost.

#### ② Parity error < PERR >

The parity bit determined by the data stored in receive buffer 2 (SCOBUF) is compared with the received parity bit. If the parities differ, a parity error occurs.

## ③ Framing error <FERR>

The stop bit of data received is sampled three times. If the majority of samples are 0, a framing error occurs.

If an error occurs, these error flags are set to 1. Reading the SCOCR register clears the error flags to 0. If an error occurs, fix by software.

## (10) Handshake Function Control (only supported in UART mode)

SIOCLK

drops.

The serial channels use the  $\overline{\text{CTS0}}$  input pin to send data in one-frame units, thus preventing an overrun error. The serial channel 0 mode control register SC0MOD < CTSE > enables or disables the handshake function.

In send operations, sending starts when a low level signal is input to the CTSO pin.

When CTSO goes high, data sending is halted when sending of the current data completes and the pin is set to wait state. Sending is not restarted until CTSO goes low again.

Although an RTSO pin is not provided, any port can be assigned to the RTSO function. When the receiving side has completed reception, the receiving interrupt processing routine outputs a high-level signal from the port assigned to the RTSO function. A handshake function can be easily configured by connecting the sending side CTSO pin and the receiving side RTSO pin.



- TxDCLK Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit Start bit
- When the CTSO signal rises during sending, sending of the current data frame completes and sending of the next data frame halts.
   Sending begins at the first TxDCLK clock falling edge after the CTSO signal

Figure 3.9 (5) CTSO (Clear to Send) Signal Timing

## 3.9.3 Description of Operation

As serial channels 0 to 2 operate identically, the following uses channel 0 as an example.

- (1) Setting Send/Receive Clock Transfer Rate
  - ① Transfer rate setting with baud rate generator selected

The baud rate generator is a circuit used to generate a clock source for the send/receive clock that controls the serial channel transfer rate.

The input clock for generating the clock source can be selected among  $\phi$ T0 (4/fc),  $\phi$ T2 (16/fc),  $\phi$ T8 (64/fc), or  $\phi$ T32 (256/fc) from the 9-bit prescaler (see 3.7.2 (1), Prescaler). The 8-bit and 16-bit timers share the prescaler. Bits 5, 4 of baud rate generator control register BROCR BROCK 1:0 > select the input clock. The selected input clock is divided by the 4-bit divider performing 1 to 16 divisions. Bits 3 to 0 of BROCR < BROS3:0 > set the divider. The divided clock is the output clock for the baud rate generator.

The following are the transfer rate calculation formulas when the baud rate generator is selected:

• I/O interface mode

Note: In I/O interface mode, do not set divisor to 1.

• UART mode

The relationship between the input clock and the source clock (fc) is:

$$\phi$$
T0 = 4/fc  
 $\phi$ T2 = 16/fc  
 $\phi$ T8 = 64/fc  
 $\phi$ T32 = 256/fc

Accordingly, with the source clock set to 12.288MHz, when  $\phi$ T2 (16/fc) is selected as the input clock and the divisor is 5, the transfer rate in UART mode is:

Transfer rate = 
$$\frac{\text{fc/16}}{5} \div 16 = 12.288 \times 10^6 \div 16 \div 5 \div 16 = 9600[\text{bps}]$$

Table 3.9 (1) shows examples of transfer rate settings in UART mode.

② Transfer rate settings with the timer 2 comparator output selected (UART mode only)

The following are the transfer rate calculation formulas when the timer 2 comparator output is selected:

Transfer rate [bps] = 
$$\frac{\text{Timer 2 input clock [Hz]}}{\text{TREG2 (1 to 256)}} \div 16$$

The relationship between the timer 2 input clock and the source clock (fc) is:

$$\phi T1 = 8/fc$$
 $\phi T4 = 32/fc$ 
 $\phi T16 = 128/fc$ 

Accordingly, with the source clock set to 25MHz, when the timer 2 input clock is set to  $\phi$ T1 and TREG2 is set to 1, the transfer rate is:

Transfer rate = 
$$\frac{\text{fc/8}}{\text{TREG2}} \div 16 = 25 \times 10^6 \div 8 \div 1 \div 16 = 195312 \text{ [bps]}$$

Table 3.9 (2) shows examples of the transfer rate settings.

3 Transfer rate settings with external SCLK input selected

The following are the transfer rate calculation formulas when the external SCLK input is selected:

• I/O interface mode

Transfer rate [bps] = external SCLK input[Hz] ÷ 2

• UART mode

Transfer rate [bps] = external SCLK input [Hz] ÷ 16



Table 3.9 (1) UART Mode Transfer Rate Setting Example (1) (Using Baud Rate Generator)

Unit: Kbps

|           |                        |               |                |                | Onit: Kbps       |
|-----------|------------------------|---------------|----------------|----------------|------------------|
| fc [MHz]  | Input clock<br>Divisor | φT0<br>(4/fc) | φT2<br>(16/fc) | φΤ8<br>(64/fc) | φT32<br>(256/fc) |
| 9.830400  | 1                      | 153.600       | 38.400         | 9.600          | 2.400            |
|           | 2                      | 76.800        | 19.200         | 4.800          | 1.200            |
|           | 4                      | 38.400        | 9.600          | 2.400          | 0.600            |
|           | 8                      | 19.200        | 4.800          | 1.200          | 0.300            |
|           | 16                     | 9.600         | 2.400          | 0.600          | 0.150            |
| 12.288000 | 5                      | 38.400        | 9.600          | 2.400          | 0.600            |
|           | 10                     | 19.200        | 4.800          | 1.200          | 0.300            |
| 14.745600 | 1                      | 230.400       | 57,600         | 14.400         | 3.600            |
|           | 3                      | 76.800        | 19.200         | 4.800          | 1.200            |
|           | 6                      | 38.400        | 9.600          | 2.400          | 0.600            |
|           | 12                     | 19.200        | 4.800          | 1.200          | 0.300            |
| 17.2032   | 7                      | 38.400        | 9.600          | 2.400          | 0.600            |
|           | 14                     | 19.200        | 4.800          | 1:200          | 0.300            |
| 19.6608   | 2                      | 153.600       | 38.400         | 9.600          | 2.400            |
|           | 4                      | 76.800        | 19.200         | 4.800          | 1.200            |
|           | 8                      | 38.400        | 9.600          | 2.400          | 0.600            |
|           | 16                     | 19.200        | 4.800          | 1.200          | 0.300            |
| 22.1184   | 9                      | 38.400        | 9.600          | 2.400          | 0.600            |
| 24.5760   | 5                      | 76.800        | 19.200         | 4.800          | 1.200            |
|           | 10                     | 38.400 _      | 9.600          | 2.400          | 0.600            |

Note: In I/O interface mode, the transfer rates are 8 times the values in this table. In I/O interface mode, do not set the baud rate generator divisor to 1.

Unit: Kbps

| TREG2 fc | 24.576<br>MHz | 12.288<br>MHz | 12<br>MHz | 9.8304<br>MHz | 8<br>MHz | 6.144<br>MHz |
|----------|---------------|---------------|-----------|---------------|----------|--------------|
| 1/H      | 192           | <√96          |           | 76.8          | 62.5     | 48           |
| 2H       | 96            | 48            |           | 38.4          | 31.25    | 24           |
| 3H       | 64            | 32            | 31.25     |               |          | 16           |
| 4H       | 48            | 24            |           | 19.2          |          | 12           |
| 5H       | 38.4          | 19.2          |           |               |          | 9.6          |
| 8H       | 24            | 12            |           | 9.6           |          | 6            |
| АН       | 19.2          | 9.6           |           |               |          | 4.8          |
| 10H      | 12            | 6             |           | 4.8           |          | 3            |
| 14H      | 9.6           | 4.8           |           |               |          | 2.4          |

## (2) Data Format



## (3) I/O interface mode (Mode 0)

In this mode, data transfer to an external device is synchronous with the transfer clock.

This mode is used to increase the number of I/O pins for sending or receiving data to an external shift register or other external destinations.

This mode consists of SCLK0 output mode, which outputs a synchronous clock (SCLK0), and SCLK0 input mode, which inputs a synchronous clock (SCLK0) from an external source.

Figures 3.9 (7) and (8) show connection examples of SCLK0 output and input modes.



Figure 3.9 (7) Example of SCLKO Output Mode Connection



Figure 3.9 (8) Example of SCLKO Input Mode Connection

## ① Sending

In SCLK0 output mode, each time the CPU writes data in the send buffer, eight data bits are output from the TxD0 pin, and a transfer clock signal is output from the SCLK0 pin. When all data have been sent, INTESO<ITX0C> is set, triggering an INTTX0 interrupt request.



Figure 3.9 (9) Sending in I/O Interface Mode (SCLKO Output Mode)

In SCLK0 input mode, pin TxD0 outputs eight transfer data bits when SCLK0 input is supplied and data are written to the send buffer by the CPU.

When all data have been sent, INTESO<ITXOC> is set, triggering an INTTXO interrupt request.



Figure 3.9 (10) Sending in I/O Interface Mode (SCLKO Input Mode)

#### 2 Receiving

In SCLK0 output mode, whenever the receive interrupt flag INTES0<IRX0C> is cleared by the CPU reading the received data, a synchronous clock is output from the SCLK0 pin and the next data frame is shifted to receive buffer 1. When an 8-bit data frame is received, it is transferred to receive buffer 2 (SC0BUF), and INTES0<IRX0C> is set again, triggering an INTRX0 interrupt request.



Figure 3.9 (11) Receiving in I/O Interface Mode (SCLKO Output Mode)

In SCLK0 input mode, if SCLK0 input is supplied when received data are read by the CPU, thus clearing receive interrupt flag INTESO < IRXOC >, the next data frame is shifted into receive buffer 1. When an 8-bit data frame is received, it is shifted to receive buffer 2 (SCOBUF) and INTESO < IRXOC > is set again, triggering an INTRX0 interrupt request.



Figure 3.9 (12) Receiving in I/O Interface Mode (SCLKO Input Mode)

Note: To receive data, first enable reception (set SC0MOD<RXE> to 1) for either SCLK0 input mode or output mode.

## (4) 7-bit UART Mode (Mode 1)

Setting serial channel 0 mode control register SC0MOD<SM1:0> to 01 specifies 7-bit UART mode. A parity bit may be added in this mode. Enable or disable the addition of a parity bit by serial channel 0 control register SC0CR<PE>.

With <PE> set to 1 (parity bit added), SCOCR<EVEN> selects even or odd parity.

Setting example: send 7-bit data with an even parity bit added:



Transfer direction (transfer rate: 2400 bps @fc = 12.288 MHz)

```
7 6 5 4 3 2 1 0
```

```
      P8CR
      ← - - - - - - - - 1

      P8FC
      ← X - - X - - X 1

      SCOMOD
      ← X 0 - X 0 1 0 1

      SCOCR
      ← X 1 1 X X X 0 0

Add even parity.
```

BROCR ← 0 X 1 0 0 1 0 1 Set transfer rate to 2400bps.

T16RUN ← 1 X - - - - - Start prescaler for baud rate generator.

INTESO  $\leftarrow$  1 1 0 0 - - - - Enable interrupt INTTXO and set interrupt level to 4. SCOBUF  $\leftarrow$  \* \* \* \* \* \* \* Set send data.

Note: X: Don't care -: No change

#### (5) 8-bit UART Mode (Mode 2)

Setting serial channel 0 mode control register SC0MOD SM1:0> to 10 selects 8-bit UART mode.

A parity bit may be added in this mode. Enable or disable the addition of a parity bit by serial channel 0 control register SCOCR < PE >. With < PE > set to 1 (parity bit added), SCOCR < EVEN > selects even or odd parity.

Setting example: send 8-bit data with an odd parity bit added:



Transfer direction (transfer rate: 9600 bps @fc = 12.288 MHz)

#### Main routine settings:

```
7 6 5 4 3 2 1 0

P8CR ← - - - - - - 0 - Select P81 (RxD0) as input pin.

SCOMOD ← - 0 1 X 1 0 0 1 Set 8-bit UART mode and enable reception.

SCOCR ← X 0 1 X X X 0 0 Add odd parity.

BROCR ← 0 X 0 1 0 1 0 1 Set transfer rate to 9600 bps.

T16RUN ← 1 X - - - - - - Start the prescaler for baud rate generator.

INTESO ← - - - 1 1 0 0 Enable interrupt INTRX0 and set interrupt level 4.
```

Note: X: Don't care -: No change

## Interrupt routine processing example:

Check for errors with SCOCR error flags (<OERR>, <PERR>, <EERR>). If there are no errors, read the data received.

## (6) 9-bit UART Mode (Mode 3)

Setting the serial channel 0 mode control register SC0MOD < SM1:0 > to 11 selects 9-bit UART mode.

A parity bit cannot be added in this mode.

When sending, the most significant bit (bit 9) is written to SCOMOD < TB8 >.

When receiving, the most significant bit is saved in serial channel control register SCOCR < RB8 >. When the buffer is written to or read from the most significant bit is always read or written first.

## Wake-Up Function

In 9-bit UART mode, select the slave controller wake-up function by setting SC0MOD<WU> to 1. When SC0CR<RB8> = 1, received data are interpreted as select code, and an INTRX0 interrupt request occurs.



Note: The TxD pin of the slave controller must always be set to open-drain output mode using the ODE register.

Figure 3.9 (13) Serial Link with Wake-Up Function

#### Protocol

- ① Set the master controller and all slave controllers to 9-bit UART mode.
- ② Set the serial channel 0 mode control register SC0MOD<WU> of each slave controller to 1 to enable data reception.
- 3 The master controller sends one frame with the most significant bit (bit 8) SCOMOD < TB8 > set to 1. This frame contains the 8-bit select code of a slave controller.



- 4 The slave controllers receive the above data frame. The slave controller whose select code matches the select code in the data frame received clears its SCOMOD WU> bit to 0.
- 5 The master controller sends data frames with their most significant bit (bit 8) SCOMOD < TB8 > set to 0 to the specified slave controller (the controller whose SCOMOD < WU > bit is cleared to 0).



- 6 The slave controllers whose SC0MQD<WU> bit is 1 ignore the received data as interrupt INTRX0 is not generated when the most significant bit (bit 8) SC0CR<RB8> remains cleared to 0 (when data are sent).
  - The slave controller whose SCOMOD WU> bit is cleared to 0 can inform the master controller of the termination of a send it received by sending data to the master controller.



Setting example: When linking two slave controllers serially with the master controller using internal clock  $\phi 1$  as the transfer clock.



As serial channels 0, 1, and 2 operate identically in this mode, the following describes channel 0 only.

Setting the master controller

Main routine:

 P8CR ← - - - - - 0 1
 P8FC ← X - - X - - X 1

 INTESO ← 1 1 0 0 1 1 0 1
 Enable interrupt INTTX0 and set interrupt level to 4.

 SCOMOD ← 1 0 1 0 1 1 1 0
 Set ♦ 1 as transfer clock and set 9-bit UART mode.

 SCOBUF ← 0 0 0 0 0 0 0 1
 Set select code for slave controller 1.

INTTX0 interrupt routine:

 SC0MOD ← 0 - - - - - - Set SC0MOD<<TB8> to 0.

 SC0BUF ← \* \* \* \* \* \* \* \* \* Set send data.

Note: X: Don't care \( \sqrt{-} : \) No change

• Setting slave controller 2

Main routine:

P8CR ← - - - - - 0 1
P8FC ← X - - X - - X 1
ODE ← X X X X X - - 1
INTESO ← 1 1 0 1 1 1 1 0
Scomo ← 0 0 1 1 1 1 1 0
Select P80 as TxD0 pin (open-drain output), and P81 as RxD0
pin.

Enable interrupts INTTX0 and INTRX0.
Scomo ← 0 0 1 1 1 1 1 0
Select P80 as TxD0 pin (open-drain output), and P81 as RxD0
pin.

Enable interrupts INTTX0 and INTRX0.

wake-up mode (set <WU> to 1).

INTRX0 interrupt routine:

Compare SCOBUF and select code (00001010B). If these match, clear SCOMOD<WU> to 0.

Note: X: Don't care -: No change

# (7) Signal Generation Timing

## ① In I/O Interface mode

| Timing for send interrupt       | SCLK0 output mode | Immediately after rise of last SCLK0 signal (See Figure 3.9 (9))                                                       |
|---------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------|
| generation                      | SCLK0 input mode  | Immediately after rise (rising mode) or fall (falling mode) of last SCLKO signal (See Figure 3.9 (10).)                |
| Timing for                      | SCLK0 output mode | Immediately after final SCLKO (When received data are transferred to receive buffer 2 (SCOBUF)) (See Figure 3.9 (11).) |
| receive interrupt<br>generation | SCLK0 input mode  | Immediately after final SCLKO (When received data are transferred to receive buffer 2 (SCOBUF)) (See Figure 3.9 (12).) |

## ② In UART mode

## Receive

| Mode                                | 9-Bit                     | 8-Bit + Parity              | 8-Bit, 7-Bit + Parity, 7-Bit |
|-------------------------------------|---------------------------|-----------------------------|------------------------------|
| Timing for interrupt generation     | Around center of bit 8    | Around center of parity bit | Around center of stop bit    |
| Timing for framing error generation | Around center of stop bit | Around center of stop bit   | Around center of stop bit    |
| Timing for parity error generation  |                           | Around center of parity bit | ←                            |
| Timing for overrun error generation | Around center of bit 8    | Around center of parity bit | Around center of stop bit    |

## Send

| Mode                            | 9-Bit                            | 8-Bit + Parity | 8-Bit, 7-Bit + Parity, 7-Bit |
|---------------------------------|----------------------------------|----------------|------------------------------|
| Timing for interrupt generation | Immediately before stop bit sent | <b>→</b>       | ←                            |

## 3.10 Analog / Digital Converter

TMP95CS64/265 incorporates a high-speed, high-precision 10-bit successive approximation-type analog/digital converter (A/D converter) with 8-channel analog input.

Figure 3.10 (1) is a block diagram of the A/D converter. The 8-channel analog input pins (AN0 to AN7) are shared by input-only port A and can thus be used as an input port.

Note: When the power is reduced by setting IDLE2, IDLE1, or STOP mode, with some timings, the system may enter standby mode even though the internal comparator is still enabled. Therefore, be sure to check that A/D converter operations are halted before executing a HALT instruction.



## 3.10.1 Analog / Digital Converter Registers

The A/D converter is controlled by two A/D mode control registers: ADMOD0 and ADMOD1. Eight A/D conversion data upper and lower registers (ADREG04H/L, ADREG15H/L, ADREG26H/L, and ADREG37H/L) store the A/D conversion results.

Figures 3.10 (2) shows registers related to the A/D converter.



Figure 3.10 (2)-1 A/D Converter Related Register

|         |                          |                                                   |               | A/D Mode                                                                                                                            | Control I                                 | Register 1                                              |                                                                      |                         |
|---------|--------------------------|---------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------|-------------------------|
|         |                          | 7                                                 | 6             | 5                                                                                                                                   | 4                                         | 3                                                       | 2 \ 1                                                                | 0                       |
| ADMOD1  | bit Symbol               | VREFON                                            |               |                                                                                                                                     |                                           | ADTRGE                                                  | ADCH2 ADCH1                                                          | ADCH0                   |
| (005FH) | Read/Write               | R/W                                               |               |                                                                                                                                     |                                           |                                                         | RVVV.                                                                |                         |
|         | After reset              | 1                                                 |               |                                                                                                                                     | :                                         | 0                                                       | 0 0                                                                  | 0                       |
|         | Function                 | VREF<br>application<br>control<br>0: OFF<br>1: ON |               |                                                                                                                                     |                                           | A/D external trigger start control 0: Disable 1: Enable | Analog input channel                                                 | selection               |
|         |                          |                                                   |               | <al< th=""><th>0CH2,1,0&gt; 000 001 010 011 (II 100 101 110</th><th>Analog SCAN&gt; (Ch</th><th></th><th>AN2 AN2 AN2 AN2</th></al<> | 0CH2,1,0> 000 001 010 011 (II 100 101 110 | Analog SCAN> (Ch                                        |                                                                      | AN2 AN2 AN2 AN2         |
|         |                          |                                                   |               |                                                                                                                                     | 111                                       | → A/D c                                                 | AN7 AN4→AN5→ onversion start control er (ADTRG input) Disable Enable |                         |
|         |                          |                                                   | <u>)</u><br>7 |                                                                                                                                     |                                           |                                                         | rol of application of refe<br>onverter                               | erence voltage to       |
|         |                          |                                                   |               |                                                                                                                                     |                                           | 0                                                       | OFF<br>ON                                                            |                         |
|         |                          | <i>)</i>                                          |               | <u> </u>                                                                                                                            |                                           | to AI<br>to 1.                                          | re starting conversion (<br>DMOD0 < ADS > ), set th                  | e <vrefon> bit</vrefon> |
|         | AS pin AN3<br>ADTRG with |                                                   |               |                                                                                                                                     | iput pin, d                               | do not set ·                                            | <adch2 0="" to="">=0</adch2>                                         | 11 when using           |
|         | >                        | Figu                                              | ire 3.10 (2   | )-2 A/D C                                                                                                                           | onverter f                                | Related Reg                                             | gister                                                               |                         |



Figure 3.10 (2)-3 A/D Converter Related Registers

1. When either of the registers (ADREGxH, ADREGxL) is

read, the flag is cleared to 0.



Figure 3.10 (2)-4 A/D Converter Related Registers

95CS64-169 2003-03-31

read, the flag is cleared to 0.

When the A/D conversion result is stored, the flag is set to 1. When either of the registers (ADREGxH, ADREGxL) is

## 3.10.2 Description of Operation

## (1) Analog Reference Voltage

A high level analog reference voltage is applied to the VREFH pin; a low level analog reference voltage to the VREFL pin. To perform A/D conversion, the reference voltage, the difference between VREFH and VREFL, is divided by 1024 using string resistance. Then, the result of the division is compared with the analog input voltage.

To turn off the switch between VREFH and VREFL, write 0 to A/D mode control register 1 ADMOD1<VREFON>. To start A/D conversion from the off state, first write 1 to <VREFON>, wait 3  $\mu$ s until the internal reference voltage stabilizes (not related to the fc), then write 1 to A/D mode register ADMOD0<ADS>.

#### (2) Analog input channel selection

The analog input channel selection varies according to the operating mode of the A/D converter.

- In analog input channel fixed mode (ADMOD0 < SCAN > = 0)
  Setting ADMOD1 < ADCH2 to 0 > selects one channel among analog input pins ANO to AN7.
- In analog input channel scan mode (ADMODO < SCAN >= 1)
  Setting ADMOD1 < ADCH2 to 0 > selects one scan mode from among eight scan modes.

Table 3.10 (1) shows the analog input channel selection for each operating mode.

After a reset, ADMOD0 < SCAN > is set to 0 and ADMOD1 < ADCH2 to 0 > is initialized to 000, thus selecting pin AN0 as the channel fixed input. Pins not used as analog input channels can be used as standard input ports.

Table 3.10 (1) Analog Input Channel Selection

| <adch2~0< td="">       Channel fixed SCAN &gt; = "0"       Channel scan SCAN &gt; = "1"         000       AN0       AN0         001       AN1       AN0→AN1         010       AN2       AN0→AN1→AN2         011       AN3       AN0→AN1→AN2→AN3         100       AN4       AN4         101       AN5       AN4→AN5</adch2~0<> |             | /             | Λ                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|---------------------|
| SCAN > = "0"                                                                                                                                                                                                                                                                                                                   | < ADCH2~05  | Channel fixed | Channel scan        |
| 001 AN1 AN0→AN1 010 AN2 AN0→AN1→AN2 011 AN3 AN0→AN1→AN2→AN3 100 AN4 AN4                                                                                                                                                                                                                                                        | VADCI12 102 |               | <scan> = "1"</scan> |
| 010 AN2 AN0→AN1→AN2 011 AN3 AN0→AN1→AN2→AN3 100 AN4 AN4                                                                                                                                                                                                                                                                        | 000         | AN0           | ANO >               |
| 011 AN\$ AN0→AN1→AN2→AN3 AN4                                                                                                                                                                                                                                                                                                   | 00(1//      | AN1           | AN0→AN1             |
| 400 AN4 AN4                                                                                                                                                                                                                                                                                                                    | 010         | AN2           | AN0→AN1→AN2         |
|                                                                                                                                                                                                                                                                                                                                | ) 2011      | ANβ (// \ \   | AN0→AN1→AN2→AN3     |
| 101 AN5 AN4→AN5                                                                                                                                                                                                                                                                                                                | /_100_/     | AN4           | AN4                 |
|                                                                                                                                                                                                                                                                                                                                | 101         | AN5           | AN4→AN5             |
| 110 AN6 AN4-AN5-AN6                                                                                                                                                                                                                                                                                                            | 110         | AN6           | AN4→AN5→AN6         |
| 111 AN7 AN4→AN5→AN6→AN7                                                                                                                                                                                                                                                                                                        | 111         | AN7           | AN4→AN5→AN6→AN7     |

## (3) Starting A/D Conversion

To start A/D conversion, write 1 to A/D mode control register 0 ADMOD0<ADS> or A/D mode control register 1 ADMOD1<ADTRGE> and input a falling edge on the ADTRG pin. When A/D conversion starts, the A/D conversion busy flag ADMOD0<ADBF> is set to 1, indicating A/D conversion is in progress.

Writing 1 to <ADS> during A/D conversion restarts conversion. At that time, to determine whether the A/D conversion results are preserved, check the conversion data storage flag ADREGxL<ADRxRF>.

During A/D conversion, inputting a falling edge to the ADTRG pin/isignored.

#### (4) A/D conversion modes and A/D conversion end interrupt

The four A/D conversion modes are:

- Channel fixed single conversion mode
- Channel scan single conversion mode
- Channel fixed repeat conversion mode
- Channel scan repeat conversion mode

A/D mode control register 0 ADMOD0 < REPET > < SCAN > selects the A/D mode.

Completion of A/D conversion triggers the A/D conversion end INTAD interrupt request. Also, ADMOD0 < EOCF > is set to 1 to indicate that A/D conversion is complete.

### ① Channel fixed single conversion mode

Setting ADMOD0 < REPET >, < SCAN > to 00 sets conversion channel fixed single conversion mode. In this mode, one specified channel is converted once only. When the conversion is complete, the ADMOD0 < EOCF > flag is set to 1, ADMOD0 < ADBF > is cleared to 0, and an INTAD interrupt request is generated.

#### ② Channel scan single conversion mode

Setting ADMOD0 < REPET>, < SCAN> to 01 sets conversion channel scan single conversion mode. In this mode, the specified scan channels are converted once only. When scan conversion is complete, ADMOD0 < EOCF> is set to 1, ADMOD0 < ADBF> is cleared to 0, and an INTAD interrupt request is generated.

## 3 Channel fixed repeat conversion mode

Setting ADMOD0 < REPET>, < SCAN> to 10 sets conversion channel fixed repeat conversion mode. In this mode, one specified channel is converted repeatedly. When conversion is complete, ADMOD0 < EOCF> is set to 1 and ADMOD0 < ADBF> is not cleared to 0 but held at 1. The INTAD interrupt request generation timing is selected by ADMOD0 < ITM0>.

Setting <ITM0> to 0 generates an interrupt request when every A/D conversion completes. Setting <ITM0> to 1 generates an interrupt request when every fourth conversion completes.

#### 4 Channel scan repeat conversion mode

Setting ADMOD0 < REPET>, < SCAN> to 11 sets conversion channel scan repeat conversion mode. In this mode, the specified scan channels are converted repeatedly. When each scan conversion completes, ADMOD0 < EOCF> is set to 1 and an INTAD interrupt request is generated. ADMOD0 < ADBF> is not cleared to 0 but held at 1.

To stop conversion in a repeat conversion mode (mode 3 or 4), write 0 to ADMODO < REPET>. After the current conversion is complete, the repeat conversion mode terminates and ADMODO < ADBF> is cleared to 0.

Switching to a halt state (IDLE2, IDLE1, or STOP) immediately stops the A/D converter even with A/D conversion still in progress. In repeat conversion modes (modes 3 and 4), after the halt is released, conversion restarts from the beginning. In single conversion modes (modes 2 and 2), conversion does not restart (the converter remains stopped).

Table 3.10 (2) shows the relationship between A/D conversion modes and interrupt requests.

Table 3.10 (2) Relationship Between A/D Conversion Modes and Interrupt Requests

| Mode                                   | Interrupt request generation              |        | ADMOD0          |               |
|----------------------------------------|-------------------------------------------|--------|-----------------|---------------|
| lviode                                 | interrupt request generation              | <0MT/> | <repet></repet> | <scan></scan> |
| Channel fixed single conversion mode   | After completion of conversion            | x      | 0               | 0             |
| Channel scan single conversion mode    | After completion of scan conversion       | x      | 0               | 1             |
| Channel fixed                          | Every conversion                          | 0      | 1               | 0             |
| repeat conversion mode                 | Every fourth conversion                   | 1      | '               | U             |
| Channel scan<br>repeat conversion mode | After completion of every scan conversion | х      | 1               | 1             |

X: Don't care

(5) A/D conversion time

84 states (6.72  $\mu$ s @fc = 25 MHz) are required for A/D conversion of one channel.

(6) Storing and reading A/D conversion result

The A/D conversion data upper and lower registers (ADREG04H/L to ADREG37H/L) store the A/D conversion results. (ADREG04H/L to ADRG37H/L are read-only registers.)

In channel fixed repeat conversion mode, the conversion results are stored successively in registers ADREG04H/L to ADRG37H/L. In other modes, the AN0 and AN4, AN1 and AN5, AN2 and AN6, and AN3 and AN7 conversion results are stored in ADREG04H/L, ADREG15H/L, ADREG26H/L, and ADREG37H/L respectively.

Table 3.10 (3) shows the correspondence between analog input channels and A/D conversion result registers.

Table 3.10 (3) Correspondence Between Analog Input Channels and A/D Conversion Result Registers

|                                  | A/D conversion                       | result register                                                   |
|----------------------------------|--------------------------------------|-------------------------------------------------------------------|
| Analog input<br>channel (port A) | Conversion modes other than at right | Channel fixed repeat<br>conversion mode<br>(every 4th conversion) |
| AN0                              | ADREG04H/L                           |                                                                   |
| AN1                              | ADREG 15H/L                          | ADREG04H/L                                                        |
| AN2                              | ADREG26H/L                           | ADREG15H/L                                                        |
| AN3                              | ADREG37H/L                           | ADREG ISH/L                                                       |
| AN4                              | ADREG04H/L                           | ADREG26H/L                                                        |
| AN5                              | ADREG15H/L                           |                                                                   |
| AN6                              | ADREG26H/L                           | ADREG37H/L                                                        |
| AN7                              | ADREG37H/L                           | · ·                                                               |

The A/D conversion data storage flag <ADRxRF> uses bit 0 of the A/D conversion data lower register. The storage flag indicates whether the A/D conversion result register was read or not. When a conversion result is stored in the A/D conversion result register the flag is set to 1. When either of the A/D conversion result registers (ADREGxH or ADREGxL) is read the flag is cleared to 0.

Reading the A/D conversion result also clears the A/D conversion end flag ADMOD0 < EOCF > to 0.



## Setting example:

① Convert the analog input voltage at the AN3 pin and write the result, using the A/D interrupt (INTAD) processing routine, to memory address 0800H.

## Main routine setting:

```
7 6 5 4 3 2 1 0
```

| INTEOAD ← 1 1 0 0 0 0 0 0 | Enable INTAD and set level to 4.                          |
|---------------------------|-----------------------------------------------------------|
| ADMOD1 ← 1 X X X 0 0 1 1  | Set analog input channel to pin AN3.                      |
| ADMOD0 ← X X 0 0 0 0 0 1  | Start conversion in channel fixed single conversion mode. |

## Interrupt routine processing example:

| WA ← ADREG37 | Read value of ADREG37L and ADREG37H to general-            |
|--------------|------------------------------------------------------------|
|              | purpose register WA (16 bits).                             |
| WA >> 6      | Shift contents read in WA six times to right and zero-fill |
|              | upper bits.                                                |
| (0800H) ← WA | Write contents of WA to memory address 0800H.              |

2 This example repeatedly converts the analog input voltages at the three pins AN0 to AN2, using channel scan repeat conversion mode.

```
      INTE0AD ← 1 0 0 0 0 0 0 0
      Disable INTAD.

      ADMOD1 ← 1 X X X 0 0 1 0
      Set pins AN0 to AN2 as analog input channels.

      ADMOD0 ← X X 0 0 0 1 1 1
      Start conversion in channel scan repeat conversion mode.
```

Note: X: Don't care -: No change

## 3.11 Digital/Analog Converter

TMP95CS64/265 incorporates a 2-channel, 8-bit resolution digital/analog converter with the following features.

- An R-2R-type 8-bit resolution D/A converter with two internal channels.
- The output analog voltage is determined by the potential difference between AVCC and AVSS and by the value set in D/A conversion registers DAREG0 and DAREG1.

Figure 3.11 (1) is a block diagram of the D/A converter.



## 3.11.1 Digital/Analog Converter Registers

The D/A converter is controlled by the D/A conversion drive register DADRV and two D/A conversion value setting registers DAREG1 and DAREG2. Figure 3.11 (2) shows the D/A converter related registers. D/A Conversion Drive Register Ź, 0 7 6 4 **DADRV** DA1DR DA0DR bit Symbol (009DH) Read/Write R/W After reset 0 0 Output pin Output pin **Function** DAOUTI DAOUTO drive drive specification specification 0: Fixed to 0 V output 1: D/A conversion result output D / A Conversion Value Setting Register 0 4 0 DAREG0 bit Symbol (009EH) W Read/Write Read-modify-After reset Undefined write instructions Set D/A converter 0 conversion value N Output voltage  $V = (AV_{CC} - AV_{SS}) \times N/256$ **Function** prohibited. D/A Conversion Value Setting Register 1 0 DAREG1 bit Symbol (009FH) w Read/Write Read-modify-After reset Undefined write instructionsSet D/A converter 1 conversion value N Output voltage  $V = (AV_{CC} - AV_{SS}) \times N/256$ **Function** prohibited. Figure 3.11 (2) D/A Converter Related Registers

### 3.11.2 Description of Operation

The analog voltage output by the D/A converter is expressed by the following formula:

Analog voltage = (AVCC - AVSS) x N/256

Here, "N" is the value (0 to 255) set in the D/A conversion value setting register DAREGO or DAREGO. The channel 0 and 1 D/A conversion results are output from the DAOUTO and DAOUTI pins respectively.

Bits 1 and 0 of the D/A conversion drive register DADRV < DA1DR >, < DA0DR > are the drive bits of the DAOUT1 and DAOUT0 pins respectively. Setting < DA1DR >, < DA0DR > to 0 fixes the DAOUT1:0 pins to 0 voltage. Setting to 1 sets the DAOUT1:0 pins to D/A conversion result output pins. As a reset clears the D/A conversion drive register DADRV < DA1DR >, < DA0DR > to 0, the DAOUT1:0 pins output 0V. When performing D/A conversion following a reset, the contents of DAREG0 and DAREG1 are undefined. Therefore, be sure to set "N" first then < DA1DR >, < DA0DR > to 1.

Also, once D/A conversion has started, write "N" as required to output the desired analog voltage. There is no need to clear <DA1DR>, <DA0DR> when rewriting "N".

Also, in STOP mode, the DAOUT0:1 pins output 0V regardless of the DADRY or DAREG setting.

Setting example: After a reset, output from the DAOUT1 pin VCC and VCC/2 consecutively (set to AVCC=VCC, AVSS=GND):

7 6 5 4 3 2 1 0

DADRV 

X X X X X X 1 ( Output DAOUT1.

DAREG1 ← 1 0 0 0 0 0 0 0 0 Write 80H.

 $DAOUT1 = Vcc \times \frac{255}{256} = Vcc$ 

Output  $\frac{\text{Vcc}}{2}$  on DAOUT1.

Note: X: Don't care 7: No change

## 3.12 Watchdog Timer (Runaway Detection Timer)

TMP95CS64/265 incorporates a watchdog timer for detecting a runaway (out-of-control) condition.

The watchdog timer (WDT) returns the CPU to its normal state when it detects the start of a CPU runaway due to, for example, noise. When the watchdog timer detects a runaway, it generates an INTWD (non-maskable) interrupt to notify the CPU of the condition.

In addition, the runaway detection result can be used for a forcible reset of the microcontroller itself. The watchdog timer consists of a 22-step binary counter with 2/fc as the input clock, and a control block. Figure 3.12 (1) is a block diagram of the watchdog timer (WDT).



## 3.12.1 Watchdog Timer Registers

The watchdog timer (WDT) is controlled by two control registers. Figure 3.12 (2) shows watchdog timer mode control register WDMOD and watchdog timer control register WDCR.



Figure 3.12 (2) Watchdog Timer Related Registers

- (1) Watchdog timer mode control register (WDMOD)
  - ① Setting watchdog timer detection time <WDTP1: 0>

This 2-bit register is used to set the watchdog timer interrupt time for detecting a runaway. After a reset, WDMOD <WDTP1: 0> is set to 00, which sets a detection time of 2<sup>16</sup>/fc [s]. (The number of states is approximately 32,768.)

② Watchdog timer enable/disable control <WDTE>

After a reset, WDMOD < WDTE > is initialized to 1, enabling the watchdog timer.

Disabling the watchdog timer requires both clearing this bit to 0 and writing the disable code B1H in watchdog timer control register WDCR. This two-step process is an insurance against an out-of-control system disabling the watchdog timer.

To return from disable state to enable state, simply set <WDTE> to 1.

3 Runaway detection time internal reset control < RESCR >

This register determines whether or not the watchdog timer resets itself on detection of a runaway. Setting WDMOD <RESCR> to 1 forcibly resets the microcontroller after detection of a runaway. On reset, <RESCR> is initialized to 0. Therefore, detection of a runaway will not trigger an internal reset. In such a case, the watchdog timer holds the runaway detection state until the clear code is written to WDCR.

(2) Watchdog timer control register WDCR

This register is used to disable the watchdog time; functions and to clear the binary counter.

Disable control

After clearing WDMOD<WDTE> to 0, write the disable code B1H to WDCR to disable the watchdog timer.

Watchdog timer clear control

Writing clear code 4EH to WDCR clears the binary counter and resumes the count.

## 3.12.2 Description of Operation

After the detection time set by the watchdog timer mode register WDMOD <WDTP1: 0> is reached, the watchdog timer generates interrupt INTWD. The watchdog timer detection time can be selected from 2<sup>16</sup>f/c, 2<sup>18</sup>f/c, 2<sup>20</sup>f/c, and 2<sup>22</sup>f/c. The binary counter for the watchdog timer must be cleared to 0 by software (by instruction) before the INTWD interrupt is generated. If the CPU malfunctions (is out of control) due to factors such as noise and does not execute an instruction to clear the binary counter, the binary counter overflows and generates interrupt INTWD. The CPU interprets the INTWD interrupt as a malfunction (runaway condition) detection signal, which can be used to start program-based antimalfunction measures to return the system to normal (normal mode).

Runaway detection can also be used for an internal reset (reset mode). To perform an internal reset by runaway detection, first set WDMOD <RESCR> to 1.

The INTWD interrupt generation cycle is twice the watchdog timer detection time selected by <WDTP1:0>.



The watchdog timer operates during RUN and IDLE2 modes. While an INTWD interrupt does not occur during IDLE2 mode, to prevent an INTWD interrupt being triggered immediately after the halt release, disable the watchdog timer, The watchdog timer is halted in IDLE1 and STOP modes.

As the binary counter continues counting during bus release (when BUSAK goes low), set the runaway detection time in accordance with the bus release time. If the watchdog timer detects a runaway condition during bus release, the watchdog timer generates an INTWD interrupt immediately after the bus release.

The watchdog timer starts operating immediately after reset release.

Examples:

① Clear the binary counter.

WDCR ← 0 1 0 0 1 1 1 0 Write clear code 4EH.

② Set the watchdog timer detection time to  $2^{18}$ /fc. WDMOD  $\leftarrow$  1 0 1 - - - X X

3 Disable the watchdog timer.

4 Select IDLE1 mode.

WDMOD  $\leftarrow$  0 - - - 1 0 X X WDCR  $\leftarrow$  1 0 1 1 0 0 0 1 Execute HALT instruction.

Disable WDT and set IDLE 1 mode.

Set HALT mode.

5 Select IDLE2 mode.

WDMOD  $\leftarrow$  0 - - - 1 1 X X WDCR  $\leftarrow$  1 0 1 1 0 0 0 1

Disable WDT and set DLE2 mode.

Execute HALT instruction

Execute HALT instruction. Set HALT mode.

Select STOP mode. (Warm-up time 2¹6/fc)
 WDMOD ← - - 1 0 1 X X Set STOP mode.
 Execute HALT instruction.

Set HALT mode.

Note: X: Don't care -: No change

#### 3.13 Bus Release Function

TMP95CS64/265 has a bus request pin (BUSRQ, shared with P53) for releasing the bus, and a bus acknowledge pin (BUSAK, shared with P54). These pins are set by the P5CR and P5FC registers.

### 3.13.1 Description of Operation

When a low level signal is input to the  $\overline{BUSRQ}$  pin, TMP95CS64/265 recognizes a bus release request. When the current bus cycle terminates, the address bus (A23 to A0) and the bus control signals ( $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{HWR}$ ,  $\overline{CS0}$  to  $\overline{CS3}$ ) first go high. Then these signals and the data bus (D15 to D0) output buffer are set to off and the  $\overline{BUSAK}$  pin outputs a low signal. This sequence indicates that the bus is released. During bus release, TMP95CS64/265 disables all access to the internal I/O registers, although internal I/O functions are not affected. Accordingly, the watchdog timer continues to count up during bus release. When using the bus release function, set the runaway detection time in accordance with the bus release time.

#### 3.13.2 Pin States When Bus is Released

Table 3.13 shows the pin states when the bus is released.

Table 3.13 Pin States at Bus Release

| Pin Name                                                                                                  | Pin State at B | us Release                                                                                                                                      |
|-----------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Fili Name                                                                                                 | Port Mode      | Function Mode                                                                                                                                   |
| P07 to P00<br>(D7 to D0)<br>P17 to P10<br>(D15 to D8)                                                     | No change      | Goes to high impedance.                                                                                                                         |
| P27 to P20<br>(A23 to A16)<br>P37 to P30<br>(A15 to A8)<br>P47toP40<br>(A7 to A0)<br>P50 (RD)<br>P51 (WR) | No change      | Goes to high impedance. (Goes high immediately before bus release.)                                                                             |
| P52 (HWR)                                                                                                 | No change      | Turns output buffer off. Internal pull-up resistors are added regardless of the output latch value. (Goes high immediately before bus release.) |
| P63 (CS3)<br>P62 (CS2)<br>P61 (CS1)<br>P60 (CS0)                                                          | No change      | Goes to high impedance. (Goes high immediately before bus release.)                                                                             |

#### 4. Electrical Characteristics

## 4.1 Absolute Maximum Ratings

| Parameter                      | Symbol              | Rating (           | Unit |
|--------------------------------|---------------------|--------------------|------|
| Power Supply Voltage           | V cc                | -0.5 to +6.5       | V    |
| Input Voltage                  | V <sub>IN</sub>     | - 0.5 to Vcc + 0.5 | V    |
| Output current (total)         | Σl <sub>OL</sub>    | + 120/             | mA   |
| Output current (total)         | Σloh                | -120               | mA   |
| Power Dissipation (Ta = +70°C) | P <sub>D</sub>      | 600                | mW   |
| Soldering Temperature (10 s)   | T <sub>SOLDER</sub> | +260               | °C   |
| Storage Temperature            | T <sub>STG</sub>    | - 65 to + 150      | °C   |
| Operating Temperature          | T OPR               | - 20 to +70        |      |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

### 4.2 DC Electrical Characteristics

(1)  $Vcc = +5 V \pm 10\%$ ,  $Ta = -20 to +70^{\circ}C$  (fc = 8 to 25 MHz)

(Typical values are for  $Ta = +25^{\circ}C$ , VCC = +5 V.)

| Parameter                                                                           | Symbol                                                   | Test Condition                                                | Min                                            | Max                                 | Unit                       |
|-------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------|-------------------------------------|----------------------------|
| Input Low Voltage (D0 to 15)<br>Port 2 to A<br>(except P56, P70, P72, P73, P75)     | V III                                                    |                                                               | -0.3<br>-0.3                                   | 0.8<br>0.3 Vcc                      | \<br>\<br>\                |
| RESET, NMI, INTO to 4<br>EA, AM8/16<br>X1                                           | V <sub>JL2</sub><br>V <sub>IL3</sub><br>V <sub>IL4</sub> |                                                               | -0.3<br>-0.3<br>-0.3                           | 0.25 Vcc<br>0.3<br>0.2 Vcc          | V<br>  V<br>  V            |
| Input High Voltage (D0 to 15)<br>Port 2 to A<br>(except P56, P70, P72, P73, P75)    | V <sub>IH</sub><br>V <sub>IH1</sub>                      |                                                               | 2.2<br>0.7 Vcc                                 | Vcc + 0.3<br>Vcc + 0.3              | V                          |
| RESET, NMI, INTO to 4<br>EA, AM8/16<br>X1                                           | V 1H2<br>V 1H3<br>V 1H4                                  |                                                               | 0.75 Vcc<br>Vcc – 0.3<br>0.8 Vcc               | Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3 |                            |
| Output Low Voltage                                                                  | V oŁ                                                     | 10L = 1.6  mA                                                 |                                                | 0.45                                | V                          |
| Output High Voltage                                                                 | V OH<br>V OH1<br>V OH2                                   | TOH = - 400 μA<br>LOH = - 100 μA<br>LOH = - 20 μA             | 2.4<br>0.75 Vcc<br>0.9 Vcc                     |                                     | V<br>V<br>V                |
| Darlington Drive Current<br>(8 Output Pins max.)                                    | I DAR                                                    | V <sub>EXT</sub> = 1.5 V<br>R <sub>EXT</sub> = 1.1 kΩ         | <b>—1.0</b>                                    | - 3.5                               | mΑ                         |
| Input Leakage Current<br>Output Leakage Current                                     | 1.0<br>1.1                                               | 0.0≦ Vin≦ Vcc<br>0.2≦ Vin≦ Vcc – 0.2                          | 0.02 (Typ)<br>0.05 (Typ)                       | ±5<br>±10                           | μ <b>Α</b><br>μ <b>Α</b>   |
| Operating Current (RUN) IDLE2 IDLE1 STOP (Ta = -20 to +70°C) STOP (Ja = 0 to +50°C) | l cc                                                     | fc = 25 MHz<br>0.2 ≤ Vin ≤ Vcc - 0.2<br>0.2 ≤ Vin ≤ Vcc - 0.2 | 40 (Typ)<br>30 (Typ)<br>3.5 (Typ)<br>0.5 (Typ) | 50<br>40<br>10<br>50<br>10          | mA<br>mA<br>mA<br>μA<br>μA |
| Power Down Voltage<br>(@STOP, RAM Back up)                                          | V <sub>STOP</sub>                                        | V <sub>IL2</sub> = 0.2 Vcc,<br>V <sub>IH2</sub> = 0.8 Vcc     | 2.0                                            | 6.0                                 | ٧                          |
| Pull Up Registance                                                                  | R <sub>RP</sub>                                          |                                                               | 45                                             | 160                                 | <b>k</b> Ω                 |
| Pin Capacitance                                                                     | C 10                                                     | fc = 1 MHz                                                    |                                                | 10                                  | рF                         |
| Schmitt Width<br>RESET, NMI, INTO to 4                                              | V <sub>TH</sub>                                          |                                                               | 0.4                                            | 1.0 (Typ)                           | ٧                          |

Note:  $I_{\mbox{\scriptsize DAR}}$  guarantees up to eight pins from any output port.

(2)  $Vcc = +3 V \pm 10\%$ , Ta = -20 to +70°C (fc = 4 to 10 MHz)

(Typical values are for Ta = +25°C, VCC = +3 V.)

| Parameter                                                                        | Symbol                                                   | Test Condition                                              | Min                                             | Max                                 | Unit                     |
|----------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------|-------------------------------------|--------------------------|
| Input Low Voltage (D0 to 15)<br>Port 2 to A<br>(except P56, P70, P72, P73, P75)  | V <sub>IL</sub><br>V <sub>IL1</sub>                      |                                                             | -0.3<br>-0.3                                    | 0.6<br>0.3 Vcc                      | \<br>\<br>\              |
| RESET, NMI, INTO to 4<br>EA, AM8/16<br>X1                                        | V <sub>IL2</sub><br>V <sub>IL3</sub><br>V <sub>IL4</sub> |                                                             | -0.3<br>-0.3<br>-0.3                            | 0.25 Vcc<br>0.3<br>0.2 Vcc          | ><br>><br>>              |
| Input High Voltage (D0 to 15)<br>Port 2 to A<br>(except P56, P70, P72, P73, P75) | V <sub>IH</sub><br>V <sub>IH1</sub>                      |                                                             | 2.0<br>0.7 Vcc                                  | Vcc + 0.3<br>Vcc + 0.3              | V<br>V                   |
| RESET, NMI, INTO to 4<br>EA, AM8/16<br>X1                                        | V IH2<br>V IH3<br>V IH4                                  |                                                             | 0.75-Vcc<br>Vcc – 0.3<br>0.8 Vcc                | Vcc + 0.3<br>Vcc + 0.3<br>Vcc + 0.3 | V<br>V<br>V              |
| Output Low Voltage                                                               | V <sub>OL</sub>                                          | I <sub>OL</sub> = 1.6 mA                                    | >                                               | 0.45                                | V                        |
| Output High Voltage                                                              | V <sub>OH</sub>                                          | $I_{OH} = -400 \mu\text{A}$                                 | 2.4                                             | $\bigcirc)$                         | V                        |
| Input Leakage Current<br>Output Leakage Current                                  | I <sub>Ц</sub><br>I <sub>LO</sub>                        | 0.0≦ Vin ≤ Vcc<br>0.2≦ Vin ≤ Vcc - 0.2                      | 0.02 (Typ)<br>0.05 (Typ)                        | ± 5<br>± 10                         | μ <b>Α</b><br>μ <b>Α</b> |
| Operating Current (RUN) IDLE2 IDLE1 STOP (Ta = - 20 to + 70°C)                   | l cc                                                     | fc = 10 MHz<br>0.2≦ Vin≤ Vcc - 0.2                          | 12 (Typ)<br>4.5 (Typ)<br>0.8 (Typ)<br>0.5 (Typ) | 25<br>17<br>5<br>50                 | mA<br>mA<br>mA<br>μA     |
| STOP (Ta = 0 to + 50°C)                                                          |                                                          | 0.2 ≤ Vin ≤ Vcc – 0.2                                       |                                                 | 10                                  | $\mu A$                  |
| Power Down Voltage<br>(@ STOP, RAM Back up)                                      | V STOP                                                   | V <sub>11.2</sub> = 0.2 Vcc,<br>V <sub>11.2</sub> = 0.8 Vcc | 2.0                                             | 6.0                                 | ٧                        |
| Pull Up Registance                                                               | R RP                                                     |                                                             | 70                                              | 400                                 | <b>k</b> Ω               |
| Pin Capacitance                                                                  | C 10 (                                                   | fc = 1 MHz                                                  | //                                              | 10                                  | рF                       |
| Schmitt Width<br>RESET, NMI, INTO to 4                                           | VTH                                                      |                                                             | 0.4                                             | 1.0 (Typ)                           | V                        |



### 4.3 AC Electrical Characteristics

(1)  $Vcc = +5 V \pm 10\%$ , Ta = -20 to +70°C

(fc = 8 MHz to 25 MHz)

| No.  | Daramatar                                                                                                                                                       | Cls al               | Forn         | nula      | 20 N           | /IHz       | 25 N             | 1Hz       | Unit |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|-----------|----------------|------------|------------------|-----------|------|
| INO. | Parameter                                                                                                                                                       | Symbol               | Min          | Max       | Min            | Max        | Min              | Max       | Unit |
| 1    | Oscillation cycle ( = x)                                                                                                                                        | tosc                 | 40           | 125       | 50             | )<br>/<    | 40               |           | ns   |
| 2    | Clock pulse width                                                                                                                                               | t <sub>CLK</sub>     | 2.0x - 40    |           | 60             | ))         | 40               |           | ns   |
| 3    | A0 to 23 valid → Clock hold                                                                                                                                     | t <sub>AK</sub>      | 0.5x - 20    |           | )55/           | )          | 0                |           | ns   |
| 4    | Clock valid → A0 to 23 hold                                                                                                                                     | t <sub>KA</sub>      | 1.5x – 60    |           | )5             | ,          | 0                |           | ns   |
| 5    | A0 to 23 valid $\rightarrow \overline{RD}/\overline{WR}$ fall                                                                                                   | t <sub>AC</sub>      | 1.0x – 20    |           | 30             |            | 20               |           | ns   |
| 6    | $\overline{RD}/\overline{WR}$ rise $\rightarrow$ A0 to 23 hold                                                                                                  | t <sub>CA</sub>      | 0.5x - 20    | 4         | > 5            |            | $\mathcal{A}(0)$ |           | ns   |
| 7    | A0 to 23 valid $\rightarrow$ D0 to 15 input                                                                                                                     | t <sub>AD</sub>      |              | 3.5x - 40 |                | 135        |                  | 100       | ns   |
| 8    | $\overline{RD}$ fall $\rightarrow$ D0 to 15 input                                                                                                               | $t_{RD}$             |              | 2.5x + 45 | <              | 80         |                  | <b>55</b> | ns   |
| 9    | RD low pulse width                                                                                                                                              | t <sub>RR</sub>      | 2.5x - 40    |           | 85             | 7          | (60)             |           | ns   |
| 10   | $\overline{\text{RD}}$ rise $\rightarrow$ D0 to 15 hold                                                                                                         | t <sub>HR</sub>      | 0            |           | 0              |            |                  |           | ns   |
| 11   | WR low pulse width                                                                                                                                              | tww                  | 2.5x - 40    | <b>Y</b>  | 85             |            | 60               |           | ns   |
| 12   | D0 to 15 valid $\rightarrow \overline{WR}$ rise                                                                                                                 | t <sub>DW</sub>      | 2.0x - 40    |           | 60             | $\sum_{i}$ | 40               |           | ns   |
| 13   | WR rise →D0 to 15 hold                                                                                                                                          | twp                  | 0.5x - 10    |           | <u>/</u> 1/5\^ | )          | 10               |           | ns   |
| 14   | A0 to 23 valid $\rightarrow \overline{\text{WAIT}}$ input $\binom{1 \text{ WAIT}}{+ \text{ n mode}}$                                                            | taw                  |              | 3.5x - 90 |                | 85         |                  | 50        | ns   |
|      | A0 to 23 valid $\rightarrow \overline{WAIT}$ input $\binom{0+\eta WAIT}{mode}$                                                                                  | taw                  | \            | 1.5x – 40 |                | 35         |                  | 20        | ns   |
| 15   | $\overline{RD}/\overline{WR} \text{ fall } \rightarrow \overline{WAIT} \text{ hold} \qquad \begin{pmatrix} 1 & WAIT \\ + n & mode \end{pmatrix}$                | tçw                  | 2.5x + 0     |           | 125            |            | 100              |           | ns   |
|      | $\overline{\text{RD/WR}} \text{ fall} \rightarrow \overline{\text{WAIT}} \text{ hold} \qquad \begin{pmatrix} 0 + \eta \text{WAIT} \\ \text{mode} \end{pmatrix}$ | tcw                  | 0.5x + 0     |           | 25             |            | 20               |           | ns   |
| 16   | WR rise→ PORT valid                                                                                                                                             | tCP                  | $\wedge$     | 200       |                | 200        |                  | 200       | ns   |
| 17   | CS Low pulse width (PSRAM mode)                                                                                                                                 | t <sub>CE</sub>      | 3.0x – 40    |           | 110            |            | 80               |           | ns   |
| 18   | CS fall→D0 to 15 input (PSRAM mode)                                                                                                                             | t <sub>CEA</sub>     |              | 3.0x – 60 |                | 90         |                  | 60        | ns   |
| 19   | Address setup time (PSRAM mode)                                                                                                                                 | t <sub>PAS</sub> ¢ ( | 0.5x \(^15\) |           | 10             |            | 5                |           | ns   |
| 20   | CS precharge time (PSRAM mode)                                                                                                                                  | tpp                  | 1.0x – 10    |           | 40             |            | 30               |           | ns   |

## AC measuring conditions

- Output level: High 2.2 V/Low 0.8 V, CL = 50 pF
- Input level: High 2.4 V / Low 0.45 V (D0 to D15)

High 0.8 Vcc / Low 0.2 Vcc (except for D0 to D15)

(2)  $Vcc = +3 V \pm 10\%$ , Ta = -20 to +70°C

(fc = 4 MHz to 10 MHz)

| No.  | Development                                                                                                                                                                                            | Cumala al         | Forn       | nula        | 101            | ЛHz          | Unit |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|-------------|----------------|--------------|------|
| INO. | Parameter                                                                                                                                                                                              | Symbol            | Min        | Max         | Min            | Max          | Unit |
| 1    | Oscillation cycle ( = x)                                                                                                                                                                               | tosc              | 100        | 250         | 100            | ) \          | ns   |
| 2    | Clock pulse width                                                                                                                                                                                      | t <sub>CLK</sub>  | 2.0x - 70  |             | 130            |              | ns   |
| 3    | A0 to 23 valid $\rightarrow \overline{RD}/\overline{WR}$ fall                                                                                                                                          | t <sub>AC</sub>   | 1.0x – 60  | /           | (/40)          |              | ns   |
| 4    | RD/WR rise→ A0 to 23 hold                                                                                                                                                                              | t <sub>CA</sub>   | 0.5x - 40  |             | 10             |              | ns   |
| 5    | A0 to 23 valid $\rightarrow$ D0 to 15 input                                                                                                                                                            | t <sub>AD</sub>   |            | 3.5x - 125  | 75             | 225          | ns   |
| 6    | $\overline{\text{RD}}$ fall $\rightarrow$ D0 to 15 input                                                                                                                                               | t <sub>RD</sub>   |            | 2.5x=115    | $\bigg)\bigg)$ | 135          | ns   |
| 7    | RD Low pulse width                                                                                                                                                                                     | t <sub>RR</sub>   | 2.5x - 40  | 7( //       | 210            |              | ns   |
| 8    | $\overline{RD}$ rise $\rightarrow$ D0 to 15 hold                                                                                                                                                       | t <sub>HR</sub>   | 0          |             | 0              |              | ns   |
| 9    | WR Low pulse width                                                                                                                                                                                     | t <sub>WW</sub>   | 2.5x - 40  | 7/^         | 210            |              | ns   |
| 10   | D0 to 15 valid $\rightarrow \overline{WR}$ rise                                                                                                                                                        | t <sub>DW</sub>   | 2.0x – 120 |             | 80             |              | ns   |
| 11   | WR rise →D0 to 15 hold                                                                                                                                                                                 | t <sub>WD</sub>   | 0.5x - 40  |             | 10             |              | ns   |
| 12   | A0 to 23 valid $\rightarrow \overline{WAIT}$ input $\binom{1 \text{ WAIT}}{+ \text{ n mode}}$                                                                                                          | t <sub>AW</sub>   |            | 3.5x – 130  |                | 220          | ns   |
|      | A0 to 23 valid $\rightarrow \overline{WAIT}$ input $\binom{0+\eta WAIT}{mode}$                                                                                                                         | t <sub>AW</sub>   |            | 1.5x – 80   |                | <i>))</i> 70 | ns   |
| 13   | $\overline{\text{RD}}/\overline{\text{WR}} \text{ fall} \rightarrow \overline{\text{WAIT}} \text{ hold} \qquad \left(\begin{smallmatrix} 1 \text{ WAIT} \\ + \text{ n mode} \end{smallmatrix}\right)$  | tcw               | 2.5x + 0   |             | 250            |              | ns   |
|      | $\overline{\text{RD}}/\overline{\text{WR}} \text{ fall} \rightarrow \overline{\text{WAIT}} \text{ hold} \qquad \left( \begin{smallmatrix} 0 + n \text{ WAIT} \\ \text{mode} \end{smallmatrix} \right)$ | tcw               | 0.5x + 0   |             | 50             |              | ns   |
| 14   | WR rise→ PORT valid                                                                                                                                                                                    | tcp               | $\supset$  | 200         |                | 200          | ns   |
| 15   | CS Low pulse width (PSRAM mode)                                                                                                                                                                        | t <sub>CE</sub>   | 3.0x – 70  |             | 230            |              | ns   |
| 16   | CS fall → D0 to 15 input (PSRAM mode)                                                                                                                                                                  | TCEA              |            | 3.0x - 160  |                | 140          | ns   |
| 17   | Address setup time (PSRAM mode)                                                                                                                                                                        | t <sub>PASC</sub> | 0.5x - 30  |             | 20             |              | ns   |
| 18   | CS precharge time (PSRAM mode)                                                                                                                                                                         | tpp               | 1.0x - 40  | <b>&gt;</b> | 60             |              | ns   |

AC measuring conditions

• Output level: High 0.7x Vcc/Low 0.3x Vcc, CL = 50 pF

• Input level: High 0.9x Vcc / Low 0.1x Vcc

## (3) Read Cycle



## (4) Write Cycle



## 4.4 Serial Channel Timing

### (1) I/O interface mode

① SCLK input mode

 $Vcc = +5 V \pm 10\%$ ,  $Ta = -20 \text{ to } +70^{\circ}\text{C (fc} = 8 \text{ to } 25 \text{ MHz)}$  $Vcc = +3 V \pm 10\%$ ,  $Ta = -20 \text{ to } +70^{\circ}\text{C (fc} = 4 \text{ to } 10 \text{ MHz)}$ 

| Parameter                          | Cumphal          | Form                  | Formula                     |            |       | 25 MHz |     | Unit    |
|------------------------------------|------------------|-----------------------|-----------------------------|------------|-------|--------|-----|---------|
| Parameter                          | Symbol           | Min                   | Max 🔷                       | Min        | Max ) | Min    | Max | Offic   |
| SCLK cycle                         | t <sub>SCY</sub> | 16x                   |                             | <b>1.6</b> | (     | 0.64   |     | $\mu$ S |
| Output Data → SCLK rise/fall*      | toss             | $t_{SCY}/2 - 5x - 50$ | (                           | 250        |       | 70     |     | ns      |
| SCLK rise/fall*→Output Data hold   | t <sub>OHS</sub> | 5x – 100              | \                           | 400        | ) ) ′ | 100    |     | ns      |
| SCLK rise/fall*→input data hold    | t <sub>HSR</sub> | 0                     |                             | þ          |       | 0      |     | ns      |
| SCLK rise/fall* → valid data input | t <sub>SRD</sub> |                       | t <sub>SCY</sub> – 5x + 100 |            | 1000  |        | 340 | ns      |

<sup>\*)</sup> SCLK rise/fall: In SCLK rising edge mode, SCLK rising edge timing; in SCLK falling edge mode, SCLK falling edge timing

## ② SCLK output mode

 $Vcc = +5V \pm 10\%$ ,  $Ta = -20 \text{ to } +70^{\circ}\text{C}$  (fc = 8 to 25 MHz)  $Vcc = +3V \pm 10\%$ ,  $Ta = -20 \text{ to } +70^{\circ}\text{C}$  (fc = 4 to 10 MHz)

| Davameter                                       | Cumphal            | Form                        | Formula                     |       |       | 10 MHz 25 MHz |       |      |  |
|-------------------------------------------------|--------------------|-----------------------------|-----------------------------|-------|-------|---------------|-------|------|--|
| Parameter                                       | Symbol             | Min                         | Max                         | Min   | Max   | Min           | Max   | Unit |  |
| SCLK cycle (programmable)                       | t <sub>SCY</sub>   | 16x                         | 8192x                       | (1.6) | 819.2 | 0.64          | 327.6 | μS   |  |
| Output Data $\rightarrow$ SCLK rising edge      | toss               | t <sub>SEY</sub> - 2x - 150 |                             | 1250  |       | 410           |       | ns   |  |
| SCLK rising edge $\rightarrow$ Output Data hold | t <sub>OHS</sub> < | 2x - 80                     |                             | 120   | )     | 0             |       | ns   |  |
| SCLK rising edge → Input Data hold              | t <sub>HSR</sub>   | 9                           |                             | 0     |       | 0             |       | ns   |  |
| SCLK rising edge → valid data input             | t <sub>SRD</sub>   |                             | t <sub>SCY</sub> – 2x – 150 |       | 1250  |               | 410   | ns   |  |



## (2) UART Mode (SCLKO to 2 External Input)

 $Vcc = +5 V \pm 10\%$ ,  $Ta = -20 to +70^{\circ}C$  (fc = 8 to 25 MHz)  $Vcc = +3 V \pm 10\%$ ,  $Ta = -20 to +70^{\circ}C$  (fc = 4 to 10 MHz)

| Parameter                   | C                 | Form    | 10 MHz |     | 25 MHz |     | Unit |      |
|-----------------------------|-------------------|---------|--------|-----|--------|-----|------|------|
| Parameter                   | Symbol            | Min     | Max    | Min | Max    | Min | Max  | Unit |
| SCLK cycle                  | t <sub>SCY</sub>  | 4x + 20 |        | 420 |        | 180 |      | ns   |
| Low-level SCLK pulse width  | t <sub>SCYL</sub> | 2x + 5  |        | 205 |        | 85  |      | ns   |
| High-level SCLK pulse width | t <sub>SCYH</sub> | 2x + 5  |        | 205 |        | 85  |      | ns   |

#### 4.5 A/D Conversion Characteristics

 $Vcc = +5 V \pm 10\%$ ,  $Ta = -20 to +70^{\circ}C$  (fc = 8 to 25 MHz)  $Vcc = +3 V \pm 10\%$ ,  $Ta = -20 to +70^{\circ}C$  (fc = 4 to 10 MHz)

| Parame                                    | eter                  | Symbol            | Test Conditions    | Min               | Тур.       | Max               | Unit |
|-------------------------------------------|-----------------------|-------------------|--------------------|-------------------|------------|-------------------|------|
| A/D analog reference supply voltage (+)   |                       | V <sub>REFH</sub> |                    | Vcc – 0.2         |            | Vcc               |      |
| A/D analog reference supply voltage ( – ) |                       | V <sub>REFL</sub> |                    | Vss               | 77         | Vss + 0.2         |      |
| Analog reference voltage                  |                       | AV <sub>CC</sub>  |                    | Vcc - 0.2         |            | Vcc               | v    |
| Analog reference voltage                  |                       | AVSS              |                    | Vss               | >          | Vss + 0.2         |      |
| Analog input voltage                      | Analog input voltage  |                   |                    | V <sub>REFL</sub> | *          | V <sub>REFH</sub> |      |
| Analog reference                          | <vrefon> = 1</vrefon> |                   | Vcc = 5 V ± 10%    |                   | ^          | 3.7               |      |
| voltage supply                            |                       | I <sub>REF</sub>  | Vcc = 3 V ± 10%    | $\supset$         | 2.2        |                   | mA   |
| current                                   | <vrefon>=0</vrefon>   |                   | Vcc = 2.7 to 5.5 V | <                 | 0.02       | 5.0               | μΑ   |
| Total tolerance                           |                       | F                 | Vcc = 5 V ± 10%    |                   | <u>+</u> 1 |                   | 165  |
| (excludes quantization                    | error)                | E <sub>T</sub>    | Vcc = 3 V ± 10%    | (                 | <u>+</u> 1 | ± 3               | LSB  |

Note 1:  $1LSB = (VREFH - VREFL) / 2^{10} [V]$ 

Note 2: Power supply current ICC from the VCC pin includes the power supply current from the AVCC pin.

### 4.6 D/A Conversion Characteristics

 $Vcc = +5 V \pm 10\%$ ,  $Ta = -20 \text{ to } +70^{\circ}\text{C}$  (fc = 8 to 25 MHz)  $Vcc = +3 V \pm 10\%$ ,  $Ta = -20 \text{ to } +70^{\circ}\text{C}$  (fc = 4 to 10 MHz)

| Parameter                 | Symbol           | Condition                       | Min             | Тур. | Max       | Unit |
|---------------------------|------------------|---------------------------------|-----------------|------|-----------|------|
| Analog reference voltage  | AVCC             |                                 | Vcc – 0.2       |      | Vcc       | ,,   |
| Analog reference voltage  | AV <sub>SS</sub> |                                 | V <sub>SS</sub> |      | Vss + 0.2 | V    |
| Total tolerance           | $\wedge$         | $R = 1 M\Omega$ (Note)          |                 |      | 7.0       | LSB  |
| $\bigcirc$                | <i>{ )</i>       | $R = 5 M\Omega_{\text{(Note)}}$ |                 |      | 4.0       | LSB  |
|                           | ľ                | $R = 10 M\Omega (Note)$         |                 |      | 3.5       | LSB  |
| Differential linear error |                  |                                 |                 | 2.0  |           | LSB  |

Note: R is the external load resistance on the D/A converter output pin (DAOUT0, DAOUT1).

## 4.7 Event Counter (External Input Clocks: TIO, TI4, TI8, TI9, TIA, TIB)

 $Vcc = +5 \ V \pm 10\%, Ta = -20 \ to \ +70^{\circ}C \ (fc = 8 \ to \ 25 \ MHz) \\ Vcc = +3 \ V \pm 10\%, Ta = -20 \ to \ +70^{\circ}C \ (fc = 4 \ to \ 10 \ MHz)$ 

| Parabetas 6                                 | Symbol            | Calculator |     | 10 MHz |     | 25 MHz |     | Unit |
|---------------------------------------------|-------------------|------------|-----|--------|-----|--------|-----|------|
| Parameter                                   |                   | Min        | Max | Min    | Max | Min    | Max | Unit |
| External input clock cycle                  | tvcĸ              | 8x + 100   |     | 900    |     | 420    |     | ns   |
| External low-level input clock pulse width  | t <sub>VCKL</sub> | 4x + 40    |     | 440    |     | 200    |     | ns   |
| External high-level input clock pulse width | t <sub>VCKH</sub> | 4x + 40    |     | 440    |     | 200    |     | ns   |

## 4.8 Interrupt Operation

 $Vcc = +5 V \pm 10\%, Ta = -20 to +70^{\circ}C (fc = 8 to 25 MHz) \\ Vcc = +3 V \pm 10\%, Ta = -20 to +70^{\circ}C (fc = 4 to 10 MHz)$ 

| Parameter                             | Symbol             | Calculator |     | 10 N  | ЛHz | 25 N                  | Unit |       |
|---------------------------------------|--------------------|------------|-----|-------|-----|-----------------------|------|-------|
| rarameter                             | Symbol             | Min        | Max | Min   | Max | $\langle MiM \rangle$ | Max  | Offic |
| NMI, INTO to 4 low-level pulse width  | t <sub>INTAL</sub> | 4x         |     | 400   |     | 160                   |      | ns    |
| NMI, INT0 to 4 high-level pulse width | t <sub>INTAH</sub> | 4x         |     | 400   |     | <u></u>               |      | ns    |
| INT5 to INT8 low-level pulse width    | t <sub>INTBL</sub> | 8x + 100   |     | 900   |     | 420                   |      | ns    |
| INT5 to INT8 high-level pulse width   | t <sub>INTBH</sub> | 8x + 100   |     | 900 ( | 7   | 420                   |      | ns    |

### 4.9 A/D External Start

Vcc =  $\pm 5$ V  $\pm 10$ %, Ta = -20 to  $\pm 70$ °C (fc = 8 to 25 MHz) Vcc =  $\pm 3$ V  $\pm 10$ %, Ta = -20 to  $\pm 70$ °C (fc = 4 to 10 MHz)

|                             |                    | Calcu         | ulator ( |           | MHz 🔷                         | 25 MHz         |      |
|-----------------------------|--------------------|---------------|----------|-----------|-------------------------------|----------------|------|
| Parameter                   | Symbol             | Min           | Max      | Min       | Max                           | Min Max        | Unit |
| ADTRG low-level pulse width | t <sub>ADTG</sub>  | 4x            | 7        | > 400     |                               | 160            | ns   |
|                             |                    | 4             |          |           |                               | $\overline{)}$ |      |
|                             |                    |               |          |           |                               |                |      |
|                             |                    | 4             |          |           | $( \langle \langle \rangle )$ |                |      |
|                             | <                  | 1( //         | > //     |           |                               |                |      |
|                             |                    |               |          |           | ))                            |                |      |
|                             |                    |               | `        |           | //                            |                |      |
|                             | $\supset \nearrow$ |               | $\wedge$ | $\sim$    | /                             |                |      |
|                             |                    |               |          |           |                               |                |      |
|                             |                    |               |          | $\supset$ |                               |                |      |
|                             |                    |               |          |           |                               |                |      |
|                             | /<br>              | ((            | // 5)    |           |                               |                |      |
|                             |                    |               |          |           |                               |                |      |
|                             | (                  |               | >        |           |                               |                |      |
| ~/>                         |                    |               |          |           |                               |                |      |
|                             | $\wedge$           | $\rightarrow$ |          |           |                               |                |      |
|                             | 1                  |               |          |           |                               |                |      |
|                             |                    |               |          |           |                               |                |      |
|                             |                    |               |          |           |                               |                |      |
|                             | J)                 |               |          |           |                               |                |      |

## 4.10 Bus Request/Bus Acknowledge Timing

 $Vcc = +5 V \pm 10\%$ ,  $Ta = -20 to +70^{\circ}C$  (fc = 8 to 25 MHz)  $Vcc = +3 V \pm 10\%$ ,  $Ta = -20 to +70^{\circ}C$  (fc = 4 to 10 MHz)

| Parameter                                            | Symbol            | Ca  | alculator | 10 N | /JHz                     | 25 MHz |     | Unit  |
|------------------------------------------------------|-------------------|-----|-----------|------|--------------------------|--------|-----|-------|
| rarameter                                            | Symbol            | Min | Max       | Min  | Max                      | Min    | Max | Offic |
| BUSRQ setup time for CLK                             | t <sub>BRC</sub>  | 120 |           | 120  | $\left. \right) \right)$ | 120    |     | ns    |
| CLK→BUSAK fall                                       | t <sub>CBAL</sub> |     | 2.0x +120 |      | 320                      |        | 200 | ns    |
| CLK→BUSAK rise                                       | t <sub>CBAH</sub> |     | 0.5x + 40 | //   | 90                       |        | 60  | ns    |
| Time from output buffer off until BUSAK falling edge | t <sub>ABA</sub>  | 0   | 80        |      | 80                       | 0      | 80  | ns    |
| Time from BUSAK rising edge until output buffer on   | t <sub>BAA</sub>  | 0   | 80        | )°   | 80                       | Ø      | 80  | ns    |



Note 1: When BUSRQ goes to low level to request bus release, if the current bus cycle is yet complete due to a wait, the bus is not released until the wait completes.

Note 2: The dotted line indicates only that the output buffer is off, not that the signal is at middle level. Immediately after bus release, the signal level prior to the bus release is held dynamically by the external load capacitance. Therefore, designs should allow for the fact that when using an external resistor or similar to fix the signal level while the bus is released, after bus release a delay occurs before the signal goes to its fixed level (due to the CR time constant). The internal programmable pull-up resistor continues to function in accordance with the internal signal level.

## 5. List of Special Function Registers (SFR)

The special function registers (SFR), which control the input/output ports and peripheral components, are allocated 160 bytes within the 000000H to 00009FH address range.

The registers built into TMP95CS64/265 cannot be accessed from outside TMP95CS64/265.

- (1) Input/output port
- (2) Input/output port control
- (3) Timer control
- (4) Serial channel control
- (5) Interrupt control
- (6) Watchdog timer control
- (7) Chip select/wait controller
- (8) D/A converter control
- (9) A/D converter control

#### Table structure

| Symbol | Name | Address | 7 6 | 7[ | 1 (0/ | (                        |
|--------|------|---------|-----|----|-------|--------------------------|
|        |      | <       |     | ıΓ |       | → bit Symbol             |
|        |      |         |     | Ŋ  |       | → Read / Write           |
|        |      |         |     | 7  |       | → Initial value at reset |
|        |      |         |     | Z  |       | → Remarks                |
| 1      | 1    |         | 1   |    |       | 1                        |

(Supplement for symbols used in Table)

- 1 Read / Write
  - R/W : Both readable and writable
  - R : Readable
  - W : Writable
  - \*R/W: Read-modify-write (RMW) instructions are prohibited for controlling ON/OFF of the pull-up resistors.
- 2 RMW prohibited
  - Cannot be read, modified, and written. (Cannot use the following instructions: EX, ADD, ADC, SUB, SBC, INC, DEC, AND, OR, XOR, STCF, RES, SET, CHG, TEST, RLC, RRC, RL, RR, SLA, SRA, SLL, SRL, RLD, RRD)

Table 5 List of TMP95CS64/265 Special Function Register Addresses

|         |               |         | '             |                 | ttion Register A |                                              |               |
|---------|---------------|---------|---------------|-----------------|------------------|----------------------------------------------|---------------|
| Address | Register Name | Address | Register Name | Address         | Register Name    | Address                                      | Register Name |
| 000000Н | P0            | 30H     | TREG8L        | 60H             | ADREG04L         | 90H                                          | B0CS          |
| 1H      | P1            | 1H      | TREG8H        | 1H              | ADREG04H         | ( ( 1H                                       | B1CS          |
| 2H      | P0CR          | 2H      | TREG9L        | 2H              | ADREG15L         | 2H                                           | B2CS          |
| 3H      | (Reserved)    | 3H      | TREG9H        | 3H              | ADREG15H         | .3⊞                                          | B3CS          |
| 4H      | P1CR          | 4H      | CAP1L         | 4H              | ADREG26L (       | // 🗘                                         | MSAR0         |
| 5H      | P1FC          | 5H      | CAP1H         | 5H              | ADREG26H         | <b>∠</b> ,5H                                 | MAMR0         |
| 6н      | P2            | 6H      | CAP2L         | 6H              | ADREG37L         | 6н                                           | MSAR1         |
| 7H      | P3            | 7H      | CAP2H         | 7H              | ADREG37H         | 7H                                           | MAMR1         |
| 8H      | P2CR          | 8H      | T8MOD         | 8H              | (Reserved)       | ∑ 8н                                         | MSAR2         |
| 9н      | P2FC          | 9Н      |               |                 | (Reserved)       | 9Н                                           | MAMR2         |
| АН      | P3CR          | АН      | T89CR         |                 | \$DMACR0         |                                              | MSAR3         |
| ВН      | P3FC          | ВН      | T16RUN        |                 | SDMACR1          |                                              | MAMR3         |
| сн      | P4            | СН      | )             | _               | SDMACR2          |                                              | BEXCS         |
| 1       |               | DH      |               |                 | SDMACR3          | _ / /                                        | DADRV         |
|         |               | EH      | → (Reserved)  | \ \             | WDMOD            | \ \ \                                        | DAREGO)       |
| FH      | P4FC          | FH      | )             | FH              |                  | FH                                           |               |
| 10H     | P5CR          | 40H     | TREGAL        | 11              | INTEOAD          |                                              | DAILEGI       |
| 1       | P5FC          |         | /             |                 | INTE12           |                                              | $\vee$        |
| 1H      |               | 1H      | TREGAH        | \ 7             | \                | $\leq > > > > > > > > > > > > > > > > > > >$ |               |
| 2H      | P6            | 2H      | TREGBL        |                 | INTE34           |                                              |               |
| 3H      | P7            | 3H      | TREGBH        | _ ~             | INTE56           | $\wedge$                                     |               |
|         | , ,           | 4H      |               |                 | INTE78           | ))                                           |               |
| 5H      | P6FC          | 5H      | CAP3H         |                 | INTET01          |                                              |               |
| 6H      | P7CR          | 6H      | CAP4L         | /               | WTET23           |                                              |               |
| 7H      | P7FC          | 7H      | / . \ \ )     | \               | INTET45          |                                              |               |
| 8H      | P8            |         | T9MOD         |                 | INTET67          |                                              |               |
| 9H      | P9            | 9H      |               |                 | INTÈT89          |                                              |               |
| AH      | P8CR          | AH      | , _ ,         |                 | INTETAB          |                                              |               |
| ВН      | P8FC          | (BH     | . / /         | ,               | NTETOV           |                                              |               |
| CH      | P9CR          |         | SCOBUF        | 1 -             | INTESO           |                                              |               |
| DH      | P9FC          | ~ 7     | SCOCR         | ~ / /           | INTES1           |                                              |               |
| EH      | PA (          | (       |               |                 | INTES2           |                                              |               |
| FH      | (Reserved)    | YF#     | BR0CR         | <del>≠</del>    | INTETC01         |                                              |               |
| 20H     | T8RUN )       | 50H     | SC1BUF        | <b>∕ ∕ 8</b> 0H | INTETC23         |                                              |               |
| 1H      | TROC          | 1H      |               | ( ) ) 1H        | ] ]              |                                              |               |
| 2H      | TREG0         | 2H      | SC1MOD        | 2H              |                  |                                              |               |
| 3H      | TREG1         | 3H.     | BR1CR         | 3H              |                  |                                              |               |
| 4H      | T01MOD        | 4H      | SC2BUF        | 4H              |                  |                                              |               |
| 5H.     | T02FFCR       | 5H      | SC2CR         | 5H              |                  |                                              |               |
| 6H      | TREG2         | 6H      | SC2MOD        | 6H              |                  |                                              |               |
| 7H      | TREG3         | 7⊬      | BR2CR         | 7H              |                  |                                              |               |
| 8H      | T23MOD        |         | ODE           | 8H              | (Reserved)       |                                              |               |
| / /     | TREG4         | 9H      | HMIC          | 9Н              |                  |                                              |               |
|         | TREG5         | AH      | DMA0V         | АН              |                  |                                              |               |
|         | T45MOD        | (( вн   | \             | ВН              |                  |                                              |               |
|         | T46FFCR       |         | DMA2V         | СН              |                  |                                              |               |
|         | TREG6         |         | DMA3V         | DH              |                  |                                              |               |
|         | TREG7         |         | ADMOD0        | EH              |                  |                                              |               |
| \ \ \ \ | T67MOD        | \ /     | ADMOD1        | FH              | J                |                                              |               |

## (1) Input/Output Ports

| Symbol       | Name        | Address       | 7              | 6                 | 5                    | 4                        | 3                       | 2                         | 1                             |               | 0                         |
|--------------|-------------|---------------|----------------|-------------------|----------------------|--------------------------|-------------------------|---------------------------|-------------------------------|---------------|---------------------------|
|              |             |               | P07            | P06               | . P05                | P04                      | . P03                   | : PØ2                     | P01                           | - :           | P00                       |
| P0           | Port 0      | 00Н           |                |                   |                      |                          | R/W                     |                           | $\rightarrow$                 |               |                           |
| . •          | Register    |               |                |                   | Input mod            |                          | atch registe            | / - >                     |                               |               |                           |
|              |             |               |                |                   | :                    |                          | ith D7 to D0            | 1.1//                     | \                             | <del></del>   |                           |
|              |             |               | P17 :          | P16               | : P15                | P14                      | P13                     | \ \ P12                   | ) <u>P11</u>                  |               | P10                       |
| P1           | Port 1      | 01H           |                |                   |                      |                          | <del>NW</del>           |                           |                               |               |                           |
|              | Register    |               |                |                   | Input mode           |                          | tch register            |                           | ))                            |               |                           |
|              |             |               | P27            | P26               | : P25                | P24                      | th D15 to D             | P22                       | P21                           |               | P20                       |
|              | Port 2      |               | F2/ :          | F20               | <u>: F23</u>         |                          | W FZ                    | <u> </u>                  |                               |               | FZU                       |
| P2           |             | 06H           |                |                   | Input mode           |                          | tch register            | cleared to (              | <u> </u>                      |               | $\rightarrow$             |
|              | Register    |               |                |                   | mparmout             |                          | th D23 to D1            |                           | 1                             | $\leq$        |                           |
|              |             |               | P37            | P36               |                      | R34                      | P33                     | P32                       | P3,1-                         | <del>\</del>  | P30                       |
|              | Port 3      |               | ·              |                   | •                    |                          | ₹/√/                    |                           | 70/                           | )).           |                           |
| Р3           | Register    | 07H           |                |                   | Input mode           | (output la               | tch register            | cleared to                | W TO                          | $\mathcal{T}$ |                           |
|              |             |               |                |                   |                      | shared wi                | th A15 to A             | 8                         |                               |               |                           |
|              |             |               | P47            | P46               | P4Ĵ (                | P44                      | P43                     | P42                       | ) P41                         |               | P40                       |
| P4           | Port 4      | 0СН           |                |                   |                      | \                        | R/W                     | $\sim$ $\sim$             |                               |               |                           |
| F4           | Register    | ОСП           |                |                   | Input mode           | (output la               | tch register            | cleared to (              | ))                            |               |                           |
|              |             |               |                |                   |                      | shared w                 | ith A7 to A0            | ( ) )                     |                               |               |                           |
|              |             |               | P57            | P56 <             | P55                  | P54                      | P53                     | P52                       | P51                           | <u> </u>      | P50                       |
| P5           | Port 5      | 0DH           |                |                   |                      | $\overline{}$            | R/W                     | \                         | <del>.</del>                  |               |                           |
| P5           | Register    | חסט           | Shared with SI |                   | put mode (se         |                          |                         | thCharadia                |                               |               | o 1) (Note 1)             |
|              |             |               | SCLK2/CTS2     | INTO              | WAIT                 | BUSAK                    | BUSRQ                   |                           | WR                            | Tunon         | RD                        |
|              |             |               |                |                   |                      |                          | .: P63                  | P62                       | P61                           |               | P60                       |
| 200          | Port 6      | 4011          | ( (            |                   |                      |                          |                         |                           | R/W                           |               |                           |
| P6           | Register    | 12H           |                |                   |                      | (6)                      |                         |                           | e (set to 1) (N               |               |                           |
|              |             |               | (0)            |                   | <                    |                          | √Shared wi<br>CS3       | thShar <u>ed w</u><br>CS2 | rith Shar <u>ed w</u><br>CS 1 | /ithSh        | nar <u>ed with</u><br>CS0 |
|              |             |               | TVQ)           |                   | P75                  | P74                      | P73                     | P72                       | P71                           |               | P70                       |
|              | Port 7      |               |                | ^                 | ((//                 | $\langle \wedge \rangle$ |                         | R/W                       |                               |               |                           |
| P7           | Register    | (3H /         |                |                   |                      |                          |                         |                           | r cleared to (                |               |                           |
|              | i itegistei |               | 1              |                   | Shared with TO7/INT4 | Shared with TO5          | thShared wi             |                           |                               |               | nared with<br>TI0/INT1    |
|              |             |               | P87            | P86               | P85                  | P84                      | P83                     | P82                       | P81                           |               | P80                       |
|              | Port/8      |               |                |                   |                      | *                        | R/W                     |                           |                               |               |                           |
| P8           |             | 18H           |                |                   | Inp                  | ut mode (s               | et to 1/pulle           | d up)                     |                               |               |                           |
|              | Register    |               | Shared with SI | jared wit         | hShared with         | Shared wit               | hShared wi              | thShared w                | ith Shared w                  |               |                           |
|              |             | $\overline{}$ | RxD2           | P96               | SCLK1/CTS1<br>P95    | P94                      | : P93                   | SCLK0/C                   | rso: RxD0<br>P91              | ÷             | TxD0<br>P90               |
| $\wedge$     |             | //            |                | 190               | : 195                | : P94                    | : P93<br>R/W            | ; P92                     | : 191                         | :-            | P90                       |
| P9           | Port9       | 19H           |                | $\rightarrow$     | Innut                | mode (ou                 | tput latch re           | agister clear             | ed to 0)                      |               |                           |
|              | Register    |               |                |                   | hShared with         | Shared wi                | hShared wi              |                           | ithShared w                   |               |                           |
| 1            |             |               |                | <u> FÓA/TOB</u>   | TIB/INT8             | TIA/INT7                 | TO9                     | TO8                       | TI9/INT                       |               | TI8/INT5                  |
|              |             |               | PA7            | PA6               | PA5                  | PA4                      | . PA3                   | PA2                       | PA1                           |               | PA0                       |
| <b>.</b> . ` | Port A      | 45            | <b>—</b>       |                   |                      | 1                        | R                       |                           |                               |               |                           |
| PA           | Register    | 1EH           | Shared with SI | aarad!±           | hicharad             |                          | ut-only<br>ភេទិhared wi | thehanad                  | ith Charad                    | i+bšc b       | arad with                 |
|              |             |               | AN7            | nared with<br>AN6 | nShared with<br>AN5  | Shared will              | :AN4/                   | Shared w                  | ith Shared w<br>AN1           | ıtnən         | ared with<br>AN0          |
|              | <u> </u>    |               | / "" /         | , 10              | : '113               | : '\\                    | ADTRG                   | : ~112                    | : 🖂                           | :             | ,                         |

Note 1: When P5<P50> is cleared to 0 with P50 set as an  $\overline{RD}$  pin (P5FC<P50> = 1 or TMP95C265), the P50  $\overline{RD}$  signal is still output even when the internal address area is accessed (for PSRAM).

Note 2: Only the <P62> post-reset initial value differs according to the EA pin setting.

|                           | EA =<br>low level | EA =<br>high level |
|---------------------------|-------------------|--------------------|
| <p62> initial value</p62> | 0                 | 1                  |

## (2) Input/Output Port Control (1/2)

|        |          |             |            |                   |                                              |            |                                               | $\sim$                                        |                 |         |
|--------|----------|-------------|------------|-------------------|----------------------------------------------|------------|-----------------------------------------------|-----------------------------------------------|-----------------|---------|
| Symbol | Name     | Address     | 7          | 6                 | 5                                            | 4          | 3                                             | 2                                             | 1               | 0       |
|        | Port 0   |             | P07C       | P06C              | P05C                                         | P04C       | P03C                                          | P02C                                          | P01C            | P00C    |
| P0CR   |          | 02H         |            |                   |                                              | V          | V                                             |                                               | ) \             |         |
| PUCK   | Control  | (RMW        | 0          | 0                 | 0                                            | 0          | 0                                             |                                               | 0               | 0       |
|        | Register | prohibited) |            |                   |                                              | 0: IN      | 1: OUT                                        |                                               |                 |         |
|        | Port 1   |             | P17C       | P16C              | P15C                                         | P14C       | P13C                                          | Y P12C                                        | : P11C          | P10C    |
| P1CR   | Control  | 04H         |            |                   | _                                            | V          | v $\nearrow$                                  |                                               |                 |         |
| FICK   |          | (RMW        | 0 :        | 0                 | 0                                            | 0          | <u>: (                                   </u> | ) > 0                                         | 0               | 0       |
|        | Register | prohibited) |            |                   |                                              | 0: IN      | 1: 007                                        | <i>)</i>                                      |                 |         |
|        | Port 1   |             | P17F       | P16F              | P15F                                         | P14F (     | : P13F                                        | P12F                                          | P11F            | P10F    |
| P1FC   | Function | 05H         |            |                   |                                              | ∠A         | V >                                           |                                               | 1               |         |
| 7110   |          | (RMW        | 0          | 0                 | 0                                            | 9          | 0                                             | 0                                             | $\rightarrow$ 0 | 0       |
|        | Register | prohibited) |            |                   | 0: PORT                                      | . 11//     | 15 to D8 (P1                                  | CR = 00H)                                     |                 | -       |
|        | Port 2   |             | P27C       | P26C              | P25C                                         | P24Ç       | <u>;)</u> ) P23C                              | P22C\                                         | ) P21C          | P20C    |
| P2CR   | Control  | 08H         |            |                   | . (                                          | $\sim\sim$ | <u>v</u>                                      |                                               | 70///           |         |
| 1201   | l        | (RMW        | 0          | 0                 | 0 1                                          | (0)        | 0                                             |                                               |                 | 0       |
|        | Register | prohibited) |            |                   | . (                                          | 0: (N      | 1: OUT                                        |                                               | <u> </u>        |         |
|        | Port 2   |             | P27F       | P26F              | P25F                                         | R24F       | P23F                                          | P22F)                                         | P21F            | P20F    |
| P2FC   | Function | 09H         |            |                   |                                              | V          | . //                                          | $\mathcal{L}$                                 |                 | •       |
| 1210   |          | (RMW        | 0 :        | 0                 | 1 0                                          | 0          | <u>:</u> q(/                                  | <u>;/                                    </u> | 0               | 0       |
|        | Register | prohibited) |            |                   | 0: PORT                                      |            | 23 to A16 (P                                  | . /                                           |                 |         |
|        | Port 3   |             | P37C       | P36C              | P35¢                                         | P34C/      |                                               | P32C                                          | P31C            | P30C    |
| P3CR   | Control  | 0AH         |            |                   |                                              | _          | <u>v</u>                                      |                                               |                 |         |
| 1 JCIN |          | (RMW        | 0 :        | (0                | . 0                                          | 0          | : 0//                                         | . 0                                           | . 0             | 0       |
|        | Register | prohibited) |            |                   | <u>) )                                  </u> | 0: IN      | 1:001                                         |                                               |                 |         |
|        | Port 3   |             | P37F       | P36F              | P35F                                         | P34F       | P33F                                          | P32F                                          | P31F            | P30F    |
| P3FC   | Function | 0BH         | ((         | $\longrightarrow$ |                                              | · // V     | <u>V</u>                                      |                                               |                 |         |
|        | Register | (RMW        | 0          |                   | 0                                            | 10         | <u> </u>                                      | 0                                             | . 0             | 0       |
|        | Register | prohibited) | -(n)       |                   | 0: PORT                                      |            | 15 to A8 (P3                                  | •                                             | •               |         |
|        | Port 4   |             | P47C       | P46C              | P45C                                         | P44C       | P43C                                          | P42C                                          | P41C            | P40C    |
| P4CR   | Control  | 0ÉH         |            | /                 | $-(\Omega)$                                  | V          |                                               | :                                             |                 |         |
|        |          | (RIVIW      |            | 0 <               | . \0//                                       | ) ) 0      | 0                                             | 0                                             | 0               | 0       |
|        | Register | prohibited) |            |                   |                                              | 0: IN      | 1: OUT                                        | : _                                           | : _             |         |
|        | Port 4   |             | P47F :     | P46F              | . P45F                                       | P44F       | P43F                                          | P42F                                          | : P41F          | P40F    |
| P4FC   | Function | 0FH         | $\searrow$ |                   |                                              | . V        | :                                             | : .                                           | :               |         |
| •      | Register | (RMW        | 0 :        | 0                 | 0                                            | 0          | : 0                                           | . 0                                           | : 0             | 0       |
|        | Register | prohibited) | ·          | ^                 | 0) PORT                                      | :          | 47 to A0 (P4                                  | : '                                           |                 |         |
|        | Port 5   |             | P57C       | P56C              | P55C                                         | P54C       | : P53C                                        | : P52C                                        |                 |         |
| P5CR   | Control  | 10H         | <u> </u>   | 1/                | <u> </u>                                     |            |                                               |                                               | <u> </u>        |         |
|        | Register | RMW         | 0 :        | 10                | 0                                            | 0          | <u> </u>                                      | 0                                             |                 |         |
|        | "calores | prohibited) |            | $\rightarrow$     | 0: IN                                        | 1: OUT     |                                               |                                               | <u> </u>        |         |
|        | 7/       | ( (         | P57k       | $\mathcal{T}$     |                                              | P54F       | P53F                                          | P52F                                          | P51F            | P50F    |
|        | Port 5   |             | W          | <u> </u>          | <u>:</u>                                     |            |                                               | . W                                           | •               |         |
| P5FC   | Function | 11H         | ( O        |                   | :                                            | 0          | 0                                             | 0                                             | 0               | 0       |
|        | Register |             | 0: PORT    |                   | :                                            | 0: PORT    | 0: PORT                                       | 0: PORT                                       | 0: PORT         | 0: PORT |
|        | -        | (RMW        | 1: SCLK2   |                   |                                              | 1: BUSAK   | 1: BUSRQ                                      | 1: HWR                                        | 1: WR           | 1: RD   |
|        |          | prohibited) | /CTS2      |                   | :                                            |            |                                               | <u>:</u>                                      | <u>:</u>        |         |

Note: In the external ROM version of TMP95C265, port 0 functions as the data bus, port 3 and port 4 as the address bus, and pins P50 and P51 as the RD and WR signal output pins respectively, regardless of the P0CR, P3CR, P3FC, P4CR, P4FC, and P5FC<P50F>, <P51F> settings.

## Input/Output Port Control (2/2)

| Symbol | Name     | Address            | 7             | 6          | 5        | 4                                       | 3              | 2           | 1        | 0            |
|--------|----------|--------------------|---------------|------------|----------|-----------------------------------------|----------------|-------------|----------|--------------|
|        |          |                    |               |            |          |                                         | P63F           | . P62F      | P61F     | . P60F       |
|        | Port 6   |                    |               |            |          |                                         |                |             | v)       |              |
| P6FC   | Function | 15H                |               |            |          | <u> </u>                                | 0              | 0           | 0        | 0            |
|        | Register | (RMW               |               |            |          | :                                       | 0: PORT        | (0:/PORT    | 0: PORT  | 0: POR       |
|        |          | prohibited)        |               |            |          |                                         | 1: CS3         | $\sim$      | 1: CS1   | 1: CS0       |
|        | Port 7   |                    |               |            | P75C     | P74C                                    | P73C           | P72C        | P71C     | P700         |
| P7CR   | Control  | 16H                |               |            |          |                                         |                | w >         |          |              |
| . ,    | Register | (RMW               |               |            | 0        | <u> </u>                                | 0              | <i>?)</i> 0 | 0        | 0            |
|        | Register | prohibited)        |               |            |          |                                         | 0:40           | 1: OUT      | . (      |              |
|        |          |                    |               |            | P75F     | P74F                                    |                | P72F        | P71F     |              |
|        | Port 7   |                    |               | <u> </u>   | 1        | N .                                     |                |             | M        |              |
| P7FC   | Function | 17H                |               |            | 0        | (0)/                                    |                | 0           | 0 >      |              |
|        | Register | (RMW               |               |            | 0: PORT  | 0: PORT                                 | /)             |             | 0. PORT  |              |
|        |          | prohibited)        |               |            | 1: TO7   | 1: 105                                  |                | 1:TO3       | 7.51Ø1// | <del>!</del> |
|        | Port 8   | 4411               | P87C          | P86C       | : P85C   | 1 1040                                  | P83C           | P82C        | P81e     | P800         |
| P8CR   | Control  | 1AH                |               | : 0        | 0        | · \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | <u>V</u>       |             | : 0      | : 0          |
|        | Register | (RMW               | 0             | 0          |          | <del> </del>                            | 1.015          | : 0)        | 0        | . 0          |
|        |          | prohibited)        |               | P86F       | P85F     | 0: IN                                   | 1: OUT<br>P83F | P82F        |          |              |
|        |          |                    |               | FOOF       | W 163F   | $\rightarrow$                           | • \ \          | W           |          | . F80F       |
|        | Port 8   | Port 8<br>Function |               | 0 <        | ( 0)     |                                         | 0              | 0           |          | 0            |
| P8FC   | Function |                    |               | 0: PORT    | 0: PORT  |                                         | 0: PORT        | 0: PORT     |          | 0: POR       |
|        | Register | (RMW               |               | 1: /TxD2   | 1: SCLK1 |                                         | 1: TxD1        | 1: SCLK0    |          | 1: TxD0      |
|        |          | prohibited)        |               |            | ) /CTS1  |                                         |                | /CTS0       |          |              |
|        |          | p. 0               |               | P96C       | P95C     | R94C                                    | P93C           | P92C        | P91C     | . P90C       |
|        | Port 9   | 1CH                | 7             |            |          |                                         | W              |             |          |              |
| P9CR   | Control  | (RMW               |               | 0          | 0        | (0)                                     | 0              | 0           | 0        | 0            |
|        | Register | prohibited)        |               |            | ^        | 0:4K                                    | 1:             | : OUT       |          |              |
|        |          |                    | TQS1/         |            |          | 111                                     | P93F           | P92F        |          |              |
|        | Port 9   |                    | 1 ("          | w/         |          | ) <sub>^</sub>                          |                | W           | :        | :            |
| P9FC   | Function | (10H)              | 0             | 0 🔿        |          |                                         | 0              | 0           |          | :            |
| 1310   | Register | (RMW               | 0: TOA        | 0: PORT    |          |                                         | 0: PORT        | 0: PORT     | :        | :            |
|        | Register | prohibited)        | 1: TOB        | 1: TOA/    |          |                                         | 1: TO9         | 1: TO8      |          |              |
|        |          |                    | $\rightarrow$ | : (IOB     |          | :                                       | :              | :           | :        | :            |
|        | $\sim$   | 2                  |               |            |          |                                         |                |             |          |              |
|        | 4        |                    |               | $\nearrow$ | ~        |                                         |                |             |          |              |
|        |          | $\overline{}$      |               | . [ [      |          |                                         |                |             |          |              |

## (3) Timer Control (1/4)

| Symbol   | Name            | Address        | 7                                      | 6                                            | 5                                                 | 4            | 3                             | : 2                                     | 1                   | 0             |
|----------|-----------------|----------------|----------------------------------------|----------------------------------------------|---------------------------------------------------|--------------|-------------------------------|-----------------------------------------|---------------------|---------------|
| 37111201 | Traine          | 714411033      | T7RUN                                  | T6RUN                                        | T5RUN                                             | T4RUN        | : T3RUN                       | : T2RUN                                 | T1RUN               | TORUN         |
|          |                 |                | .,,,,,,,,,                             |                                              |                                                   |              | •                             |                                         |                     |               |
|          | 8 bit Timer     |                | 0                                      | 0                                            | 0                                                 | . 0          | . 0                           | : 6                                     | ) Y 0               | 0             |
|          | Run             |                | 8-bit                                  | 8-bit                                        | 8-bit                                             | 8-bit        | 8-bit                         | 8-bit                                   | 8-bit               | 8-bit         |
| T8RUN    | Control         | 20H            | timer 7                                | timer 6                                      | timer 5                                           | timer 4      | timer 3                       | timer 2                                 | timer 1             | timer 0       |
|          | Register        |                |                                        | :                                            | :                                                 | :            | : \ \                         | : V / 1 1                               | :                   | 1:0: Stop and |
|          | Register        |                | clear                                  | clear                                        | clear                                             | clear        | clear                         | clear                                   | clear               | clear         |
|          |                 |                |                                        | 1: Count                                     | 1: Count                                          |              | 1: Count                      | 1: Count                                | 1: Count            | 1: Count      |
|          |                 |                | 1: Count                               | 1: Count                                     | Count                                             | 1: Count     |                               | TR4DE                                   |                     |               |
|          | Timer           |                |                                        |                                              |                                                   |              | TR6DE                         |                                         | TR2DE               | TRODE         |
|          | Register        |                |                                        | :                                            | <u> </u>                                          |              | 0                             | : 0                                     | W                   | . 0           |
|          | Double          |                |                                        |                                              | <u>:</u>                                          | :            | TREG6                         | : U<br>:TREG4                           | TREG2               | TREG0         |
| TRDC     | Buffer          | 21H            |                                        |                                              |                                                   |              | double                        | double                                  | double              | double        |
|          | Control         | 2111           |                                        |                                              |                                                   | (O/          | buffer                        | buffer                                  | buffer              | buffer        |
|          | Register        |                |                                        |                                              |                                                   | (\//         | 0: Disable                    | 0: Disable                              | 0: Disable          | 0: Disable    |
|          | Register        |                |                                        |                                              |                                                   |              | - /                           | : ' ^                                   | 1: Enable           | 1: Enable     |
|          |                 | 22H            |                                        | <u>.                                    </u> | . (                                               |              | -                             |                                         | (90)                |               |
| TREG0    | 8 bit Timer     | (RMW           |                                        |                                              |                                                   | V            | V                             |                                         | $\rightarrow$       |               |
|          | Register 0      | prohibited)    |                                        |                                              | 4(                                                | Unde         |                               |                                         |                     |               |
|          |                 | 23H            |                                        |                                              |                                                   | Volide       |                               | $\sim$                                  |                     |               |
| TREG1    | 8 bit Timer     | (RMW           |                                        |                                              |                                                   | V            | <u> </u>                      | 77/\                                    |                     |               |
| 111201   | Register 1      | prohibited)    |                                        |                                              | <del>/(                                    </del> | Unde         |                               | $\overline{}$                           |                     |               |
|          |                 | prombitedy     | T01M1                                  | T01M0                                        | PWM01                                             | : PWM00      | $\overline{}$                 | ₹1CLK0                                  | T0CLK1              | T0CLK0        |
|          |                 |                | 1011011                                | . 1011010                                    |                                                   | : 1 V/V/JOO  | ( - (                         | ······································· | · TOCERT            | · TOCERO      |
|          | 8 bit Timer     |                | 0                                      | 0                                            | 0                                                 | 0 N          | . 0                           | : 0                                     | . 0                 | 0             |
| T01      | 0, 1            |                |                                        | . //                                         | <del>: \                                   </del> |              | Timer/1 inp                   |                                         | Timer 0 ing         |               |
| MOD      | Mode            | 24H            | Timer 0, 1 o<br>mode setti             |                                              | PWM0 cycl<br>00: Don'                             |              | selection                     | out clock                               | selection           | Jul Clock     |
| IVIOD    | Control         |                | 00: 8 b                                |                                              | 00: Don<br>01: 26 –                               |              | 00: TO0                       | TRG                                     | 00: TIO i           | nput          |
|          | Register        |                | 01: 16 b                               | t timer                                      | 10: 27 –                                          | ( )          | 01: φT1                       |                                         | 01: φT1             |               |
|          |                 |                | 10: 8b                                 |                                              | 11: 2 <sup>8</sup> –                              |              | 10: øT16                      |                                         | 10: <i>ϕ</i> T4     |               |
|          |                 |                |                                        | FF3C0                                        | :<br>: FEQUE :                                    | FF3IS        | : 11: φT25                    |                                         | 11: øT10            |               |
|          |                 |                | FF3C1                                  |                                              | FF3IE                                             |              | FF1C1                         | FF1C0                                   | FF1IE               | FF1IS         |
|          | O la la Tima an |                | V V                                    | <u>v</u> )                                   |                                                   | W            |                               | <u>N</u>                                | :                   | vw            |
|          | 8 bit Timer     | //             | $\rightarrow$                          | 1                                            | 0                                                 | 2 0          | 1                             | <u> </u>                                | 0                   | 0             |
| T02      | 0, 2            | /25H           | 00: Inv                                |                                              | TFF3                                              | 0) Inversion |                               |                                         | TFF1                | 0: Inversion  |
| FFCR     | Flip-Flop       |                | 01: Set                                | ar TFF3                                      | inversion                                         | by timer     | 01: Set                       |                                         | inversion           | by timer      |
|          | Control         | /              |                                        | n't care                                     | control                                           | 2            | 11. Dor                       |                                         | control             | 0             |
|          | Register        |                | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |                                              |                                                   | 1: Inversion | :                             |                                         | 0: Disable          | 1: Inversion  |
|          | ^               | $\wedge$       |                                        |                                              | 1: Enable                                         | by timer     |                               |                                         | 1: Enable           | by timer      |
|          |                 | <u> </u>       |                                        |                                              |                                                   | 3            | <u> </u>                      |                                         | <u>:</u>            | 1             |
|          | 8 bit Timer     | 26H            |                                        | $\rightarrow$                                |                                                   |              |                               |                                         |                     |               |
| TREG2    | Register 2      | (RMW           |                                        | $\sim$                                       |                                                   | V            | V                             |                                         |                     |               |
| _        | (               | prohibited)    |                                        |                                              |                                                   | Unde         |                               |                                         |                     |               |
|          | 8 bit Timer     | ) <u>)</u> 27H |                                        |                                              |                                                   |              | -                             |                                         |                     |               |
| TREG3    | Register 3      | (RMW           | $\Rightarrow$ ((                       | // ,                                         |                                                   |              | V                             |                                         |                     |               |
|          | rtogister s     | prohibited)    |                                        |                                              | •                                                 | Unde         |                               |                                         |                     |               |
| //       |                 | · `            | T23M1                                  |                                              | PWM21                                             | PWM20        | T3CLK1                        | T3CLK0                                  | T2CLK1              | T2CLK0        |
|          | 8 bit Timer     |                |                                        |                                              |                                                   | R/           |                               | _                                       |                     |               |
|          | 2, 3            |                | 0 \                                    | 0                                            | 0                                                 | 0            | 0                             | 0                                       | 0                   | 0             |
| T23      | Mode            | 28H            | Timer 2, 3                             | perating                                     | PWM2 cycle                                        | e selection  | Timer 3 inp                   | out clock                               | Timer 2 inp         | out clock     |
| MOD      | Control         | 2011           | mode setti                             |                                              | 00: Don'                                          |              | selection                     |                                         | selection           |               |
|          |                 |                | 00: 8b                                 |                                              | 01: 2 <sup>6</sup> –                              |              | 00: TO2                       | TRG                                     | 00: Don             | 't care       |
|          | Register        |                | 01: 16 b<br>10: 8 b                    |                                              | 10: 27 –                                          |              | 01: φT1<br>10: φT16           | ;                                       | 01: φT1<br>10: φT4  |               |
|          |                 |                | 10. 8b                                 | it PWM                                       | 11: 28 –                                          | 1            | 10: φ116<br>11: φ <b>T2</b> 5 | ,<br>56                                 | 10: φ14<br>11: φT10 | 6             |
|          |                 |                |                                        |                                              |                                                   |              | ψ ι Ζ .                       | · •                                     | - 11. Ψ11           | *             |

## Timer Control (2/4)

| Symbol  | Name            | Address             | 7                       | 6                                             | . 5                                              | 4             | 3                 | : \2          | 1                                       | . 0           |
|---------|-----------------|---------------------|-------------------------|-----------------------------------------------|--------------------------------------------------|---------------|-------------------|---------------|-----------------------------------------|---------------|
| Зуппьог | Ivaille         | 29H                 | , ,                     |                                               | : 3                                              | <u>: 4</u>    | <u>: 3</u>        | -             | <u> </u>                                | : 0           |
| TREG4   | 8 bit Timer     | (RMW                |                         |                                               |                                                  |               | W                 |               |                                         |               |
|         | Register4       | prohibited)         |                         |                                               |                                                  |               | efined            |               | $\mathcal{I}$                           |               |
|         | a = :           | 2AH                 |                         |                                               |                                                  | J             | _                 |               |                                         |               |
| TREG5   | 8 bit Timer     | (RMW                |                         |                                               |                                                  |               | w 🔨               | ((// \)       |                                         |               |
|         | Register5       | prohibited)         |                         |                                               |                                                  | Und           | efined            |               |                                         |               |
|         |                 |                     | T45M1                   | T45M0                                         | PWM41                                            | PWM40         | : T5CLK           | 1 : T5CLK0    | T4CLK1                                  | T4CLK0        |
|         | 8 bit Timer     |                     |                         |                                               |                                                  | F             | ww (              |               |                                         |               |
|         | 4, 5            |                     | 0                       | 0                                             | 0                                                | 0             | 0                 | <u> </u>      | 0                                       | 0             |
| T45     | Mode            | 2BH                 | Timer 4, 5 c            |                                               | PWM4 cycl                                        |               |                   | input clock   | Timer 4 in                              | out clock     |
| MOD     | Control         |                     | mode settir<br>00: 8 bi |                                               | 00: Don                                          |               | selectio          | n)<br>O4TRG   | selection<br>00: TI4 i                  | pput          |
|         | Register        |                     | 00: 8 bi                |                                               | 01: 2 <sup>6</sup> – 10: 2 <sup>7</sup> –        |               | 01; φ             |               | 00.1141<br>01.3[1                       | riput         |
|         |                 |                     | 10: 8 bi<br>11: 8 bi    |                                               | 11: 28 –                                         | / / 7         | / 10: φ           | T16 /         | 10: \$14                                |               |
|         |                 |                     |                         | FF7C0                                         | FEZIE                                            | FF7IS         | ∷) 11: φ<br>FF5C1 | T256<br>FF5C0 | 11. \$\(\frac{1}{2}\)                   | FF5IS         |
|         |                 |                     | FF7C1 V                 |                                               | FF7IE                                            | W             | - rrsc            | W             | 1 / //                                  | : FF515<br>VW |
|         | 8 bit Timer     |                     | 1 :                     | v 1                                           | 0                                                | 0             | 1                 | ···           |                                         | : 0           |
|         | 4, 6            |                     | 00: Inve                |                                               | TFF7                                             | 0.            | <del>-</del>      | Invert IFF5   | TFF5                                    | 0:            |
| T46     | Flip-Flop       | 2CH                 | 00: IIIV                |                                               | inversion                                        | Inversion     |                   | Set TFF5      | inversion                               | Linversion    |
| FFCR    | Control         |                     | 10: Cle                 |                                               | control                                          | by timer 6    | 10/2              | Clear TFF5    | control                                 | by timer 4    |
|         | Register        |                     | 11: Do                  | n't care                                      | 0: Disable                                       | y: `          | 1(:               | Don't care    | 0: Disable                              | 1:            |
|         |                 |                     |                         |                                               | 1: Enable                                        | Inversion     |                   | $(\bigcirc)$  | 1: Enable                               | Inversion     |
|         |                 |                     |                         |                                               |                                                  | by timer 1    |                   |               | İ                                       | by timer 5    |
|         | 8 bit Timer     | 2DH                 |                         |                                               |                                                  |               |                   | 1             |                                         |               |
| TREG6   | Register6       | (RMW                |                         | -(                                            | <del>//                                   </del> |               | W                 |               |                                         |               |
|         |                 | prohibited)         |                         |                                               | <i>))</i>                                        | Und           | efined /          | <u> </u>      |                                         |               |
| TREG7   | 8 bit Timer     | 2EH                 |                         | $\nearrow$                                    |                                                  | $\overline{}$ | _ ~               |               |                                         |               |
| I REG / | Register7       | (RMW<br>prohibited) |                         | $\left( \begin{array}{c} \end{array} \right)$ |                                                  | $\overline{}$ | W<br>efined       |               |                                         |               |
|         |                 | prombitedy          | T67M1                   | T67M0                                         | PWM61                                            | PWM60         | T7CLK             | 1 T7CLK0      | T6CLK1                                  | T6CLK0        |
|         |                 |                     |                         | <u> </u>                                      |                                                  |               | Z/W               |               | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | · rocento     |
|         | 8 bit Timer     |                     | 0/                      | ) ) 0                                         | 0                                                | (0)           | 0                 | . 0           | 0                                       | 0             |
| T67     | 6, 7            | 25/1                | Timer 6, 7 c            | perating                                      | PWM6 cycl                                        | e selection   | Timer 7           | input clock   | Timer 6 in                              | out clock     |
| MOD     | Mode<br>Control | 2FH                 | mode settir             | ng <                                          | 00; Døn                                          |               | selectio          |               | selection                               |               |
|         | Register        |                     | 00: 8 bi<br>01: 16 bi   |                                               | 01: 26 =                                         |               |                   | O6TRG         | 00: Don<br>01: ∉T1                      | 't care       |
|         | Register        |                     | 10: 8 bi                | t PPG                                         | 10: 2 <sup>7</sup> –                             |               | 01: φ<br>10: φ    |               | 10: φT4                                 |               |
|         |                 |                     | 11: 8 bi                | t PWM                                         | 11.207                                           | ı             | <u>11: φ</u>      |               | 11: ¢T1                                 |               |
|         | 16 bit <        | → 30H               |                         |                                               |                                                  |               | -                 |               |                                         |               |
| TREG8L  | Timer           | (RMW                |                         |                                               | $\overline{}$                                    |               | W                 |               |                                         |               |
|         | Register8L      |                     |                         | .()                                           |                                                  | Und           | efined            |               |                                         |               |
|         | 16 bit          | 31H                 | 4                       | 91                                            |                                                  |               | -                 |               |                                         |               |
| TREG8H  |                 | ) (RMW              |                         | <del>-///</del>                               |                                                  |               | W                 |               |                                         |               |
|         | Register8H      | prohibited)         | > (C                    | 1/ ~                                          |                                                  | Und           | efined            |               |                                         |               |
|         | 16 bit          | 32H (               | ()/                     |                                               |                                                  |               | -                 |               |                                         |               |
| TREG9L  |                 | (RMW                | / /                     |                                               |                                                  |               | W                 |               |                                         |               |
|         | Register9L      | prohibited)         |                         |                                               |                                                  | Und           | efined            |               |                                         |               |
|         | 16 bit          | 33H                 | $\rightarrow$           |                                               |                                                  |               | _                 |               |                                         |               |
| TREG9H  |                 | (RMW                |                         |                                               |                                                  |               | W                 |               |                                         |               |
| 1       | Register9H      | prohibited)         |                         |                                               |                                                  | Und           | efined            |               |                                         |               |

## Timer Control (3/4)

| Symbol   | Name         | Address    | 7                                                | 6                           | . 5                                              | . 4               | . 3          | : \                               | 1                                            | 0             |
|----------|--------------|------------|--------------------------------------------------|-----------------------------|--------------------------------------------------|-------------------|--------------|-----------------------------------|----------------------------------------------|---------------|
| Symbol   | Name         | Address    | <del>-                                    </del> | <u>: 0 </u>                 | : э                                              | : 4               | ; <u> </u>   | : <b>x</b>                        | <u>:                                    </u> | <u>: U </u>   |
| CAP1L    | Capture      | 34H        |                                                  |                             |                                                  |                   | <u> </u>     | $\overline{}$                     |                                              |               |
| CAFIL    | Register1L   | 3411       |                                                  |                             |                                                  |                   | R<br>C' I    |                                   | <del>)</del> }                               |               |
|          | _            |            |                                                  |                             |                                                  | Unde              | fined        |                                   |                                              |               |
|          | Capture      |            |                                                  |                             |                                                  |                   |              | $\langle \gamma \rangle_{\wedge}$ |                                              |               |
| CAP1H    | Register1H   | 35H        |                                                  |                             |                                                  |                   | R 🔨          | $\sim$                            |                                              |               |
|          | register iii |            |                                                  |                             |                                                  | Unde              | efined       |                                   |                                              |               |
|          | Cantura      |            |                                                  |                             |                                                  |                   | -            |                                   |                                              |               |
| CAP2L    | Capture      | 36H        |                                                  |                             |                                                  |                   | R (          | 15                                |                                              |               |
|          | Register2L   |            |                                                  |                             |                                                  | Unde              | efined       | J)                                |                                              |               |
|          | _            |            |                                                  |                             |                                                  |                   | 4            |                                   |                                              |               |
| CAP2H    | Capture      | 37H        |                                                  |                             |                                                  | $\wedge$          | R            |                                   |                                              |               |
| G (1 21) | Register2H   | 3711       |                                                  |                             |                                                  |                   | efined       |                                   | ~~(1)                                        | $\rightarrow$ |
|          |              |            | CAP2T9                                           | EQ9T9                       | : CAP1IN                                         |                   | : CAP12M0    | CLE                               | T8CLK1                                       | T8CLK0        |
|          |              |            |                                                  |                             | -:                                               | CAPTZIVIT         | CAPIZIVIO    | •                                 | COCLE                                        | TOCLEO        |
|          |              |            |                                                  | <u>W</u>                    | W                                                | - \               | :))          | R/W (                             | $\mathcal{L}$                                |               |
|          |              |            | 0                                                | 0                           | 1                                                | 0                 | <u> </u>     | , o                               | 7(/0/)/                                      | 0             |
|          | 16 bit       |            |                                                  |                             | 0:Software                                       |                   |              | Timer 8 up-                       |                                              | ut clock      |
|          | Timer 8      |            | 0: Trigger                                       |                             | capture                                          | 00: Disab         |              | counter                           | selection                                    |               |
| T8MOD    | Mode         | 38H        | 1: Trigger                                       | <sup>r</sup> Enable         | 1:Don/t (                                        | 01: TI8 ↑         |              | control                           | 00: TI8                                      |               |
|          | Control      |            | At loading                                       | At match                    | care                                             | 10:√18 ↑          | 118          | 0: Clear                          | 01: φT′                                      |               |
|          | Register     |            | of up-                                           | between                     |                                                  | 11: TFF1 '        | TFF1         | disabled: 1: Clear at             |                                              |               |
|          |              |            | counter                                          | :<br>up-counte              | - 7 ( //                                         | `                 | ((/          | match                             | 11: φT′                                      | Ю             |
|          |              |            | value to                                         | and TREG9                   |                                                  | Ý /               |              | with                              |                                              |               |
|          |              |            | CAP2                                             | (                           | 1 ( />                                           |                   |              | TREG9                             |                                              |               |
|          |              |            | TFF9C1                                           | TFF9C0                      | CAR2T8                                           | CAR1T8            | EQ9₹8        | EQ8T8                             | TFF8C1                                       | TFF8C0        |
|          |              |            | V 1113C1                                         |                             | <del>\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\</del> | $\overline{}$     | /W. )        | . 19010                           |                                              | . 111000<br>N |
|          |              |            | 1                                                | 1                           | :) 0                                             | : 0               | 0            | . 0                               | 1                                            | 1             |
|          | 16 bit       |            |                                                  | . //                        | <del>))                                   </del> |                   | · \          | : 0                               | •                                            |               |
|          | Timer 8      | 2011       | 00: Inver                                        |                             |                                                  |                   | sion trigger |                                   | 00: Inve                                     |               |
| T8FFCR   | Flip-Flop    | 39H        | 01: Set T<br>10: Clear                           |                             | į                                                | 0: Trigge         |              |                                   | 01: Set T                                    |               |
|          | Control      |            | 10: Clear                                        |                             |                                                  | 1: Trigge         |              |                                   | 10: Clea<br>11: Don'                         |               |
|          | Register     |            | 11. Don                                          | icare                       | At loading                                       | At loading        | :At match    | At match                          | 11. Don                                      | care          |
|          | itegiste:    |            | I ((7/                                           | $\wedge$                    | of up-                                           | of up-<br>counter | between      | between                           |                                              |               |
|          |              |            | \ \\/                                            | ))                          | value to_                                        | value to          | up-counter   | up-counter                        | :                                            |               |
|          |              |            |                                                  | /                           | CAP2                                             | CAP3              | and TREG9    | and TREG8                         | :                                            |               |
|          |              | //         | /                                                |                             |                                                  | <i>&gt;&gt;</i>   |              | -                                 | DBAEN                                        | DB8EN         |
|          |              |            | R/W                                              | :                           |                                                  |                   | :            | :                                 | R/W                                          |               |
|          | Timer 8/9    |            | 0                                                |                             |                                                  | :                 |              | 0                                 | 0                                            | 0             |
| T89CR    | Control      | ЗАН        | Note:                                            | //                          |                                                  | :                 | :            | Note:                             | TREGA                                        | TREG8         |
| IOJCR    |              | <b>ЭАП</b> | Always                                           |                             |                                                  | :                 |              | Always                            | double                                       | double        |
|          | Register     | 7          | fixed to 0.                                      | Ì Ì                         |                                                  |                   |              | fixed to 0.                       | buffer                                       | buffer        |
|          | Z/           | 1          | lixed to 0.                                      | _                           |                                                  | :                 |              | iixed to 0.                       |                                              | 0: Disable    |
|          | v            |            |                                                  |                             |                                                  |                   |              |                                   | 1: Enable                                    | 1: Enable     |
|          |              |            | PRRUN                                            | (A)                         | . T9RUN                                          | T8RUN             |              |                                   |                                              |               |
| $\wedge$ |              | ) )        | R/W                                              |                             | R/                                               | W                 |              | :                                 |                                              |               |
|          | 16 bit       |            | _ 0(                                             |                             | 0                                                | 0                 | :            | :                                 |                                              | :             |
|          | Timer        |            | Prescaler                                        |                             | 16-bit                                           | 16-bit            | •            |                                   |                                              | :             |
| T16RUN   | Run          | звн 🗸      | 0: Støp                                          | $: \mathcal{I} \mathcal{I}$ | timer 9                                          | timer 8           | :            | :                                 | :                                            | <u>:</u>      |
|          | Control      |            | and                                              |                             | 0: Stop                                          | 0: Stop           |              |                                   |                                              | :             |
|          | Register     |            | clear                                            |                             | and                                              | and               |              |                                   |                                              | :             |
|          | _            |            | 11. Caugh                                        |                             |                                                  | :                 | :            | :                                 | :                                            | :             |
|          | $\searrow$   |            | 1: Count                                         | :                           | clear                                            | clear<br>1: Count | :            | :                                 | :                                            | :             |

## Timer Control (4/4)

| Cumphal | Name           | A d duoss      | 7           | 6            | . 5                        | . 4                 | 3           | : 2                              | 1                                                | . 0           |       |
|---------|----------------|----------------|-------------|--------------|----------------------------|---------------------|-------------|----------------------------------|--------------------------------------------------|---------------|-------|
| Symbol  | Name<br>16 bit | Address<br>40H | /           | : 6          | : 5                        | : 4                 | : 3         | : X                              | <u>:                                      </u>   | <u>: U</u>    |       |
| TREGAL  |                | (RMW           |             |              |                            |                     | <u>-</u>    | -(                               |                                                  |               |       |
| INLUAL  | RegisterAL     | prohibited)    |             |              |                            | ·-                  | -           | _//                              | <del>)</del>                                     |               |       |
|         | 16 bit         | 41H            |             |              |                            | Unde                |             |                                  | <del>/                                    </del> |               |       |
| TDECALL |                |                |             |              |                            | -                   |             | $\frac{1}{1}$                    |                                                  |               |       |
| TREGAH  |                | (RMW           |             |              |                            | V                   |             | $\langle \vee / \rangle \rangle$ |                                                  |               |       |
|         | RegisterAH     |                |             |              |                            | Unde                | fined       |                                  |                                                  |               |       |
|         | 16 bit         | 42H            |             |              |                            | -                   | - (         | $\overline{}$                    |                                                  |               |       |
| TREGBL  |                | (RMW           |             |              |                            | V                   | - / /       | <del>)</del>                     |                                                  |               |       |
|         | RegisterBL     | prohibited)    |             |              |                            | Unde                | fined       |                                  |                                                  |               |       |
|         | 16 bit         | 43H            |             |              |                            |                     |             |                                  | $\overline{}$                                    |               |       |
| TREGBH  |                | (RMW           |             |              |                            |                     |             |                                  | 41                                               | $\rightarrow$ |       |
|         | RegisterBH     | prohibited)    |             |              |                            | Unde                | fined       |                                  | $\triangle$                                      |               |       |
|         | Capture        |                |             |              |                            | -(O)                | 2 \         |                                  |                                                  |               |       |
| CAP3L   | Register3L     | 44H            |             |              |                            | _ \ v / ·           | ?))         | $\sim$ ((                        |                                                  |               |       |
|         | Registers      |                |             |              |                            | Unde                | fined       |                                  | 70/))                                            |               |       |
|         | Capture        |                |             |              |                            |                     | _           |                                  | 90/                                              |               |       |
| CAP3H   | Register3H     | 45H            |             |              |                            | , ( ) l             | ?           |                                  | $\searrow$                                       |               |       |
|         | Registersii    |                |             |              | 4(                         | Unde                | fined       |                                  |                                                  |               |       |
|         | Capture        |                |             |              |                            |                     |             |                                  |                                                  |               |       |
| CAP4L   | Register4L     | 46H            |             |              |                            | \\ \ F              | ₹ (~        | $\sim$                           |                                                  |               |       |
|         | Register4L     |                |             |              | $\mathcal{A}(\mathcal{A})$ | Unde                | fined (/    | Z                                |                                                  |               |       |
|         | Canataina      |                |             |              |                            | <u> </u>            |             |                                  |                                                  |               |       |
| CAP4H   | Capture        | 47H            |             |              |                            | //i                 | 3           |                                  |                                                  |               |       |
|         | Register4H     |                |             |              |                            | Unde                | fined       |                                  |                                                  |               |       |
|         |                |                | CAP4TB      | EQBTB        | CAP3IN                     | CAP34M1             | CAP34M0     | CLE                              | T9CLK1                                           | T9Cl          | LK0   |
|         |                |                | R/          | w            | )) w                       |                     |             | R/W                              |                                                  |               |       |
|         |                |                | 0           | <u></u>      | 1                          | . 0                 | . 0         | . 0                              | 0                                                | . 0           | ,     |
|         | 16 bit         |                | TEER invers | sion trigger | 0.Software                 | Capture tim         | ina         | :Timer 9 up-                     | Timer 8 in                                       | out clock     | <br>k |
|         | Timer 9        |                | 0: Trigger  |              | capture                    | 00: Disab           |             | counter                          | selection                                        |               |       |
| т9МОД   |                | 4011           | 1: Trigger  |              | 1:Don't                    | 01: TIA 1           |             | control                          | 00: T                                            | IA input      | :     |
| ISIVIOD | Control        | 48H            | At loading  | At match     | care 🗸                     | 10: TIA             |             | 0:Clear                          | 01: φ                                            |               |       |
|         |                |                |             | between      |                            | 11: TFF1 1          | `TFF1↓      | disabled                         | 10: φ                                            |               |       |
|         | Register       |                | 1 . /       | up-counter   | (O)                        | 7                   |             | 1:Clear at                       | 11: ø                                            | T16           |       |
|         |                | //             | ) /         | and TREGB    | /                          | ))                  |             | match                            | :                                                |               |       |
|         |                |                | CAP4        |              |                            |                     |             | with                             |                                                  |               |       |
|         |                |                | G           |              |                            | :                   |             | TREGB                            | :                                                |               |       |
|         |                |                | TFFBC1      | TFFBC0       | CAP4TA                     | : CAP3TA            | EQBTA       | EQATA                            | TFFAC1                                           | TFFA          | 4C0   |
|         |                | ^              | v           | N            | <u> </u>                   | R/                  | W           |                                  | :                                                | W             |       |
|         | 16 bit         | 7              | 1           | 1            | 0                          | 0                   | 0           | 0                                | 1                                                | 1             |       |
|         | Timer 9        | 1              | 00: Inver   | t TFFB       | ~                          | TFFA inver          | ion trigger |                                  | 00: Inve                                         | rt TFFA       |       |
| TOFFCD  |                | 49H            | 01: Set T   | FFB (        |                            | 0: Trigge           |             |                                  | 01: Set                                          | ΓFFA          |       |
| ISFFCK  | Flip-Flop      |                | 10: Clear   | \ \          | :                          | 1: Trigge           |             |                                  | 10: Clea                                         |               |       |
|         | Control        | ))             | 11: Don'    | t care       | At loading                 | At loading          | At match    | At match                         | 11: Don                                          | 't care       |       |
|         | Register       |                | h (C        |              | of up-                     | of up-              | between     | between                          | :                                                |               |       |
|         |                | (              |             | ) )          | counter<br>value to        | counter<br>value to | :           | up-counter                       |                                                  |               |       |
| /       |                | \              |             |              | CAP4                       | CAP3                | :           | and TREGA                        | :                                                |               |       |
| //      |                |                | 1           | _            | •                          |                     |             |                                  | •                                                |               |       |

## (4) Serial Channel Control (1/2)

| Symbol      | Name                | Address       | 7           | 6             | 5                                            | 4           | 3                                     | 2                            | 1                                            | 0                           |
|-------------|---------------------|---------------|-------------|---------------|----------------------------------------------|-------------|---------------------------------------|------------------------------|----------------------------------------------|-----------------------------|
| ,           | Serial              |               | RB7         | RB6           | RB5                                          | RB4         | RB3                                   | RB2                          | RB1                                          | RB0                         |
| CCOBLIE     | Channel 0           | 4611          | TB7         | TB6           | TB5                                          | TB4         | TB3                                   |                              | RB1                                          | TB0                         |
| SC0BUF      | Buffer              | 4CH           |             |               |                                              | R (receive) | /W (send)                             |                              | <u>)                                    </u> |                             |
|             | Register            |               |             |               |                                              | Unde        |                                       |                              |                                              |                             |
|             |                     |               | RB8         | EVEN          | PE                                           | OERR        | PERR                                  | FÉRR                         | SCLKS                                        | IOC                         |
|             |                     |               | R           | :             | W                                            |             | red to 0 whe                          |                              |                                              | <u> </u>                    |
|             | Serial              |               |             | 0             | 0                                            | 0           | 0                                     | 0                            | 0                                            | 0                           |
|             | Channel 0           |               | Bit 8 of    | Parity        | Parity                                       | ļ <u>.</u>  | 1: Error                              | :.).7%                       | 0: SCLK0                                     | I/O interface<br>mode clock |
| SC0CR       | Control             | 4DH           | receive     | 0: Odd        | addition                                     | Overrun     | Parity                                | Framing                      | (_1 /                                        | selection                   |
|             | Register            |               | data        | 1: Even       | 0: Disable                                   | (           |                                       |                              | 1.000                                        | 0: Baud rate                |
|             |                     |               |             |               | 1: Enable                                    |             |                                       |                              | 1: SCLK0                                     | generator 1                 |
|             |                     |               |             |               |                                              |             |                                       |                              | $\mathcal{I}(\mathcal{I})$                   | 1: SCLK0 pin                |
|             |                     |               | TB8         | CTSE          | RXE                                          | Wu//        | SM1                                   | SM0                          | SC1                                          | input<br>SC0                |
|             |                     |               | 150         | : 0.52        | : 1012                                       | . (R/       |                                       | <b>SIII.0</b>                |                                              | . 500                       |
|             | Serial              |               | Undefined   | . 0           | 0 /                                          | 0           | 0                                     | : 0                          | (6//                                         | 0                           |
|             | Channel 0           |               | Bit 8 of    | Handshake     | Receive                                      | Wake-up     | Serial trans                          | fer mode                     | UART-mode cl                                 | ock selection               |
| SC0-<br>MOD | Mode                | 4EH           | send data   | function      | control                                      | function    | selection                             |                              | 00: TO2 trig                                 |                             |
| IVIOD       | Control             |               |             | 0:CTS         | 0: Disable                                   | 0: Disable  | 00: I/O inte                          | rface mode                   | 01: Baud ra                                  |                             |
|             | Register            |               |             | Disable       | 1: Enable                                    | 1:Enable    | 01: 7-bit U                           | ART mode                     | 10: Internal                                 | clock ø1                    |
|             |                     |               |             | 1:CTS         | 7( //                                        | `           | 10: 8-bit U                           | / \ \ \                      | 11: SCLK0 p                                  | in input                    |
|             |                     |               |             | Enable        |                                              | /           | : 11: 9-bit U                         |                              | (externa                                     |                             |
|             |                     |               | -           |               | BROCK1                                       | BROCKO      | BR0\$3                                | ₩R0S2                        | BR0S1                                        | BR0S0                       |
|             | Baud Rate           |               | R/W<br>0    |               | 0                                            | 0           | . 0 R/                                | w<br>: 0                     | 0                                            | 0                           |
|             | Generater           |               | Note:       |               | Baud rate o                                  |             | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | rate generate                | • •                                          |                             |
| BR0CR       | 0                   | 4FH           | Always      |               | input clock                                  | •           | : \ \ / /                             | 0000: Divide                 |                                              | etting                      |
|             | Control             |               | fixed to 0. |               | 00: <sub>Ø</sub> T0                          | (4/fc)      | . ~                                   | 0000: Divide<br>0001: Divide | -                                            | sion)                       |
|             | Register            |               |             |               | 01: φT2                                      | (16/fc)     |                                       | to to                        |                                              | ,                           |
|             |                     |               | \           |               | 10: <i>ϕ</i> T8                              |             |                                       | 1111: Divide                 | by 15                                        |                             |
|             |                     |               | 007         | A DDC         | 11: φT3                                      |             | ·                                     |                              |                                              | RB0                         |
|             | Serial<br>Channel 1 |               | RB7//       | RB6           | RB5 C                                        | RB4         | RB3                                   | RB2                          | RB1<br>RB1                                   | RB0<br>TB0                  |
| SC1BUF      | Buffer              | 50H           | 1 2         | 7 100         | 100                                          | (receive)   |                                       | : 102                        | : 101                                        | : 150                       |
|             | Register            |               |             |               |                                              | Unde        |                                       |                              |                                              |                             |
|             |                     |               | RB8         | EVEN          | RE                                           | OERR        | PERR                                  | FERR                         | SCLKS                                        | IOC                         |
|             |                     |               | R           | R/            | W                                            | R (clea     | red to 0 whe                          | n read)                      | R,                                           | w                           |
|             |                     |               |             | 0             | 0                                            | 0           | 0                                     | Ó                            | 0                                            | 0                           |
|             | Serial (            | $\rightarrow$ | Bit 8 of    | Parity        | Parity                                       |             | 1: Error                              |                              | 0: SCLK1                                     | .I/O                        |
|             | Channel 1           | <u> </u>      | receive     | 0: Odd        | addition                                     | Overrun     | Parity                                | Framing                      |                                              | interface<br>mode clock     |
| SC1CR       | Control             | 51H           | data        | 1: Even       | 0: Disable                                   | :           | :                                     | :                            |                                              | selection                   |
|             | Register            |               |             | $\mathcal{A}$ | 1: Enable                                    | :           | :                                     | :                            |                                              | 0: Baud rate                |
| $\wedge$    |                     | ))            |             |               | :                                            | :           | :                                     | :                            | ( \_)                                        | generato                    |
|             |                     |               | h (c        |               |                                              | :           |                                       |                              | :                                            | r 1<br>1: SCLK1 pin         |
| /           |                     | (             |             | . ))          | :                                            | :           |                                       | :                            | :<br>:                                       | input                       |
|             |                     | \             | TB8         | CTSE          | RXE                                          | WU          | SM1                                   | SM0                          | SC1                                          | SC0                         |
|             |                     |               |             |               |                                              | R/          | w                                     |                              |                                              |                             |
|             | Serial              |               | Undefined   | :             | 0                                            | 0           | 0                                     | 0                            | 0                                            | 0                           |
| SC1-        | Channel 1           |               | Bit 8 of    | Handshake     | Receive                                      | Wake-up     | Serial trans                          | fer mode                     | UART mode cl                                 |                             |
| MOD         | Mode                | 52H           | send data   | function      | control                                      | function    | selection                             | _                            | 00: TO2 trig                                 |                             |
|             | Control             |               |             | 0:CTS         | 0: Disable                                   | 0:Disable   |                                       | rface mode                   | generat                                      |                             |
|             | Register            |               |             | •             | 1: Enable                                    | 1:Enable    | 01: 7-bit U                           |                              | 10: Internal                                 | clock ø1                    |
|             |                     |               |             | 1:CTS         |                                              | :           | 10: 8-bit U                           |                              | 11: SCLK1 p<br>(externa                      |                             |
|             |                     |               | I           | Enable        | <u>:                                    </u> | <u>:</u>    | : 11: 9-bit U                         | 4KI mode                     | (GYCEITIC                                    | ai ciock)                   |

## Serial Channel Control (2/2)

| Symbol | Name          | Address                                 | 7                 | . 6       | 5                    | 4               | . 3         | 2                    | 1                          | 0                |
|--------|---------------|-----------------------------------------|-------------------|-----------|----------------------|-----------------|-------------|----------------------|----------------------------|------------------|
| ,      |               |                                         | _                 |           | BR1CK1               | BR1CK0          | BR1S3       | BR152                | BR1S1                      | BR1S0            |
|        |               |                                         | R/W               |           |                      |                 | F           | vw (                 | 1.5                        |                  |
|        | Baud Rate     |                                         | 0                 |           | 0                    | 0               | 0           | Q                    | )) o                       | 0                |
|        | Generater     |                                         | Always            | :         | Baud rate o          | enerator 1      | Bauc        | rate generat         | or 1 divisor s             | etting           |
| BR1CR  | 1             | 53H                                     | fixed to 0.       |           | input clock          | selection       | _           | (0000: Divid         |                            |                  |
|        | Control       |                                         |                   |           | 00: φT0              | (4/fc)          |             |                      | le by 1 (no di             | vision)          |
|        | Register      |                                         |                   |           | 01: φT2              | (16/fc)         | >           | to                   |                            | ,                |
|        |               |                                         |                   |           | 10: <i>ϕ</i> T8      | (64/fc)         |             | 1111: Divid          | le by 15                   |                  |
|        |               |                                         |                   |           | 11: φT3              | 2 (256/fc)      |             | <u> </u>             |                            |                  |
|        | Serial        |                                         | RB7               | : RB6     | RB5                  | : RB4           | RB3         | RB2                  |                            | RB0              |
| SC2BUF | Channel 2     | 54H                                     | TB7               | TB6       | TB5                  | TB4             | TB3         | TB2                  | RB1                        | TB0              |
|        | Buffen        |                                         |                   |           |                      |                 | /W (send)   |                      | ~~//                       | $\searrow$       |
|        | Register      |                                         |                   |           | •                    | Unde            |             |                      | 2                          |                  |
|        |               |                                         | RB8               | EVEN      | PE                   | OÉRR/           | PERR        | FERR                 | SCLKS>                     | IOC              |
|        |               |                                         | R                 | :         | <u>/W</u>            |                 | red to 0 wh | en read)             | : ///                      | ·W               |
|        |               |                                         |                   | 0         | 0                    | 0               | :/ 0        | : 0                  | 700//                      | 0                |
|        | Serial        |                                         | Bit 8 of          | Parity    | Parity               |                 | 1: Error    |                      | 0: SCLK2                   | I/O<br>interface |
|        | Channel 2     |                                         | receive           | 0: Odd    | addition             | Overrun         | Parity      | Framing              | $\searrow( \bot )$         | mode clock       |
| SC2CR  | Control       | 55H                                     | data              | 1: Even   | 0: Disable           |                 |             |                      | , ,                        | selection        |
|        | Register      |                                         |                   | :         | 1: Enable            |                 |             | $\sim$               | 1: SCLK2                   | 0: Baud rate     |
|        |               |                                         |                   |           |                      | $\sim$          | [ ((        | 7/^                  |                            | generato         |
|        |               |                                         |                   |           |                      | <i>&gt;</i>     | \\          | (( ) )               |                            | r 2              |
|        |               |                                         |                   | _         |                      |                 |             |                      |                            | 1: SCLK2 pin     |
|        |               |                                         | TB8               | CTSE      | RXE                  | WU              | SM1         | : SM0                | SC1                        | input<br>SC0     |
|        |               |                                         | 100               |           | ·                    |                 | W )         | ; 3IVIO              | : 301                      | : 300            |
|        | Serial        |                                         | Undefined         | : (0      | <u>:</u> ) 0         | : 0             | 0/          | : 0                  | : 0                        | : 0              |
|        | Channel 2     |                                         | Bit 8 of          | Handshake | //                   | Wake-up         | · \ •/      | sfer mode            | . UART mode cl             |                  |
| SC2-   | Mode          | 56H                                     | send data /       | function  | control              | function        | selection   | isiei illoue         | 00: TO2 tric               |                  |
| MOD    | Control       | 3011                                    | Seria data        | 0:CTS     | 0: Disable           | 0: Disable      | :           | terface mode         | 01: Baud ra                |                  |
|        | Register      |                                         | \                 | Disable   | 1: Enable            | 1. Enable       | :           | JART mode            | generat                    |                  |
|        | Register      |                                         |                   | ↑:CTS     | . Enable             | Librianie       | ':          | JART mode            | 10: Internal               |                  |
|        |               |                                         |                   | :\ \      |                      | 7/              | :           |                      |                            | al clock)        |
|        |               |                                         | \\ <u>\</u> \     | Enable    | BR2CK1               | BR2CK0          | BR2\$3      | JART mode<br>: BR2S2 | BR2S1                      | BR2S0            |
|        |               |                                         | RW                |           | BRZCKI               | BIZCKO          |             | : BN232<br>R/W       | : 51(231                   | : BN230          |
|        | Baud Rate     |                                         | 0                 |           | 0                    | <del>// 0</del> | : 0         | ; 0                  | : 0                        | : 0              |
|        | Generater     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Note:             |           | . \ \                | generator 2     | <u>:</u>    | rate generat         | •                          |                  |
| BR2CR  | 2             | 57H                                     | Always            |           | input clock          |                 | Bauc        | 0000: Divid          |                            | etting           |
|        | Control       |                                         | fixed to 0.       |           | 00: øT0              | (4/fc)          |             |                      | le by 10<br>le by 1 (no di | vision)          |
|        | Register      | $\Diamond$                              |                   |           | 01: øT2              | (16/fc)         |             | to                   | ie by i (no di             | VISION           |
|        | \             | \ \ \                                   |                   | _         | 10: ø⊤8              | (64/fc)         |             |                      | la by 1E                   |                  |
|        |               |                                         |                   | : (7      | 11: <sub>φ</sub> T3: |                 |             | 1111: Divid          | ie by 15                   |                  |
|        |               |                                         |                   | 14/       |                      |                 |             | ODE2                 | ODE1                       | ODE0             |
|        | Serial        | ))                                      |                   |           |                      |                 |             |                      | R/W                        |                  |
|        |               |                                         | $\sim 10^{\circ}$ |           |                      |                 |             | 0                    | 0                          | 0                |
| ODE    | Open<br>Drain | 58Н (                                   |                   |           |                      |                 |             | P86 output           | P83 output                 | P80 output       |
| ODE    |               | ) DOC (                                 |                   |           |                      | :               |             | settings             | settings                   | settings         |
|        | Enable        |                                         |                   |           |                      |                 |             | 0: CMOS              | 0: CMOS                    | 0: CMOS          |
|        | Register      |                                         |                   | >         |                      |                 |             | 1: Open              | 1: Open                    | 1: Open          |
|        | ~             |                                         | · ·               |           |                      | :               | :           | drain                | drain                      | drain            |

## (5) Interrupt Control (1/3)

| Symbol   | Name                     | Address                                       | 7        | 6                                                                                | 5                                                                                                                | 4                                                                                                                                              | 3                | 2         | 1                                                        | 0                                     |
|----------|--------------------------|-----------------------------------------------|----------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|----------------------------------------------------------|---------------------------------------|
| INITE    | INT0/AD                  | 7011                                          | IADC :   | INT                                                                              |                                                                                                                  | : 14 DB 40                                                                                                                                     | 106              |           | T0                                                       | 100.40                                |
| INTE-    | Enable                   | 70H                                           | IADC :   | IADM2                                                                            | IADM1                                                                                                            | : IADM0                                                                                                                                        | IOC<br>R/W Note) | : 10M2    | 10M1                                                     | IOM0                                  |
| 0AD      | Register                 | (RMW                                          | R/W      | 0                                                                                | W                                                                                                                | : 0                                                                                                                                            |                  |           | ) \ W                                                    |                                       |
|          |                          | prohibited)                                   | 0        | 0                                                                                | 0                                                                                                                | <u> </u>                                                                                                                                       | 0                | 0         | <u>:// 0 :</u>                                           | 0                                     |
|          | INT1/2                   | 7411                                          | 126 :    | IN.                                                                              |                                                                                                                  | : 12840                                                                                                                                        | 14.5             | -         | <u> T1</u><br>                                           | 14840                                 |
| INTE12   | Enable                   | 71H                                           | I2C      | 12M2                                                                             | I2M1                                                                                                             | : I2M0                                                                                                                                         | V1C              | (/I/M2)   | : I1M1 :                                                 | I1M0                                  |
|          | Register                 | (RMW                                          | R/W      | _                                                                                | W                                                                                                                |                                                                                                                                                | RAV              |           | W                                                        |                                       |
|          |                          | prohibited)                                   | 0        | 0                                                                                | 0                                                                                                                | <u> </u>                                                                                                                                       | 0                | . 0       | 0 :                                                      | 0                                     |
|          | INT3/4                   |                                               |          | IN'                                                                              |                                                                                                                  |                                                                                                                                                |                  | 110       | T3                                                       |                                       |
| INTE34   | Enable                   | 72H                                           | I4C      | 14M2                                                                             | 14M1                                                                                                             | 14M0                                                                                                                                           | 13C              | :// I3M2  | : I3M1 :                                                 | 13M0                                  |
|          | Register                 | (RMW                                          | R/W      | •                                                                                | W                                                                                                                | :                                                                                                                                              | RW               |           | W                                                        |                                       |
|          |                          | prohibited)                                   | 0 :      | 0                                                                                | 0                                                                                                                | 0 0                                                                                                                                            | 0                | <u> </u>  | 0                                                        | 0                                     |
|          | INT5/6                   |                                               | :        | IN'                                                                              | •                                                                                                                |                                                                                                                                                |                  |           | 75                                                       |                                       |
| INTE56   | Enable                   | 73H                                           | I6C      | 16M2                                                                             | 16M1                                                                                                             | : 16N/10                                                                                                                                       | 15C              | 15M2      | 15M1 :                                                   | 15M0                                  |
|          | Register                 | (RMW                                          | R/W      |                                                                                  | . W                                                                                                              |                                                                                                                                                | ) ) R/W          |           | )) W                                                     |                                       |
|          |                          | prohibited)                                   | 0 :      | 0                                                                                | : 0                                                                                                              | 0                                                                                                                                              | 0                | :         | -(/9/)):                                                 | 0                                     |
|          | INT7/8                   |                                               |          | IN'                                                                              |                                                                                                                  |                                                                                                                                                |                  |           | Ţ <b>Ż</b> Ţ                                             |                                       |
| INTE78   | Enable                   | 74H                                           | I8C      | 18M2                                                                             | 18M1                                                                                                             | (01/18I )                                                                                                                                      | I7C              | 17M2      | <u></u> 17M1                                             | 17M0                                  |
|          | Register                 | (RMW                                          | R/W      |                                                                                  | (                                                                                                                |                                                                                                                                                | R/W              |           | W                                                        |                                       |
|          | register                 | prohibited)                                   | 0        | 0                                                                                | 0                                                                                                                | <u>. v</u>                                                                                                                                     | 0                |           | 0                                                        | 0                                     |
|          | INTTO/1                  |                                               |          | INTT1 (t                                                                         | timer 1)                                                                                                         |                                                                                                                                                |                  | ) INTTO ( | timer 0)                                                 |                                       |
| INTET01  | Enable                   | 75H                                           | IT1C     | IT1M2                                                                            |                                                                                                                  | IT1M0                                                                                                                                          | ITOC(/           | TOM2      | IT0M1                                                    | IT0M0                                 |
| INTLIGI  | Register                 | (RMW                                          | R/W      | . (                                                                              | W                                                                                                                | <u> </u>                                                                                                                                       | R/W\             |           | W                                                        |                                       |
|          | Register                 | prohibited)                                   | 0        | 0 <                                                                              | (0)                                                                                                              | 0//                                                                                                                                            | 0                | 0         | 0                                                        | 0                                     |
|          | INTT2/3                  |                                               |          | INTT3 (t                                                                         | timer 3)                                                                                                         |                                                                                                                                                |                  | INTT2 (   | timer 2)                                                 |                                       |
| INTET23  | Enable                   | 76H                                           | IT3C     | IT/3/M2                                                                          | T3M1                                                                                                             | : IT3M0                                                                                                                                        | IT2¢             | IT2M2     | IT2M1                                                    | IT2M0                                 |
| INTETZS  |                          | (RMW                                          | R/W      |                                                                                  | ) ) w                                                                                                            |                                                                                                                                                | R/XV/            |           | W                                                        |                                       |
|          | Register                 | prohibited)                                   | 0        |                                                                                  | / 0                                                                                                              | .0                                                                                                                                             | 0                | 0         | 0                                                        |                                       |
|          | INTT4/5                  |                                               |          | // INTT5 (t                                                                      | imer 5)                                                                                                          |                                                                                                                                                |                  | INTT4 (   | timer 4)                                                 |                                       |
| INITETAE |                          | 77H                                           | IT5C     | IT5I/12                                                                          | IT5M1                                                                                                            | T5M0                                                                                                                                           | IT4C             | IT4M2     | IT4M1                                                    | IT4M0                                 |
| INTET45  | Enable                   | (RMW                                          | R/W      |                                                                                  | W                                                                                                                | 1691                                                                                                                                           | R/W              |           | W                                                        |                                       |
|          | Register                 | prohibited)                                   | (07/     | <u> </u>                                                                         | 0 <                                                                                                              | . 0                                                                                                                                            | 0                | 0         | 0                                                        | 0                                     |
|          | INITTO /7                |                                               |          | ))INTT7 (t                                                                       | imer 7)                                                                                                          |                                                                                                                                                |                  | INTT6 (   | timer 6)                                                 |                                       |
| INITETCZ | INTT6/7                  | 78H                                           | ITTE     | IT7M2                                                                            | IT7M1/                                                                                                           | (T7M0                                                                                                                                          | IT6C             | IT6M2     | IT6M1                                                    | IT6M0                                 |
| INTET67  | Enable                   | (RMW                                          | R/W_     |                                                                                  | _ W//                                                                                                            |                                                                                                                                                | R/W              |           | W                                                        |                                       |
|          | Register                 | prohibited)                                   | 0        | 0                                                                                | 0                                                                                                                | 0                                                                                                                                              | 0                | 0         | 0                                                        | 0                                     |
|          |                          |                                               | /        | /NTTR9 (                                                                         | timer 8)                                                                                                         |                                                                                                                                                |                  | INTTR8    | (timer 8)                                                |                                       |
| INTET89  | INTTR8/9                 | 79H                                           | лус :    | IT9M2                                                                            | IT9M1                                                                                                            | : іт9м0                                                                                                                                        | IT8C             | IT8M2     | IT8M1                                                    | IT8M0                                 |
|          | Enable                   | √ (RMW)                                       | R/W      |                                                                                  | W                                                                                                                |                                                                                                                                                | R/W              | :         | w                                                        |                                       |
|          | Register                 | prohibited)                                   | 0        | 0                                                                                | 0                                                                                                                | . 0                                                                                                                                            | 0                | 0         | : 0 :                                                    | 0                                     |
|          | 4                        |                                               | <u> </u> | /)NTTRB (                                                                        |                                                                                                                  |                                                                                                                                                |                  | •         | (timer 9)                                                |                                       |
| NTETAB   | INTTRA/B                 | 7AH                                           | ITBC     | /ITBM2                                                                           | ITBM1                                                                                                            | : ITBM0                                                                                                                                        | ITAC             | ITAM2     | ITAM1                                                    | ITAM0                                 |
|          | Enable                   | \ \                                           | R/W      | 1                                                                                | W                                                                                                                |                                                                                                                                                | R/W              | :         |                                                          |                                       |
|          | ( (                      | \ \rmw                                        |          |                                                                                  |                                                                                                                  |                                                                                                                                                |                  | :         | 0                                                        | 0                                     |
|          | Register                 | (RMW                                          |          | 0                                                                                |                                                                                                                  | 0                                                                                                                                              | 10               | : 0       |                                                          |                                       |
|          | ( (                      | (RMW<br>prøhibited)                           | 0        | 0                                                                                | 0                                                                                                                | 0                                                                                                                                              | 0                | <u> </u>  | · · ·                                                    |                                       |
|          | ( (                      | ) )                                           |          | 0                                                                                |                                                                                                                  | 0                                                                                                                                              | 0                | <u> </u>  |                                                          |                                       |
|          | Register                 | prohibited)                                   | 0        |                                                                                  | 0                                                                                                                |                                                                                                                                                |                  |           |                                                          |                                       |
|          | ( (                      | prohibited)                                   | 0        | Disab                                                                            | 0<br>Fur                                                                                                         | nction (Write)                                                                                                                                 |                  |           | te: In INT0 le                                           | vel mode,                             |
|          | Register  IXXIM.2  0 0 0 | prohibited)  2   IxxIV   0   0                |          | Disab<br>Sets in                                                                 | Fur les interrupt                                                                                                | nction (Write)<br>request<br>uest level to                                                                                                     | 1                |           | te: In INTO le<br>the interr<br>request fl               | vel mode,<br>upt<br>ag cannot         |
|          | IxxM2 0 0 0 0            | prohibited)  2   IxxIV   0   0   1            | 0 IxxM   | Disab<br>Sets ir<br>Sets ir                                                      | Fur<br>les interrupt<br>nterrupt req<br>nterrupt req                                                             | nction (Write)<br>request<br>uest level to<br>uest level to 2                                                                                  | 1 2              |           | te: In INTO le<br>the interr<br>request fl<br>be cleared | vel mode,<br>upt<br>ag cannot<br>d by |
|          | Register  IXXIM.2  0 0 0 | 2 IxxIV<br>0 0<br>1 1                         | 0 IxxM   | Disab<br>Sets ir<br>Sets ir<br>Sets ir                                           | Fur<br>les interrupt<br>nterrupt req<br>nterrupt req                                                             | nction (Write)<br>request<br>uest level to<br>uest level to 2<br>uest level to 3                                                               | 1 2 3            |           | te: In INTO le<br>the interr<br>request fl<br>be cleared | vel mode,<br>upt<br>ag cannot<br>d by |
|          | IxxM2 0 0 0 0            | prohibited)  2   IxxIV   0   0   1            | 0 IxxM   | Disab<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir                                | Fur<br>les interrupt<br>nterrupt req<br>nterrupt req<br>nterrupt req                                             | nction (Write): request<br>uest level to<br>uest level to<br>uest level to<br>uest level to                                                    | 1 2 3 4          |           | te: In INTO le<br>the interr<br>request fl<br>be cleared | vel mode,<br>upt<br>ag cannot<br>d by |
|          | IxxM2 0 0 0 0            | 2 IxxIV<br>0 0<br>1 1<br>1 0                  | 0        | Disab<br>Sets in<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir                     | Fur<br>les interrupt<br>nterrupt req<br>nterrupt req<br>nterrupt req<br>nterrupt req                             | nction (Write)<br>request<br>uest level to<br>uest level to 2<br>uest level to 3                                                               | 1 2 3 3 4 5 5    |           | te: In INTO le<br>the interr<br>request fl<br>be cleared | vel mode,<br>upt<br>ag cannot<br>d by |
|          | IxxM2 0 0 0 0            | 2   IxxIV   0   0   1   1   0   0             | 0        | Disab<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir          | Fur<br>les interrupt<br>nterrupt req<br>nterrupt req<br>nterrupt req<br>nterrupt req                             | nction (Write) request uest level to a uest level to a uest level to a uest level to a uest level to a                                         | 1 2 3 3 4 5 5    |           | te: In INTO le<br>the interr<br>request fl<br>be cleared | vel mode,<br>upt<br>ag cannot<br>d by |
|          |                          | 2   IxxIV   0   0   1   1   0   0             | 0        | Disab<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets in<br>Disab | Fur<br>les interrupt<br>nterrupt req<br>nterrupt req<br>nterrupt req<br>nterrupt req<br>nterrupt req             | nction (Write) request uest level to uest level to uest level to uest level to uest level to uest level to uest level to uest level to request | 1 2 3 4 4 5 5 5  | No        | te: In INTO le<br>the interr<br>request fl<br>be cleared | vel mode,<br>upt<br>ag cannot         |
|          | IxxM2 0 0 0 0            | 2   IxxIV   0   0   1   1   0   0   1   1   1 | 0        | Disab<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir<br>Sets ir<br>Disab | Fur les interrupt req nterrupt req | nction (Write) request uest level to uest level to uest level to uest level to uest level to uest level to uest level to request               | 1 2 3 3 4 5 5    | No e)     | te: In INTO le<br>the interr<br>request fl<br>be cleared | vel mode,<br>upt<br>ag cannot<br>d by |

## Interrupt Control (2/3)

| Complete | NI = · · ·   | الملم الم                            | -               |                                                                         | -                                                                                            | 1 4                                                                                                               | _                |             |                                                                                               | _                                                     |
|----------|--------------|--------------------------------------|-----------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------|-------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Symbol   | Name         | Address                              | 7               | 6<br>INT                                                                | 5                                                                                            | 4                                                                                                                 | 3                | Z 1 k 1 ÷ 2 | 1 1                                                                                           | 0                                                     |
|          | INTTO8/9     | 7BH                                  | ITO9C           | ITO9M2                                                                  | ITO9M1                                                                                       | : ITO9M0                                                                                                          | ITO8C            | ITO8M2      | \ITO8M1                                                                                       | ITO8M0                                                |
| INTEOV   | Enable       | (RMW                                 | R/W             | TIOSIVIZ                                                                | : ITO9WT                                                                                     | ; ITOSIVIO                                                                                                        | R/W              | TTOOIVIZ    | W                                                                                             | : ITOOIVIU                                            |
|          | Register     | prohibited)                          | 0               | 0                                                                       | . vv<br>. 0                                                                                  | : 0                                                                                                               | 0                | 0           | 0                                                                                             | 0                                                     |
|          | INTRX0/      |                                      | 0               | : U<br>INT                                                              |                                                                                              | : 0                                                                                                               | _ (              | TINTE       |                                                                                               | : 0                                                   |
|          | TX0          | 7CH                                  | ITX0C           | ITX0M2                                                                  | ITX0M1                                                                                       | : ITX0M0                                                                                                          | IRX0C            | IRXOM2      | IRX0M1                                                                                        | IRX0M0                                                |
| INTES0   | Enable       | (RMW                                 | R/W             | TIXOIVIZ                                                                | W                                                                                            | ; ITXOIVIO                                                                                                        | R (Note)         | INAUIVIZ    | W                                                                                             | : IIXXVIVIO                                           |
|          | Register     | prohibited)                          | 0               | 0                                                                       | . 0                                                                                          | . 0                                                                                                               | 0                | 0           | 0                                                                                             | 0                                                     |
|          | INTRX1/      |                                      |                 | : U                                                                     |                                                                                              | : •                                                                                                               | 10/              | INTE        |                                                                                               | : •                                                   |
|          | TX1          | 7DH                                  | ITX1C           | ITX1M2                                                                  | ITX1M1                                                                                       | ITX1M0 /                                                                                                          | IRX1C            | IRX1M2      | IRX1ML                                                                                        | IRX1M0                                                |
| INTES1   | Enable       | (RMW                                 | R/W             |                                                                         | W                                                                                            |                                                                                                                   | R (Note)         |             | _ (W                                                                                          |                                                       |
|          | Register     | prohibited)                          | 0               | 0                                                                       | . 0                                                                                          | . 0                                                                                                               | 0                | 0           | <u> </u>                                                                                      | 0                                                     |
|          | INTRX2/      | 7511                                 |                 | INT                                                                     | -                                                                                            |                                                                                                                   |                  | INT         |                                                                                               | :                                                     |
|          | TX2          | 7EH                                  | ITX2C           | ITX2M2                                                                  | ITX2M1                                                                                       | ITX2M0                                                                                                            | IRX2C            | √RX2M2 (    | JRX2M1                                                                                        | IRX2M0                                                |
| INTES2   | Enable       | (RMW                                 | R/W             |                                                                         |                                                                                              | _ (<                                                                                                              | R (Note)         | 0 /         | ¬(W)                                                                                          |                                                       |
|          | Register     | prohibited)                          | 0               | 0                                                                       | 0                                                                                            | 0                                                                                                                 | 0                | 0           | (0//                                                                                          | 0                                                     |
|          | _            | 7FH                                  |                 | INT                                                                     | TC1                                                                                          | 7( />                                                                                                             |                  | TNI         | 100                                                                                           | •                                                     |
| INTETC   | INTTC0/1     | 750                                  | ITC1C           | ITC1M2                                                                  | ITC1M1                                                                                       | : ITC1M0                                                                                                          | ITC01C           | (TC0M2      |                                                                                               | ITC0M0                                                |
| 01       | Enable       | (RMW                                 | R/W             |                                                                         | W                                                                                            | $\overline{}$                                                                                                     | R/W              |             | W                                                                                             |                                                       |
|          | Register     | prohibited)                          | 0               | 0                                                                       | 0                                                                                            | 0                                                                                                                 | 0                | > 6         | 0                                                                                             | 0                                                     |
|          | 11.177.60.40 | 80H                                  |                 | INT                                                                     | тсз                                                                                          | \                                                                                                                 |                  | INT         | TC2                                                                                           |                                                       |
| INTETC   | INTTC2/3     | 0011                                 | ITC3C           |                                                                         | TTÇ3M1                                                                                       | : ITC3M0                                                                                                          | ITC2C            | HT¢2M2      | ITC2M1                                                                                        | ITC2M0                                                |
| 23       | Enable       | (RMW                                 | R/W             |                                                                         | (W)                                                                                          |                                                                                                                   | R/W              |             | W                                                                                             | •                                                     |
|          | Register     | prohibited)                          | 0               | 0                                                                       | 0                                                                                            | <b>6</b> <                                                                                                        | 0 \              | 0           | 0                                                                                             | 0                                                     |
| _        |              |                                      |                 |                                                                         | $\overline{}$                                                                                | $\rightarrow$                                                                                                     | $\overline{}$    |             | <u> </u>                                                                                      |                                                       |
|          | >            | 2   IxxM<br>0 0<br>0 1<br>1 1<br>0 0 | 0 1 0 1 0 1 0 1 | Disab<br>Sets in<br>Sets in<br>Sets in<br>Sets in<br>Sets in<br>Sets in | les interrup<br>nterrupt req<br>nterrupt req<br>nterrupt req<br>nterrupt req<br>nterrupt req | uest level to<br>uest level to<br>uest level to<br>uest level to<br>uest level to t<br>uest level to t<br>request | 1<br>2<br>3<br>1 |             | : As <irx00 <irx1c=""> <irx2c> only, an in request ca cleared by to these fla</irx2c></irx00> | , and<br>are read-<br>terrupt<br>nnot be<br>writing 0 |
|          | 0            | Indicat                              | es no interru   | pt request g                                                            | enerated                                                                                     |                                                                                                                   | terrupt requ     |             | 1                                                                                             |                                                       |
|          | 1            |                                      |                 | request gene                                                            |                                                                                              |                                                                                                                   | Don't care -     |             | ]                                                                                             |                                                       |
|          | S            |                                      | •               |                                                                         |                                                                                              |                                                                                                                   |                  |             |                                                                                               |                                                       |
|          |              |                                      |                 |                                                                         |                                                                                              |                                                                                                                   |                  |             |                                                                                               |                                                       |
|          | \ <u>\</u>   |                                      | 1/              |                                                                         |                                                                                              |                                                                                                                   |                  |             |                                                                                               |                                                       |

## Interrupt Control (3/3)

| Symbol  | Name           | Address     | 7      | 6      | 5          | 4            | 3        | 2          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                  |
|---------|----------------|-------------|--------|--------|------------|--------------|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
|         |                |             |        |        | <u> </u>   |              |          | IOHE       | IOLE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | NMIREE             |
|         | Interrupt      |             |        |        | W          |              |          | ( (        | ) >w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |
|         | Input          |             |        |        | 0          | :            |          | 0          | ノ)゛o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                  |
| IIMC    | Mode           | 59H         |        |        | Note:      | :            |          | INTO input | :INT0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NMI                |
|         | Contorol       |             |        |        | Always set |              | <u> </u> | 0; Disable | 0: ↑edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0: ↓edge           |
|         | Register       | (RMW        |        |        | to 0       |              |          | 1: Enable  | 1: level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1: ↑ <b>↓</b> edge |
|         |                | prohibited) |        |        | :          | :            |          |            | :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | :                  |
|         | Micro          |             | DMA0V7 | DMA0V6 | DMA0V5     | DMA0V4       | DMA0V3   | DMA0V2     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
| DMA0V   | DMA 0<br>Start | 5AH         |        |        | V          | V            |          | J)         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
| DIVIAUV | Vector         | (RMW        | 0      | 0      | 0          | 0 (          | 0        | 0          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
|         | Register       | prohibited) |        |        | Micro DMA0 | start vector |          |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
|         | Micro          |             | DMA1V7 | DMA1V6 | DMA1V5     | DMA1V4       | DMA1V3   | DMA1V2     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | /                  |
| DMA1V   | DMA 1<br>Start | 5BH         |        |        | V          | v ()         | , \      |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
| DIVIATV | Vector         | (RMW        | 0      | 0      | 0          | [ (d//       | ( )      | 0 ((       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
|         | Register       | prohibited) |        |        | Micro DMA1 | start vector | //       | V_         | $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac$ | :                  |
|         | Micro          |             | DMA2V7 | DMA2V6 | DMA2V5 (   | DMA2V4       | DMA2V3   | DMA2V2     | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |
| DMA2V   | DMA 2<br>Start | 5CH         |        |        | V          | v \          |          |            | $\sim$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | :                  |
| DIVIAZV | Vector         | (RMW        | 0      | 0      | 0 (        | 0            | 0        | (0)        | :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |
|         | Register       | prohibited) |        |        | Micro DMA2 | start vector |          |            | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |
|         | Micro          |             | DMA3V7 | DMA3V6 | DMA3V5     | DMA3V4       | DMA3V3   | DMA3√2     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
| DMA3V   | DMA 3<br>Start | 5DH         |        |        |            | Δ>           |          | Z          | :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |
| DIVIASV | Vector         | (RMW        | 0      | 0      | 0          | 0            | 0        | <u> </u>   | :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |
|         | Register       | prohibited) |        |        | Micro DMA3 | start vector |          |            | :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | :                  |

Note: The micro DMA software start is activated in the write cycle of SDMACRO/1/2/3 (6AH/6BH/6CH/6DH). (Data values are not affected by a software start.)

# (6) Watchdog Timer Control

|         |                   |                        |                                   | < \                        |           |                        |           |              |                  |          |
|---------|-------------------|------------------------|-----------------------------------|----------------------------|-----------|------------------------|-----------|--------------|------------------|----------|
| Symbol  | Name              | Address                | \ \ <del>\</del> \ <del>\</del> \ | ) / 6                      | 5         | <b>4</b>               | 3         | 2            | 1                | 0        |
|         |                   |                        | WDTE                              | WDTP1                      | : WDTP0   | / WARM                 | HALTM1    | HALTM0       | RESCR            | DRVE     |
|         |                   |                        |                                   |                            | / $/$     | <i>))</i> R            | /W        |              |                  |          |
|         | Watch             |                        | 1                                 | 0                          | 0         | <b>⋰</b> 0             | 0         | 0            | 0                |          |
| WD-     | Dog Timer<br>Mode | _                      | (116)                             | WDT detect                 | tion time | Warm-up                | HALT mode | selection    |                  | 1: Drive |
| MOD     | Control           | 6EH                    | control                           | selection<br>00: 216       |           | time                   | 00: RUN i | mode         | internal         | pins in  |
|         | Register          | $\rightarrow$          | 0: Disable                        | 00: 218                    | . /       | 0: 2 <sup>14</sup> /fc | 01: STOP  | mode         | reset on runaway | STOP     |
|         |                   | < .                    | 1: Enable                         | 10: <b>2</b> <sup>20</sup> | /-        | 1: 2 <sup>16</sup> /fc | 10: IDLE1 | mode         | detectio         | mode     |
|         |                   | $\langle \vee \rangle$ |                                   | />11: 2 <sup>22</sup>      | 2/fc      |                        | 11: IDLE2 | : mode       | n                |          |
|         | Watch             |                        |                                   | M                          |           |                        | _         |              |                  |          |
| \u00e40 | Dog Timer         | 6FH                    |                                   |                            |           | ,                      | W         |              |                  |          |
| WDĆR    | Control           | (RMW                   | . (                               |                            |           |                        | _         |              |                  |          |
|         | Register          | prohibited)/           | 7 (                               |                            | B1H: WDT  | disable code           | 4EH: WD   | T clear code |                  |          |

## (7) Chip Select/Wait Controller (1/2)

| Symbol             | Name        | Address     | 7                    | 6            | 5                     | 4            | 3                  | 2            | 1         | 0                                             |            |
|--------------------|-------------|-------------|----------------------|--------------|-----------------------|--------------|--------------------|--------------|-----------|-----------------------------------------------|------------|
| 37111201           | - rearrie   | 7 (44) (55) | BOE                  |              | B00M1                 | воомо        | BOBUS              | B0W2         | . B0W1    | BOV                                           |            |
|                    |             |             | w                    |              |                       |              | V                  | / _ >        |           |                                               |            |
|                    | Block 0     |             | 0                    | :            | 0                     | 0            | . 0                | 0            | ) Y o     | 0                                             |            |
| B0CS               | CS/WAIT     | 90H         | 0: Disable           | :            | 00: ROM/              |              | :Data bus          | 000: 2W/     |           | 00: NWAI                                      |            |
| 5005               | Control     | 3011        | 1: Enable            |              | 01: PSRA              |              | width              | 001.1W       |           | 00. NWA                                       | '          |
|                    | Register    | (RMW        | Lilable              |              | 10: Don't             |              | selection          | 010: 1W      |           | 10 > Do no                                    |            |
|                    |             | ,           |                      |              | :                     |              | 0: 16-bit          | 010: 7W/     |           | 11 5 00 110                                   | ot set     |
|                    |             | prohibited) | D15                  |              | 11: Don't             |              | 1: 8-bit<br>B1BUS  | B1W2         | B1W1      |                                               |            |
|                    |             |             | B1E                  |              | B1OM1                 | B1OM0        | : B1B03            | · 1 P        | : DIVVI   | B1V                                           | VO         |
|                    | Block 1     |             |                      |              | 0                     | 0            | 0                  | 0            | 0         | 0                                             |            |
| B1CS               | CS/WAIT     | 91H         | 0: Disable           | :            | 00: ROM/              |              | Data bus           |              | -         | 1AW4:00                                       |            |
| BICS               | Control     | 9111        |                      |              | :                     | _            | width              | 000: 2W      | / // /    | \ /                                           | 1          |
|                    | Register    |             | 1: Enable            |              | 01: PSRA              |              | selection          | 001: 1W      |           | 01                                            |            |
|                    |             | (RMW        |                      |              | 10: Don't             | 1 ( / /      | 0: 16-bit          | 010: 1W      | $\sim$ 1  | 10 Dono                                       | ot set     |
|                    |             | prohibited) |                      |              | 11: Don't             |              | 1: 8-bit           | 011: 0W/     |           | 117                                           |            |
|                    |             |             | B2E                  | B2M          | B2OM1                 | B2OM0        | B2BUS              | B2W2         |           | ) : B2V                                       | VO         |
|                    | Block 2     |             |                      |              | . (                   |              | N .                |              | 74/       | <u> </u>                                      |            |
|                    | CS/WAIT     |             | 1                    | 0            | 0                     | 0            | 0                  | 0            | :> o      | . 0                                           |            |
| B2CS               | Control     | 92H         |                      | 0: 16M       | 00: ROM               | \ \          | Data bus<br>width  | ( 000: 2W    |           | 00: NWAI                                      | Т          |
|                    | Register    |             | 1: Enable            | 1: CS area   | 01: PSRA              |              | selection          | 901: 1W      |           | 01 ک                                          |            |
|                    |             | (RMW        |                      | setting      | 10: Don't             | ~            | 0: 16-bit          | ) 010:1W     |           | 10 Do no                                      | ot set     |
|                    |             | prohibited) |                      |              |                       | -/           | 1: 8-bit           | (0)1:0W      |           | <u> 11 기                                 </u> |            |
|                    |             |             | B3E                  |              | B3OM1                 | B3OM0        | : B3BUS            | B3W2         | B3W1      | B3V                                           | VO         |
|                    | Block 3     |             | W                    |              |                       |              | \ \ \ \ \          | V            |           |                                               |            |
|                    | CS/WAIT     |             | 0                    |              | Q                     | 0 <          | 0 \                | 0            | . 0       | . 0                                           |            |
| B3CS               | Control     | 93H         | 0: Disable           |              | 00: ROM               | 'SRAM        | Data bus           | 000: 2W      | AIT 1     | 00: NWAI                                      | T          |
|                    | Register    |             | 1: Enable            |              | ) )01: PSRA           | M            | width              | 001: 1W      | AIT 1     | 01 ک                                          |            |
|                    | Register    | (RMW        |                      |              | / 10: Don't           | care         | 0: 16-bit          | 010: 1W      | AIT + N 1 | 10 Do no                                      | ot set     |
|                    |             | prohibited) |                      | $C \wedge$   | 11: Don't             | care         | 1: 8-bit           | 011: 0W      |           | <u>11ノ</u>                                    |            |
|                    |             |             |                      |              |                       | 1            | BEXBUS             | BEXBUS       | BEXW1     | BEX\                                          | <b>W</b> 0 |
|                    |             |             |                      |              |                       | 1671         | <u>;</u>           | \            | N         |                                               |            |
|                    | External    |             | -(O/                 |              | <                     |              | 0                  | 0            | 0         | 0                                             |            |
| BEXCS              | CS/WAIT     | 9¢H_        | \ \\/                | ;))          |                       |              | Data bus           | 000: 2W      | AIT 1     | 00: NWAI                                      | T          |
| BLACS              | Control     |             |                      |              | (O)                   | $\wedge$     | width              | 001: 1W      | AIT 1     | 01 ک                                          |            |
|                    | Register    | (RMW        |                      |              | \ \\/                 | ))           | 0: 16-bit          | 010: 1W      | 4IT + N 1 | 10 Dono                                       | ot set     |
|                    |             | prohibited) |                      |              |                       |              | 1: 8-bit           | 011: 0W      | AIT 1     | 11ノ                                           |            |
|                    |             | prombked    |                      |              |                       |              |                    |              |           | i                                             |            |
|                    | Memory      |             | \$23                 | 522          | 521                   | <b>S20</b>   | S19                | S18          | S17       | S10                                           | 6          |
| MSAR0              | Start       | ∕> 94Н      |                      |              |                       | R/           | w                  |              |           |                                               |            |
| IVISANO            | Address     | Z 3411      | 1                    | 1            | <u></u>               | 1            | 1                  | 11           | 1         | 1                                             |            |
|                    | Register 0/ |             |                      | $\wedge$     | Star                  | t address A2 | 23 to A16 sett     | ing          |           |                                               |            |
|                    | Memory      |             | V20                  | V19          | V18                   | V17          | V16                | V15          | V14 to 9  | ) V8                                          | 3          |
| D. 4. A. D. 4/D.O. | Address     | 95H         |                      | ///          |                       | R/           | w                  |              |           |                                               |            |
| MAM/RO             | Mask        | ) 95H       | 1                    | <u> </u>     | 1                     | 1            | 1                  | 1            | 1         | 1                                             |            |
|                    | Register 0  |             | $\langle \rangle$ (( | cs           | 0 area size se        | tting 0: U   | sed for addre      | ss comparisc | n         |                                               |            |
|                    | Memory      | (           | \$23                 | . S22        | S21                   | <b>S20</b>   | S19                | S18          | S17       | S10                                           | 6          |
|                    | Start       | `           | 7                    |              | •                     | R/           | w                  | •            | •         | •                                             |            |
| MSAR1              | Address     | 96H         | 4                    | 1            | 1                     | 1            | 1                  | 1            | 1         | 1                                             |            |
|                    | Register 1  |             |                      | <del>,</del> |                       |              | 23 to A16 sett     |              |           |                                               |            |
|                    | Memory      |             | V21                  | . V20        | V19                   | V18          | V17                | V16          | V15 to 9  | ) V8                                          | 3          |
|                    | Address     |             | <del></del> -        | : ·          |                       |              |                    | · ··•        |           |                                               |            |
| MAMR1              | Mask        | 97H         | 1                    | : 1          | 1                     | 1            | 1                  | 1            | 1         | 1                                             |            |
|                    | Register 1  |             | <u>'</u>             |              | : '<br>1 area size se |              | :<br>sed for addre |              |           | <u> </u>                                      |            |
|                    | _           | <u> </u>    | L                    |              | 1 41 CU 312 C 3C      | carry 0. 0   | Jea ioi addie      | 35 Companisc | ′''       |                                               |            |

## Chip Select/Wait Controller (2/2)

| Symbol   | Name       | Address | 7   | 6   | 5               | 4             | 3            | 2                 | 1           | 0   |
|----------|------------|---------|-----|-----|-----------------|---------------|--------------|-------------------|-------------|-----|
|          | Memory     |         | S23 | S22 | S21             | S20           | S19          | S18               | <b>S</b> 17 | S16 |
| NACADO   | Start      | 0011    |     |     |                 | R/\           | N            |                   | 12          |     |
| MSAR2    | Address    | 98H     | 1   | 1   | 1               | 1             | 1            | X                 | ノ) ̃ 1      | 1   |
|          | Register 2 |         |     |     | Sta             | rt address A2 | 3 to A16 set | ting              |             |     |
|          | Memory     |         | V22 | V21 | V20             | V19           | √V18         | (/ <i>X</i> /17\  | V16         | V15 |
|          | Address    | 0011    |     |     |                 | R/\           | N            | $\langle \rangle$ |             |     |
| MAMR2    | Mask       | 99H     | 1   | 1   | 1               | 1             | 1            |                   | 1           | 1   |
|          | Register 2 |         |     | (   | CS2 area size s | etting 0: Us  | ed for addre | ess compariso     | n           |     |
|          | Memory     |         | S23 | S22 | 521             | \$20          | 519          | √) S18            | <b>S</b> 17 | S16 |
| DAC A DO | Start      |         |     |     |                 | R/\           | <b>N</b>     |                   |             |     |
| MSAR3    | Address    | 9AH     | 1   | 1   | 1               | 1 🗸           |              | 1                 | \((1\)      | _ 1 |
|          | Register 3 |         |     |     | Sta             | rt address A2 | 3 to A16 set | ting              | ~~          | V   |
|          | Memory     |         | V22 | V21 | V20             | V19-          | V)18         | . V17             | V16         | V15 |
|          | Address    | 0011    |     |     |                 | (/k/          | M            | ^ ((              |             |     |
| MAMR3    | Mask       | 9BH     | 1   | 1   | 1               | _ \ \ <       | // 1         | 1                 | 7//1/)      | 1   |
|          | Register 3 |         |     | (   | CS3 area size s | etting 0: Us  | ed for addre | ess compariso     | n \         |     |

## (8) D/A Converter Control

| Symbol  | Name                | Address     | 7        | 6        | 5      | . 4                                   | 3 (        | 2/2        | 1                                          | 0      |
|---------|---------------------|-------------|----------|----------|--------|---------------------------------------|------------|------------|--------------------------------------------|--------|
| Зуппоот | Ivairie             | Address     | <u> </u> |          |        |                                       | 3          |            | DA1DR                                      | DA0DR  |
|         |                     |             |          | *        |        | 17                                    |            |            | DATUR<br>R/                                |        |
|         | D/A                 |             |          |          |        |                                       | , )        | ) !        | (                                          | )      |
| DADRV   | Conversion<br>Drive | 9DH         |          | 7        |        | _                                     | V          |            | DAOUT1 drive specification                 |        |
|         | Register            |             |          |          | _      |                                       | )          |            | 0: Fixed to (<br>1: D/A conv<br>result out | ersion |
|         | D/A                 | 9EH         |          | )        |        | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |            |            |                                            |        |
| DAREG0  |                     | (RMW        |          |          |        | Unde                                  | fined      |            |                                            |        |
|         | Register 0          | prohibited) |          |          | D/A co | nverter 0 inp                         | ut data "I | N" setting |                                            |        |
|         | D/A                 |             |          |          | -7/    | -                                     | _          |            |                                            |        |
| DAREG1  |                     | 9FH         |          |          |        | \<br>                                 | N          |            | <u> </u>                                   |        |
| DAREGI  | Register 1          | (RMW        |          |          |        | Unde                                  | fined      |            |                                            |        |
|         | Register            | prohibited) |          | $\wedge$ | D/A co | nverter 1 inp                         | ut data "I | N" setting |                                            |        |

#### (9) A/D Converter Control (1/2)

| /Symbol | Name          | Address | / / /        | ) ) 6        | 5        | 4        | 3                           | 2             | 1             | . 0          |
|---------|---------------|---------|--------------|--------------|----------|----------|-----------------------------|---------------|---------------|--------------|
|         |               |         | <b>EOCE</b>  | ADBF         | <u> </u> | -        | ITM0                        | REPET         | SCAN          | ADS          |
|         |               |         |              | ₹            | :        |          | R/                          | W             |               |              |
|         | $\rightarrow$ |         | 0            | 0            | 0        | 0        | 0                           | 0             | 0             | 0            |
|         | A/D           |         | A/D          | A/D          | Note:    | Note:    | Interrupt                   | Repeat mode   | Scan mode     | A/D          |
| ADMOD   | Mode          |         | conversion   | conversion   | Always   |          | specification<br>in channel | specification | specification | conversion   |
| 0       | Control       | 5EH     | end flag     | busy flag    | fixed to | fixed to |                             | 0:Single      | 0:Conversion  |              |
|         | Register 0    |         | 0:Conversion | 0:Conversion | 0.       | 0.       | conversion                  | conversion    | : chainei     | 0:Don't Care |
|         | Register 0    |         | in progress  | idle         | :        |          | :0:Everv                    | mode          | fixed mode    | •            |
|         |               |         | 1:Conversion | 1:Conversion |          |          |                             | 1:Repeat      | 1:Conversion  | start        |
|         |               |         | complete     | in progress  |          |          | 1:Every                     | conversion    | Citatille     | Note: Always |
|         |               |         |              |              |          |          | fourth conversion           | mode          | scan mode     | :read as 0.  |

## A/D Converter Control (2/2)

|         | _                                                |               |                  |          |                |                |                                                   |            |                                   |                                             |
|---------|--------------------------------------------------|---------------|------------------|----------|----------------|----------------|---------------------------------------------------|------------|-----------------------------------|---------------------------------------------|
| Symbol  | Name                                             | Address       | 7                | 6        | 5              | 4              | 3                                                 | 2          | 1                                 | . 0                                         |
|         |                                                  |               | VREFON           |          |                |                | ADTRGE                                            | ADCH2      | ADCH1                             | ADCH0                                       |
|         | A/D                                              |               | R/W              |          |                |                | <u>:</u>                                          | ( R/W      |                                   |                                             |
| ADMOD   | Mode                                             |               | 1                |          |                |                | 0                                                 | 0          | ) 0                               | 0                                           |
| 1       | Control                                          | 5FH           | VREF application |          |                |                | External<br>trigger start /                       | Anal       | og input                          |                                             |
|         | Register 1                                       |               | control          |          |                |                | : control                                         | ·/ / / / \ | nel select                        | ion                                         |
|         |                                                  |               | 0:OFF            |          |                | :              | 0:Enable                                          | Citali     | iller select                      | 1011                                        |
|         | <del>                                     </del> |               | 1:ON :           | ADR00    |                |                | 1: Disable                                        |            |                                   | ADRORF                                      |
| ı       | A/D                                              |               | R                | ADIOU    |                |                |                                                   | 12         |                                   | R                                           |
| AD      | Conversion<br>Result                             | 60H           | Undef            | in a d   | -              |                |                                                   | <i>)</i>   |                                   | 0                                           |
| REG04L  | Register                                         | боп           | Under            |          | :              | :              |                                                   |            |                                   | A/D                                         |
|         | 0/4 Low                                          |               |                  |          | ores lower 2 b |                |                                                   |            | 40                                | conversion<br>result storage<br>flag        |
|         | A/D                                              |               | ADR09            | ADR08    | ADR07          | ADR06          | ADR05                                             | ADR04      | ADR03                             | ADR02                                       |
| AD      | Conversion<br>Result                             | 61H           |                  |          |                |                | Ř ,                                               |            | $\langle \rangle \langle \rangle$ |                                             |
| REG04H  | Register                                         | 0111          |                  |          |                | Vnde           | efined                                            | 0          |                                   |                                             |
|         | 0/4 High                                         |               |                  |          | Stores up      | per 8 bits of  | A/D conversi                                      | on result  | 0/))                              |                                             |
|         | A/D                                              |               | ADR11            | ADR10    |                |                |                                                   |            | 764                               | ADR1RF                                      |
| AD      | Conversion                                       |               | R                |          |                |                |                                                   |            | >                                 | R                                           |
| REG15L  | Result                                           | 62H           | Undef            | ined     | 1              |                | <u>:</u>                                          |            |                                   | 0                                           |
| REGISE  | Register<br>1/5 Low                              |               |                  | Sto      | ores lower 2 b | oits of A/D co | onversion resi                                    | ult        |                                   | A/D<br>conversion<br>result storage<br>flag |
|         | A/D                                              |               | ADR19            | ADR18    | ADR17          | > ADR16        | ADR15                                             | ADR14      | ADR13                             | ADR12                                       |
| AD      | Conversion                                       | 6011          |                  | . (      |                |                | R                                                 |            |                                   |                                             |
| REG15H  | Result<br>Register                               | 63H           |                  |          |                | Unde           | efined                                            |            |                                   |                                             |
|         | 1/5 High                                         |               |                  |          | Stores up      | per 8 bits of  | A/D conversi                                      | on result  |                                   |                                             |
|         | A /D                                             |               | ADR21            | ADR20    | 1              | 7              |                                                   |            |                                   | ADR2RF                                      |
| 4.5     | A/D<br>Conversion                                |               | R                |          | ))             |                |                                                   |            |                                   | R                                           |
| AD      | Result                                           | 64H           | Undef            | ined     |                |                |                                                   |            |                                   | 0                                           |
| REG26L  | Register<br>2/6 Low                              |               |                  |          | ores lower 2 b | its of AVD se  | nvortion rot                                      | ıl+        |                                   | A/D<br>conversion                           |
|         | 2/6 LOW                                          |               | ( (              | ( ))     | ores lower 2 b | JIGO POPC      | onversion resi                                    | ait        |                                   | result storage<br>flag                      |
|         | A/D                                              |               | ADR29            | ADR28    | ADR27          | ADR26          | : ADR25                                           | ADR24      | ADR23                             | ADR22                                       |
| AD      | Conversion                                       | <b>6</b> =1.1 | (O)              | <u> </u> |                |                | R                                                 |            |                                   | •                                           |
| REG26H  | Result<br>Register                               | 65H           |                  | )        |                | Unde           | fined                                             |            |                                   |                                             |
|         | 2/6 High                                         |               |                  |          | Storesup       | 7              | A/D conversi                                      | on result  |                                   |                                             |
|         | A //D                                            | //            | ADR31            | ADR30    | , TVZ          | ****           |                                                   |            |                                   | ADR3RF                                      |
|         | A/D<br>Conversion                                |               | R                |          |                |                |                                                   |            |                                   | R                                           |
| AD      | Result                                           | 66H           | Undef            | ined     |                | :              |                                                   |            |                                   | 0                                           |
| REG37L  | Register<br>3/7 Low                              |               | $\Diamond$       |          | ores lower 2 b | oits of A/D co | onversion res                                     | ult .      |                                   | A/D<br>conversion<br>result storage         |
|         | A/D                                              | <del>\</del>  | ADR39            | ADR38    | ADR37          | ADR36          | ADR35                                             | ADR34      | ADR33                             | flag<br>ADR32                               |
| AD      | Conversion                                       | 1             |                  | ^.5.130  |                |                | <u>: ДВК33                                   </u> |            | . 15.133                          | , , , , , , , , , , , , , , , , , , , ,     |
| REG37H  | Result                                           | 67H           |                  | 17       |                |                | efined                                            |            |                                   |                                             |
| NEGO/II | Register<br>3/7 High                             |               | <b>—</b>         | 4        | Storocum       |                |                                                   | on rocult  |                                   |                                             |
|         | 1211 (311)                                       | \ \           | l                |          | Stores up      | per o bits of  | A/D conversi                                      | on result  |                                   |                                             |

Channel x A/D conversion result

Wheneither of the registers (ADREGXH, ADREGXL) are read, the flag is cleared to 0.



Bits 5 to 1 of ADREGXL are always read as 1. Bit 0 is the A/D conversion result storage flag (ADRXRF).

When the A/D conversion result is stored, the flag is set to 1.

## 6. Diagram of Equivalent Circuit in Port Block

• Reading circuit diagrams

TMP95CS64/265 uses essentially the same gate symbols as the standard CMOS logic IC (74HCxxx) series.

The following lists the special symbols.

STOP: This symbol sets the HALT mode setting register to STOP mode (WDMOD<HALTM1:0>=0,1). When the CPU executes the HALT instruction, STOP is active 1.

Note that when the drive enable bit WDMOD < DRVE > is set to 1, STOP remains at 0.

- The input protection resistor operates in the range of tens to hundreds of  $\Omega$  ms.
- P0 (D0 to D7), P1 (D8 to 15), P2 (A16 to A23), P3 (A8 to A15), P4 (A0 to A7)



■ P50 (RD), P51 (WR), P6 (CS0 to CS3)





■ P71, P74, P9



## ■ PA3 (AN3)





#### 7. **Use Precautions and Restrictions**

- (1) Special Notations and Words
  - ① Description of internal I/O registers: Register symbol < bit symbol >

Example: T8RUN < T0RUN > ... The T0RUN bit of the T8RUN register

② Read-modify-write instructions

Instructions which tell the CPU to read the data in memory, manipulate them, then write them back to memory are called read-modify-write instructions.

Example 1) SET 3, (T8RUN) ··· Sets bit 3 of the T8RUN register, Example 2) INC 1, (100H) ··· Adds 1 to the data at address 100H.

• TLCS-900 read-modify-write instructions

Conversion instruction

 $\mathbf{E}\mathbf{X}$ (mem), R

Arithmetic operations

INC #3, (mem)

ADD (mem), R/# ADC (mem), R/#

SUB (mem), R/#

SBC (mem), R/# DEC #3, (mem)

Logic operations

AND (mem), R/#

OR (mem), R/#

XOR (mem), R/#

Bit manipulation

STCF #3/A, (mem) SET #3, (mem)

RES #3, (mem)

TEST #3, (mem)

CHG #3, (mem)

Rotate, shift

RRC (mem) RLC (mem)

RR(mem) RL(mem)

SLA (mem) SRA (mem)

SLL (mem) SRL (mem)

RLD (mem) RRD (mem)

### 3 One state

The single cycle resulting from dividing the oscillation frequency by 2 is called "one state".

At oscillation frequency 25 MHz

2/25 MHz = 80 ns = 1 state

- (2) Points of Note and Restrictions
  - ① EA pin, AM8/16 pin

This pin is connected to the VCC or the GND pin. Do not alter the level while the pin is active.

② Warm-up counter

When releasing STOP mode (by interrupt, for example) in a system that uses an external oscillator, a warm-up time is required until the system clock is output. The warm-up counter operates during the warm-up time.

③ Programmable pull-up resistor

The pull-up resistor of a port can only be set to programmable or non-programmable in input port mode. When using a port as an output port, its pull-up resistor cannot be set to programmable.

Watchdog timer

As the watchdog timer is enabled after a reset, disable the watchdog timer when it is not required. Note that during bus release, the I/O block, including the watchdog timer, still operate.

**⑤** CPU (Micro DMA)

Only "LDC cr, r" and "LDC r, cr" can write or read data to or from control registers (eg, transfer source register DMASx) in the CPU.

- 6 As this device does not support minimum mode, do not use the MIN instruction.
- 7 POP SR instruction

Please execute POP SR instruction during DI condition.

8 Releasing the HALT mode by requesting an interruption

Usually, interrupts can release all halts status. However, the interrupts = (NMI, INTO), which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of X1) with IDLE1 or STOP mode (IDLE2 is not applicable to this case). (In this case, an interrupt request is kept on hold internally.)

If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt.

