

# MAX1778/ MAX1880-MAX1885 Quad-Output TFT LCD DC-DC Converters with Buffer

#### **General Description**

The MAX1778/MAX1880–MAX1885 multiple-output DC-DC converters provide the regulated voltages required by active matrix thin-film transistor (TFT) liquid crystal displays (LCD) in a low-profile TSSOP package. One high-power step-up converter and two low-power charge pumps convert the 2.7V to 5.5V input voltage into three independent output voltages. A built-in linear regulator and VCOM buffer complete the power-supply requirements.

The main step-up converter accurately generates an externally set output voltage up to 13V that can supply the display's row/column drivers. The converter's high switching frequency and current-mode PWM architecture provide fast transient response and allow the use of small low-profile inductors and ceramic capacitors. The low-power BiCMOS control circuitry and internal 14V switch (0.35 $\Omega$  N-channel MOSFET) enable efficiencies up to 91%.

The dual low-power charge pumps (MAX1778/MAX1880/MAX1881/MAX1882 only) independently regulate one positive output (VPOS) and one negative output (VNEG). These low-power outputs use external diode and capacitor stages (as many stages as required) to regulate output voltages up to +40V and -40V. A unique control scheme minimizes output ripple as well as capacitor sizes for both charge pumps.

A resistor-programmable, 40mA, low-dropout linear regulator (MAX1778/MAX1881/MAX1883/MAX1884 only) provides preregulation or postregulation for any of the supplies. For higher current applications, an external transistor can be added. Additionally, the VCOM buffer provides a high current output that is ideal for driving the capacitive backplane of TFT LCD panels. The VCOM buffer's output voltage is preset with an internal 50% resistive-divider or can be externally adjusted for other voltages.

The MAX1778/MAX1880–MAX1885 are protected against output undervoltage and thermal overload conditions by a latched fault detection circuit that shuts down the device. All devices are available in the ultrathin TSSOP package (1.1mm max height).

#### \_Applications

TFT LCD Notebook Displays
TFT LCD Desktop Monitor Panels

#### Features

- ♦ 500kHz/1MHz Current-Mode PWM Step-Up Regulator
  - Up to +13V Main High-Power Output ±1% Accurate High Efficiency (91%)
- ◆ Dual Regulated Charge-Pump Outputs (MAX1778/MAX1880-MAX1882 only) Up to +40V Positive Charge-Pump Output Up to -40V Negative Charge-Pump Output
- ♦ Low-Dropout 40mA Linear Regulator (MAX1778/MAX1881/MAX1883/MAX1884 only) Up to +15V LDO Input
- ♦ Optional Higher Current with External Transistor
- ♦ 2.7V to 5.5V Input Supply
- ♦ Internal Supply Sequencing and Soft-Start
- **♦ Power-Ready Output**
- ♦ Adjustable Fault-Detection Latch
- **♦** Thermal Protection (+160°C)
- ♦ 0.1µA Shutdown Current
- ♦ 0.7mA IN Quiescent Current
- **♦ Ultra-Small External Components**
- ♦ Thin TSSOP Package (1.1mm max height)

#### **Ordering Information**

| PART          | TEMP RANGE     | PIN-PACKAGE |
|---------------|----------------|-------------|
| MAX1778EUG    | -40°C to +85°C | 24 TSSOP    |
| MAX1778EUG+   | -40°C to +85°C | 24 TSSOP    |
| MAX1880EUG    | -40°C to +85°C | 24 TSSOP    |
| MAX1880EUG/V+ | -40°C to +85°C | 24 TSSOP    |
| MAX1881EUG    | -40°C to +85°C | 24 TSSOP    |
| MAX1882EUG    | -40°C to +85°C | 24 TSSOP    |
| MAX1883EUP    | -40°C to +85°C | 20 TSSOP    |
| MAX1884EUP    | -40°C to +85°C | 20 TSSOP    |
| MAX1885EUP    | -40°C to +85°C | 20 TSSOP    |

+Denotes a lead(Pb)-free/RoHS-compliant package.

N denotes an automotive qualified part.

Typical Operating Circuit appears at end of data sheet.

Pin Configurations and Selector Guide appear at end of data sheet.

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maximintegrated.com.

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### **ABSOLUTE MAXIMUM RATINGS**

| IN, SHDN, TGND, FLTSET to GND  | 0.3V to +6V                        |
|--------------------------------|------------------------------------|
| DRVN to GND                    | 0.3V to (V <sub>SUPN</sub> + 0.3V) |
| DRVP to GND                    | 0.3V to (VSUPP + 0.3V)             |
| PGND to GND                    | ±0.3V                              |
| RDY, SUPB to GND               | 0.3V to +14V                       |
| LX, SUPP, SUPN to PGND         | 0.3V to +14V                       |
| SUPL to GND                    | 0.3V to +18V                       |
| LDOOUT to GND                  | 0.3V to (V <sub>SUPL</sub> + 0.3V) |
| INTG, REF, FB, FBN, FBP to GND | 0.3V to (V <sub>IN</sub> + 0.3V)   |
| FBL to GND0.3V to the lower    | r of (VSUPL + 0.3V) or +6V         |

| BUFOUT, BUF+, BUF- to GND0.3V to (VSUPB + 0.3V   | √) |
|--------------------------------------------------|----|
| Continuous Power Dissipation ( $T_A = +70$ °C)   |    |
| 20-Pin TSSOP (derate 10.9mW/°C above +70°C)879mV | W  |
| 24-Pin TSSOP (derate 12.2mW/°C above +70°C)975mV | W  |
| Operating Temperature Range                      |    |
| MAX1778EUG, MAX1883EUP40°C to +85°C              | С  |
| Junction Temperature+150°C                       | С  |
| Storage Temperature Range65°C to +150°C          | С  |
| Lead Temperature (soldering, 10s)+300°C          | С  |
|                                                  |    |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = +3.0V, \overline{SHDN} = IN, V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 10V, LDOOUT = FBL, BUF- = BUFOUT, BUF+ = FLTSET = TGND = PGND = GND, CREF = 0.22 \mu F, CBUF = 1 \mu F, TA = 0°C to +85°C. Typical values are at TA = +25°C, unless otherwise noted.)$ 

| PARAMETER                    | SYMBOL            |                                                       | MIN                                                    | TYP | MAX | UNITS |      |
|------------------------------|-------------------|-------------------------------------------------------|--------------------------------------------------------|-----|-----|-------|------|
| Input Supply Range           | VIN               |                                                       |                                                        | 2.7 |     | 5.5   | V    |
| Input Undervoltage Threshold | V <sub>UVLO</sub> | V <sub>IN</sub> rising, 40m                           | V hysteresis (typ)                                     | 2.2 | 2.4 | 2.6   | V    |
|                              |                   | V <sub>FB</sub> = V <sub>FBP</sub>                    | MAX1778/MAX1880/<br>MAX1883 (f <sub>OSC</sub> = 1MHz)  |     | 0.7 | 1     |      |
| IN Quiescent Supply Current  | I <sub>IN</sub>   | = 1.5V, V <sub>FBN</sub><br>= -0.2V                   | MAX1881/MAX1882/<br>MAX1884/MAX1885<br>(fosc = 500kHz) |     | 0.6 | 1     | mA   |
| SUPP Quiescent Current       | loups             | \/=== 1.5\/                                           | MAX1778/MAX1880<br>(fosc = 1MHz)                       |     | 0.4 | 0.7   | - mA |
|                              | ISUPP             | V <sub>FBP</sub> = 1.5V                               | MAX1881/MAX1882<br>(f <sub>OSC</sub> = 500kHz)         |     | 0.3 | 0.5   |      |
| SUPN Quiescent Current       | 1.                | I <sub>SUPN</sub> V <sub>FBN</sub> = -0.2V            | MAX1778/MAX1880<br>(fosc = 1MHz)                       |     | 0.4 | 0.7   | - mA |
| SOFIN Quiescent Current      | ISUPN             |                                                       | MAX1881/MAX1882<br>(f <sub>OSC</sub> = 500kHz)         |     | 0.3 | 0.5   | IIIA |
| IN Shutdown Current          |                   | VSHDN = 0, VIN                                        | = 5V                                                   |     | 0.1 | 10    | μΑ   |
| SUPP Shutdown Current        |                   | V <del>SHDN</del> = 0, V <sub>SU</sub><br>MAX1778/MAX |                                                        | 0.1 | 10  | μΑ    |      |
| SUPN Shutdown Current        |                   | VSHDN = 0, VSU<br>MAX1778/MAX                         |                                                        | 0.1 | 10  | μA    |      |
| SUPL Shutdown Current        |                   | VSHDN = 0, VSU<br>MAX1778/MAX                         |                                                        | 0.1 | 10  | μА    |      |
| SUPB Shutdown Current        |                   | VSHDN = 0, Vst                                        | JPB = 13V                                              |     | 6   | 13    | μΑ   |

# Quad-Output TFT LCD DC/DC Converters with Buffer

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = +3.0V, \overline{SHDN} = IN, V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 10V, LDOOUT = FBL, BUF- = BUFOUT, BUF+ = FLTSET = TGND = PGND = GND, C_{REF} = 0.22 \mu F, C_{BUF} = 1 \mu F, T_A = 0^{\circ}C$  to +85°C. Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                        | SYMBOL              | CON                                                                                             | MIN                                               | TYP   | MAX                  | UNITS |          |  |
|----------------------------------|---------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------|-------|----------------------|-------|----------|--|
| MAIN STEP-UP CONVERTER           | I                   | l                                                                                               |                                                   |       |                      |       | 1        |  |
| Main Output Voltage Range        | VMAIN               |                                                                                                 |                                                   | VIN   |                      | 13    | V        |  |
|                                  | .,                  | Integrator enabled, C                                                                           | INTG = 1000pF                                     | 1.234 | 1.247                | 1.260 | .,       |  |
| FB Regulation Voltage            | V <sub>FB</sub>     | Integrator disabled (I                                                                          | NTG = REF)                                        | 1.220 |                      | 1.280 | V        |  |
| FB Input Bias Current            | I <sub>FB</sub>     | V <sub>FB</sub> = 1.25V, INTG =                                                                 | GND                                               | -50   |                      | +50   | nA       |  |
| 0                                |                     | MAX1778/MAX1880/I                                                                               | MAX1883                                           | 0.85  | 1                    | 1.15  | MHz      |  |
| Operating Frequency              | fosc                | MAX1881/MAX1882/I                                                                               | MAX1884/MAX1885                                   | 425   | 500                  | 575   | kHz      |  |
| Oscillator Maximum Duty<br>Cycle |                     |                                                                                                 |                                                   | 80    | 85                   | 91    | %        |  |
|                                  |                     | $I_{LX} = 0$ to 200mA,                                                                          | Integrator enabled,<br>C <sub>INTG</sub> = 1000pF |       | 0.01                 |       | 0/       |  |
| Load Regulation                  |                     | V <sub>MAIN</sub> = 10V                                                                         | Integrator disabled (INTG = REF)                  |       | 0.2                  |       | %        |  |
| Line Regulation                  |                     |                                                                                                 |                                                   |       | 0.1                  |       | %/V      |  |
| Integrator Transconductance      |                     |                                                                                                 |                                                   |       | 317                  |       | μS       |  |
| LX Switch On-Resistance          | R <sub>LX(ON)</sub> | $I_{LX} = 100 \text{mA}$                                                                        |                                                   |       | 0.35                 | 0.7   | Ω        |  |
| LX Leakage Current               | I <sub>L</sub> X    | $V_{LX} = 13V$                                                                                  |                                                   |       | 0.01                 | 20    | μΑ       |  |
|                                  |                     | Phase I = soft-start (1024/f <sub>OSC</sub> )                                                   |                                                   | 0.275 | 0.38                 | 0.5   |          |  |
| LX Current Limit                 | I <sub>LIM</sub>    | Phase II = soft-start (1024/f <sub>OSC</sub> )  Phase III = soft-start (1024/f <sub>OSC</sub> ) |                                                   |       | 0.75                 |       | A        |  |
| EX Guirent Limit                 | 'LIIVI              |                                                                                                 |                                                   |       | 1.12                 |       |          |  |
|                                  |                     | Phase IV = fully on (a                                                                          | fter 3072/f <sub>OSC</sub> )                      | 1.15  | 1.5                  | 1.85  |          |  |
| Maximum RMS LX Current           |                     |                                                                                                 |                                                   |       | 1                    |       | Α        |  |
| Soft-Start Period                | tss                 | Power-up to the end                                                                             | of Phase III                                      | 3     | 8072 / fos           | С     | S        |  |
| FB Fault Trip Level              |                     | Falling edge, FLTSET                                                                            | = GND                                             | 1.07  | 1.1                  | 1.14  | <u> </u> |  |
| T D T adit TTP Level             |                     | Falling edge, FLTSET                                                                            | = 1V                                              | 0.955 | 0.99                 | 1.025 | v        |  |
| POSITIVE CHARGE PUMP (MA         | X1778/MAX           | 1880/MAX1881/MAX18                                                                              | 882 only)                                         |       |                      |       |          |  |
| SUPP Input Supply Range          | VSUPP               |                                                                                                 |                                                   | 2.7   |                      | 13    | V        |  |
| Operating Frequency              | f <sub>CHP</sub>    |                                                                                                 |                                                   | (     | $0.5 \times f_{OSC}$ | )     | Hz       |  |
| FBP Regulation Voltage           | V <sub>FBP</sub>    |                                                                                                 |                                                   | 1.2   | 1.25                 | 1.3   | V        |  |
| FBP Input Bias Current           | I <sub>FBP</sub>    | V <sub>FBP</sub> = 1.5V                                                                         |                                                   | -50   |                      | +50   | nA       |  |
| DRVP PCH On-Resistance           | RPCH(ON)            |                                                                                                 |                                                   |       | 5                    | 10    | Ω        |  |
| DRVP NCH On-Resistance           | RNCH(ON)            | V <sub>FBP</sub> = 1.2V                                                                         |                                                   |       | 2                    | 4     | Ω        |  |
|                                  |                     | V <sub>FBP</sub> = 1.3V                                                                         |                                                   | 20    |                      |       | kΩ       |  |
| Maximum RMS DRVP Current         |                     |                                                                                                 |                                                   |       | 0.1                  |       | Α        |  |
| FBP Power-Ready Trip Level       |                     | Rising edge                                                                                     |                                                   | 1.09  | 1.125                | 1.16  | V        |  |
| FBP Fault Trip Level             |                     | Falling edge, FLTSET                                                                            |                                                   | 1.08  | 1.11                 | 1.16  | V        |  |
| rbr rault imp Level              |                     | Falling edge, FLTSET                                                                            | 0.955                                             | 0.99  | 1.025                | v     |          |  |

# **Quad-Output TFT LCD DC/DC Converters with Buffer**

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = +3.0V, \overline{SHDN} = IN, V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 10V, LDOOUT = FBL, BUF- = BUFOUT, BUF+ = FLTSET = TGND = PGND = GND, C_{REF} = 0.22 \mu F, C_{BUF} = 1 \mu F, \textbf{T_A} = \textbf{0}^{\circ} \textbf{C} \text{ to +85}^{\circ} \textbf{C}.$  Typical values are at  $T_A = +25^{\circ} \text{C}$ , unless otherwise noted.)

| PARAMETER                                                   | SYMBOL                | CON                                                        | MIN                              | TYP   | MAX        | UNITS |      |  |  |
|-------------------------------------------------------------|-----------------------|------------------------------------------------------------|----------------------------------|-------|------------|-------|------|--|--|
| NEGATIVE CHARGE PUMP (MAX1778/MAX1880/MAX1881/MAX1882 only) |                       |                                                            |                                  |       |            |       |      |  |  |
| SUPN Input Supply Range                                     | VSUPN                 |                                                            |                                  | 2.7   |            | 13    | V    |  |  |
| Operating Frequency                                         | fCHP                  |                                                            |                                  | (     | 0.5 x fosc | )     | Hz   |  |  |
| FBN Regulation Voltage                                      | V <sub>FBN</sub>      |                                                            |                                  | -50   | 0          | +50   | mV   |  |  |
| FBN Input Bias Current                                      | I <sub>FBN</sub>      | $V_{FBN} = 0$                                              |                                  | -50   |            | +50   | nA   |  |  |
| DRVN PCH On-Resistance                                      | R <sub>PCH</sub> (ON) |                                                            |                                  |       | 5          | 10    | Ω    |  |  |
| DRVN NCH On-Resistance                                      | Prioritorio           | $V_{FBN} = +50mV$                                          |                                  |       | 2          | 4     | Ω    |  |  |
| DAVIN INCH OII-RESISTANCE                                   | RNCH(ON)              | $V_{FBN} = -50 \text{mV}$                                  |                                  | 20    |            |       | kΩ   |  |  |
| Maximum RMS DRVN Current                                    |                       |                                                            |                                  |       | 0.1        |       | А    |  |  |
| FBN Power-Ready Trip Level                                  |                       | Falling edge                                               |                                  | 80    | 125        | 165   | mV   |  |  |
| FBN Fault Trip Level                                        |                       | Rising edge                                                |                                  | 80    | 140        | 190   | mV   |  |  |
| LOW-DROPOUT LINEAR REGU                                     | JLATOR (MA            | X1778/MAX1881/MAX                                          | (1883/MAX1884 only)              |       |            |       |      |  |  |
| SUPL Input Supply Range                                     | VSUPL                 |                                                            |                                  | 4.5   |            | 15    | V    |  |  |
| SUPL Undervoltage Lockout                                   |                       | Rising edge, 50mV h                                        | ysteresis (typ)                  | 3.8   | 4          | 4.3   | V    |  |  |
| SUPL Quiescent Current                                      | ISUPL                 | $I_{LDO} = 100 \mu A$                                      |                                  |       | 120        | 220   | μΑ   |  |  |
| Dropout Voltage (Note 1)                                    | V <sub>DROP</sub>     | LDO is set to                                              | $I_{LDO} = 40 \text{mA}$         |       | 130        | 300   | mV   |  |  |
| Dropout Voltage (Note 1)                                    |                       | regulate at 9V                                             | $I_{LDO} = 5mA$                  |       | 70         |       | IIIV |  |  |
| FBL Regulation Voltage                                      | V <sub>FBL</sub>      | $V_{SUPL} = 10V, LDO re$ $I_{LDO} = 15mA$                  | gulating at 9V,                  | 1.235 | 1.25       | 1.265 | V    |  |  |
| LDO Load Regulation                                         |                       | $V_{SUPL} = 10V$ , LDO re $I_{LDO} = 100\mu$ A to 40m      |                                  |       |            | 1.2   | %    |  |  |
| LDO Line Regulation                                         |                       | $V_{SUPL} = 4.5V \text{ to } 15V,$ $I_{LDO} = 15\text{mA}$ | FBL = LDOOUT,                    |       |            | 0.02  | %/V  |  |  |
| FBL Input Bias Current                                      | I <sub>FBL</sub>      | V <sub>FBL</sub> = 1.25V                                   |                                  | -0.8  |            | +0.8  | μΑ   |  |  |
| LDO Current Limit                                           | ILDOLIM               | V <sub>SUPL</sub> = 10V, V <sub>LDOO</sub>                 | UT = 9V, V <sub>FBL</sub> = 1.2V | 40    | 130        | 220   | mA   |  |  |
| VCOM BUFFER                                                 |                       |                                                            |                                  | •     |            |       |      |  |  |
| SUPB Input Supply Range                                     | VSUPB                 |                                                            |                                  | 4.5   |            | 13    | V    |  |  |
| SUPB Quiescent Current                                      | ISUPB                 | V <sub>SUPB</sub> = 13V                                    |                                  |       | 420        | 850   | μΑ   |  |  |
| BUFOUT Leakage Current                                      |                       |                                                            |                                  | -10   |            | +10   | μΑ   |  |  |
| Power-Supply Rejection Ratio                                | PSRR                  | V <sub>SUPB</sub> = 4.5V to 13V, V <sub>CM</sub> = 2.25V   |                                  | 85    | 98         |       | dB   |  |  |
| Input Common-Mode Voltage<br>Range                          | Vсм                   | IV <sub>OS</sub> I < 10mV                                  |                                  | 1.2   |            | 8.8   | V    |  |  |
| Common-Mode Rejection Ratio                                 | CMRR                  | V <sub>CM</sub> = 1.2V to 8.8V                             |                                  | 75    |            |       | dB   |  |  |
| Input Bias Current                                          | I <sub>BIAS</sub>     | V <sub>CM</sub> = 5V                                       |                                  | -100  | -10        | +100  | nA   |  |  |
| Input Offset Current                                        | los                   | V <sub>CM</sub> = 5V                                       |                                  |       |            | +100  | nA   |  |  |
| Gain Bandwidth Product                                      | GBW                   | C <sub>BUF</sub> = 1µF                                     |                                  |       | 13         |       | kHz  |  |  |

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = +3.0V, \overline{SHDN} = IN, V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 10V, LDOOUT = FBL, BUF- = BUFOUT, BUF+ = FLTSET = TGND = PGND = GND, CREF = 0.22 \mu F, CBUF = 1 \mu F, \textbf{TA} = 0^{\circ} \textbf{C} \text{ to } +85^{\circ} \textbf{C}.$  Typical values are at TA =  $+25^{\circ} \text{C}$ , unless otherwise noted.)

| PARAMETER                           | SYMBOL           | COND                                                             | ITIONS                   | MIN                        | TYP  | MAX                        | UNITS |
|-------------------------------------|------------------|------------------------------------------------------------------|--------------------------|----------------------------|------|----------------------------|-------|
|                                     |                  |                                                                  | I <sub>BUFOUT</sub> = 0  | 4.99                       |      | 5.01                       |       |
| Output Voltage                      | VBUFOUT          | BUF+ = GND                                                       | IBUFOUT = ±5mA           | 4.97                       |      | 5.03                       | V     |
|                                     |                  |                                                                  | $I_{BUFOUT} = \pm 45 mA$ | 4.93                       |      | 5.07                       |       |
| Input Offset Voltage                | Vos              | $V_{SUPB} = 4.5V \text{ to } 13V,$<br>$V_{CM} = 1.2V \text{ to}$ | IBUFOUT = ±5mA           | -30                        |      | +30                        | mV    |
| input onoct voltage                 | *03              | (V <sub>SUPB</sub> - 1.2V)                                       | IBUFOUT = ±45mA          | -70                        |      | +70                        | 1110  |
| Output Voltage Swing High           | VoH              | $I_{BUFOUT} = -45 \text{mA}, \Delta V_{OS}$                      | s = 1V                   | 9                          | 9.6  |                            | V     |
| Output Voltage Swing Low            | V <sub>OL</sub>  | $I_{BUFOUT} = +45mA, \Delta V_{C}$                               | s = 1V                   |                            | 0.4  | 1                          | V     |
| Peak Buffer Output Current          |                  |                                                                  |                          |                            | ±150 |                            | mA    |
| BUF+ Dual Mode™ Threshold Voltage   |                  | Falling edge, 20mV hys                                           | 80                       | 125                        | 170  | mV                         |       |
| REFERENCE                           |                  |                                                                  |                          | •                          |      |                            | •     |
| Reference Voltage                   | V <sub>REF</sub> | -2μA < I <sub>REF</sub> < 50μA                                   |                          | 1.231                      | 1.25 | 1.269                      | V     |
| Reference Undervoltage<br>Threshold |                  |                                                                  |                          | 0.9                        | 1.05 | 1.2                        | V     |
| LOGIC SIGNALS                       | II.              |                                                                  |                          |                            |      |                            | I.    |
| SHDN Input Low Voltage              |                  |                                                                  |                          |                            |      | 0.9                        | V     |
| SHDN Input High Voltage             |                  |                                                                  |                          | 2.1                        |      |                            | V     |
| SHDN Input Current                  | ISHDN            |                                                                  |                          |                            | 0.01 | 1                          | μΑ    |
| FLTSET Input Voltage Range          |                  |                                                                  |                          | 0.67 x<br>V <sub>REF</sub> |      | 0.85 x<br>V <sub>REF</sub> | V     |
| FLTSET Threshold Voltage            |                  | Rising edge, 25mV hyst                                           | eresis (tvp)             | 80                         | 125  | 170                        | mV    |
| FLTSET Input Current                |                  | V <sub>FLTSET</sub> = 1V                                         |                          |                            | 0.1  | 50                         | nA    |
| RDY Output Low Voltage              |                  | Isink = 2mA                                                      |                          |                            | 0.25 | 0.5                        | V     |
| RDY Output High Leakage             |                  | $V_{\overline{RDY}} = 13V$                                       |                          |                            | 0.01 | 1                          | μΑ    |
| Thermal Shutdown                    |                  | Rising temperature                                               |                          |                            | 160  |                            | °C    |

Dual Mode is a trademark of Maxim Integrated Products, Inc.

# **Quad-Output TFT LCD DC/DC Converters with Buffer**

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = +3.0V, \overline{SHDN} = IN, V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 10V, \\ LDOOUT = FBL, \\ BUF- = BUFOUT, \\ BUF+ = FLTSET = TGND = PGND = GND, \\ C_{REF} = 0.22 \\ \mu F, \\ C_{BUF} = 1 \\ \mu F, \\ T_{A} = -40 \\ ^{\circ}C \ to +85 \\ ^{\circ}C, \\ unless otherwise noted.) \\ (Note 2)$ 

| PARAMETER                        | SYMBOL              | CONDITIONS                                                   |                                                                 | MIN   | MAX   | UNITS |
|----------------------------------|---------------------|--------------------------------------------------------------|-----------------------------------------------------------------|-------|-------|-------|
| Input Supply Range               | V <sub>IN</sub>     |                                                              |                                                                 | 2.7   | 5.5   | V     |
| Input Undervoltage<br>Threshold  | V <sub>U</sub> VLO  | V <sub>IN</sub> Rising, 40m                                  | V <sub>IN</sub> Rising, 40mV hysteresis (typ)                   |       | 2.6   | V     |
| IN Quiescent Supply              | 1                   | V <sub>FB</sub> =                                            | MAX1778/MAX1880/<br>MAX1883 (f <sub>OSC</sub> = 1MHz)           |       | 1     | - mA  |
| Current                          | IIN                 | $V_{FBP} = 1.5V,$<br>$V_{FBN} = -0.2V$                       | MAX1881/MAX1882/MAX1884/<br>MAX1885 (f <sub>OSC</sub> = 500kHz) |       | 1     | MA    |
| SUPP Quiescent Current           | loupp               | V500 - 1.5V                                                  | MAX1778/MAX1880<br>(fosc = 1MHz)                                |       | 0.7   | - mA  |
| SOPP Quiescent Current           | I <sub>SUPP</sub>   | V <sub>FBP</sub> = 1.5V                                      | MAX1881/MAX1882<br>(f <sub>OSC</sub> = 500kHz)                  |       | 0.5   | MA    |
| CLIDN Quippopat Current          | 1                   | \/                                                           | MAX1778/MAX1880<br>(fosc = 1MHz)                                |       | 0.7   | - mA  |
| SUPN Quiescent Current           | ISUPN               | $V_{FBN} = -0.2V$                                            | MAX1881/MAX1882<br>(f <sub>OSC</sub> = 500kHz)                  |       | 0.5   | IIIA  |
| IN Shutdown Current              |                     | $V_{\overline{SHDN}} = 0$ , $V_{IN}$                         | = 5V                                                            |       | 10    | μΑ    |
| SUPP Shutdown Current            |                     | V <del>SHDN</del> = 0, V <sub>SU</sub><br>MAX1778/MAX1       | PP = 13V,<br>  880/MAX1881/MAX1882                              |       | 10    | μΑ    |
| SUPN Shutdown Current            |                     | $V_{\overline{S}H\overline{D}N} = 0$ , $V_{SU}$ MAX1778/MAX1 | <sub>PN</sub> = 13V,<br>880/MAX1881/MAX1882                     |       | 10    | μΑ    |
| SUPL Shutdown Current            |                     | $V_{\overline{SHDN}} = 0$ , $V_{SU}$<br>MAX1778/MAX1         | <sub>PL</sub> = 13V,<br>881/MAX1883/MAX1884                     |       | 10    | μΑ    |
| SUPB Shutdown Current            |                     | VSHDN = 0, VSU                                               | PB = 13V                                                        |       | 13    | μΑ    |
| MAIN STEP-UP CONVERTE            | R                   |                                                              |                                                                 |       |       |       |
| Main Output Voltage Range        | V <sub>MAIN</sub>   |                                                              |                                                                 | VIN   | 13    | V     |
| FB Regulation Voltage            | V <sub>FB</sub>     | Integrator enab                                              | led, C <sub>INTG</sub> = 1000pF                                 | 1.223 | 1.269 | V     |
| T B Flegulation Voltage          | <b>V</b> FD         | Integrator disak                                             | oled (INTG = REF)                                               | 1.21  | 1.29  | V     |
| FB Input Bias Current            | I <sub>FB</sub>     | $V_{FB} = 1.25V, IN$                                         | ITG = GND                                                       | -50   | +50   | nA    |
| Operating Frequency              | Fosc                | MAX1778/MAX                                                  | 1880/MAX1883                                                    | 0.75  | 1.25  | MHz   |
|                                  | . 000               | MAX1881/MAX                                                  | 1882/MAX1884/MAX1885                                            | 375   | 625   | kHz   |
| Oscillator Maximum Duty<br>Cycle |                     |                                                              |                                                                 | 79    | 91    | %     |
| LX Switch On-Resistance          | R <sub>LX(ON)</sub> | $I_{LX} = 100 \text{mA}$                                     |                                                                 |       | 0.7   | Ω     |
| LX Leakage Current               | ILX                 | $V_{LX} = 13V$                                               |                                                                 |       | 20    | μΑ    |
| LX Current Limit                 | I <sub>LIM</sub>    | Phase I = soft-s                                             | start (1024/f <sub>OSC</sub> )                                  | 0.275 | 0.525 | A     |
| LA Guiront Limit                 | 'LIIVI              | Phase IV = fully on (after 3072/fosc)                        |                                                                 | 1.1   | 2.05  |       |
| FB Fault Trip Level              |                     | Falling edge, Fl                                             | LTSET = GND                                                     | 1.07  | 1.14  | V     |

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = +3.0V, \overline{SHDN} = IN, V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 10V, \\ LDOOUT = FBL, \\ BUF- = BUFOUT, \\ BUF+ = FLTSET = TGND = PGND = GND, \\ C_{REF} = 0.22 \\ \mu F, \\ C_{BUF} = 1 \\ \mu F, \\ T_{A} = -40 \\ ^{\circ}C \text{ to } +85 \\ ^{\circ}C, \\ unless otherwise noted.) \\ (Note 2)$ 

| PARAMETER                  | SYMBOL                | CONDITIONS                                                                      | MIN   | MAX   | UNITS |
|----------------------------|-----------------------|---------------------------------------------------------------------------------|-------|-------|-------|
| POSITIVE CHARGE PUMP (N    | //AX1778/MA           | X1880/MAX1881/MAX1882 only)                                                     |       |       |       |
| SUPP Input Supply Range    | VSUPP                 |                                                                                 | 2.7   | 13    | V     |
| FBP Regulation Voltage     | V <sub>FBP</sub>      |                                                                                 | 1.2   | 1.3   | V     |
| FBP Input Bias Current     | I <sub>FBP</sub>      | V <sub>FBP</sub> = 1.5V                                                         | -50   | +50   | nA    |
| DRVP PCH On-Resistance     | R <sub>PCH</sub> (ON) |                                                                                 |       | 10    | Ω     |
| DDVD NCH On Begintenes     | Directions            | V <sub>FBP</sub> = 1.2V                                                         |       | 4     | Ω     |
| DRVP NCH On-Resistance     | RNCH(ON)              | V <sub>FBP</sub> = 1.3V                                                         | 20    |       | kΩ    |
| FBP Power-Ready Trip Level |                       | Rising edge                                                                     | 1.09  | 1.16  | V     |
| NEGATIVE CHARGE PUMP       | MAX1778/M             | AX1880/MAX1881/MAX1882 only)                                                    |       |       |       |
| SUPN Input Supply Range    | V <sub>SUPN</sub>     |                                                                                 | 2.7   | 13    | V     |
| FBN Regulation Voltage     | V <sub>FBN</sub>      |                                                                                 | -50   | +50   | mV    |
| FBN Input Bias Current     | I <sub>FBN</sub>      | V <sub>FBN</sub> = 0                                                            | -50   | +50   | nA    |
| DRVN PCH On-Resistance     | R <sub>PCH</sub> (ON) |                                                                                 |       | 10    | Ω     |
| DD/M NOLLO- Desisters      | D                     | V <sub>FBN</sub> = +50mV                                                        |       | 4     | Ω     |
| DRVN NCH On-Resistance     | RNCH(ON)              | V <sub>FBN</sub> = -50mV                                                        | 20    |       | kΩ    |
| FBN Power-Ready Trip Level |                       | Falling edge                                                                    | 80    | 165   | mV    |
| LOW DROPOUT LINEAR RE      | GULATOR (N            | MAX1778/MAX1881/MAX1883/MAX1884 only)                                           |       |       | •     |
| SUPL Input Supply Range    | VSUPL                 |                                                                                 | 4.5   | 15    | V     |
| SUPL Undervoltage Lockout  |                       | Rising edge, 50mV hysteresis (typ)                                              | 3.8   | 4.3   | V     |
| SUPL Quiescent Current     | ISUPL                 | I <sub>LDO</sub> = 100μA                                                        |       | 240   | μΑ    |
| Dropout Voltage (Note 1)   | V <sub>DROP</sub>     | LDO regulating to 9V, I <sub>LDO</sub> = 40mA                                   |       | 330   | mV    |
| FBL Regulation Voltage     | V <sub>FBL</sub>      | V <sub>SUPL</sub> = 10V, LDO regulating to 9V, I <sub>LDO</sub> = 15mA          | 1.222 | 1.265 | V     |
| LDO Load Regulation        |                       | V <sub>SUPL</sub> = 10V, LDO regulating to 9V, I <sub>LDO</sub> = 100µA to 40mA |       | 1.2   | %     |
| LDO Line Regulation        |                       | V <sub>SUPL</sub> = 4.5V to 15V, FBL = LDOOUT,<br>I <sub>LDO</sub> = 15mA       |       | 0.02  | %/V   |
| FBL Input Bias Current     | I <sub>FBL</sub>      | V <sub>FBL</sub> = 1.25V                                                        | -1.2  | +1.2  | μΑ    |
| LDO Current Limit          | ILDOLIM               | V <sub>SUPL</sub> = 10V, V <sub>LDOOUT</sub> = 9V, V <sub>FBL</sub> = 1.2V      | 40    | 260   | mA    |
| VCOM BUFFER                | •                     |                                                                                 | •     |       | •     |
| SUPB Input Supply Range    | VSUPB                 |                                                                                 | 4.5   | 13    | V     |
| SUPB Quiescent Current     | ISUPB                 | V <sub>SUPB</sub> = 13V                                                         |       | 850   | μΑ    |
| BUFOUT Leakage Current     |                       |                                                                                 | -10   | +10   | μΑ    |
| Input Common-Mode Voltage  | V <sub>CM</sub>       | IV <sub>OS</sub> I < 10mV                                                       | 1.2   | 8.8   | V     |

# **Quad-Output TFT LCD DC/DC Converters with Buffer**

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = +3.0V, \overline{SHDN} = IN, V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 10V, \\ LDOOUT = FBL, \\ BUF- = BUFOUT, \\ BUF+ = FLTSET = TGND = PGND = GND, \\ C_{REF} = 0.22 \\ \mu F, \\ C_{BUF} = 1 \\ \mu F, \\ T_{A} = -40 \\ ^{\circ}C \text{ to } +85 \\ ^{\circ}C, \\ unless otherwise noted.) \\ (Note 2)$ 

| PARAMETER                           | SYMBOL            | CONDI                                                           | MIN                      | MAX                     | UNITS                   |      |
|-------------------------------------|-------------------|-----------------------------------------------------------------|--------------------------|-------------------------|-------------------------|------|
| Input Bias Current                  | I <sub>BIAS</sub> | V <sub>CM</sub> = 5V                                            | -500                     | +500                    | nA                      |      |
| Input Offset Current                | los               | V <sub>CM</sub> = 5V                                            |                          | -500                    | +500                    | nA   |
|                                     |                   |                                                                 | IBUFOUT = 0              | 4.988                   | 5.012                   |      |
| Output Voltage                      | VBUFOUT           | BUF+ = GND                                                      | $I_{BUFOUT} = \pm 5mA$   | 4.97                    | 5.03                    | V    |
|                                     |                   |                                                                 | $I_{BUFOUT} = \pm 45 mA$ | 4.93                    | 5.07                    |      |
| Input Offcot Voltage                | Vos               | $V_{SUPB} = 4.5V \text{ to } 13V$<br>$V_{CM} = 1.2V \text{ to}$ | IBUFOUT = ±5mA           | -30                     | +30                     | mV   |
| Input Offset Voltage                | VOS               | (V <sub>SUPB</sub> - 1.2V)                                      | IBUFOUT = ±45mA          | -70                     | +70                     | IIIV |
| Output Voltage Swing High           | Voh               | $I_{BUFOUT} = -45 \text{mA}, \Delta V_{OS}$                     | = 1V                     | 9                       |                         | V    |
| Output Voltage Swing Low            | V <sub>OL</sub>   | $I_{BUFOUT} = +45mA, \Delta V_{OS}$                             | s = 1V                   |                         | 1                       | V    |
| BUF+ Dual-Mode<br>Threshold Voltage |                   | Falling edge, 20mV hyste                                        | 80                       | 170                     | mV                      |      |
| REFERENCE                           | l.                |                                                                 |                          | 1                       |                         | I.   |
| Reference Voltage                   | V <sub>REF</sub>  | -2μA < I <sub>REF</sub> < 50μA                                  |                          | 1.223                   | 1.269                   | V    |
| Reference Undervoltage<br>Threshold |                   |                                                                 |                          | 0.9                     | 1.2                     | ٧    |
| LOGIC SIGNALS                       | •                 |                                                                 |                          | •                       |                         |      |
| SHDN Input Low Voltage              |                   |                                                                 |                          |                         | 0.9                     | V    |
| SHDN Input High Voltage             |                   |                                                                 |                          | 2.1                     |                         | V    |
| SHDN Input Current                  | ISHDN             |                                                                 |                          |                         | 1                       | μΑ   |
| FLTSET Input Voltage Range          |                   |                                                                 |                          | 0.74 x V <sub>REF</sub> | 0.85 x V <sub>REF</sub> | V    |
| FLTSET Threshold Voltage            |                   | Rising edge, 25mV hysteresis (typ)                              |                          | 80                      | 170                     | mV   |
| FLTSET Input Current                |                   | V <sub>FLTSET</sub> = 1V                                        |                          | 50                      | nA                      |      |
| RDY Output Low Voltage              |                   | I <sub>SINK</sub> = 2mA                                         |                          | 0.5                     | V                       |      |
| RDY Output High Leakage             |                   | $V_{\overline{RDY}} = 13V$                                      |                          |                         | 1                       | μΑ   |

Note 1: Dropout voltage is defined as the V<sub>SUPL</sub> - V<sub>LDOOUT</sub>, when V<sub>SUPL</sub> is 100mV below the set value of V<sub>LDOOUT</sub>.

Note 2: Specifications to -40°C are guaranteed by design, not production tested.

# Quad-Output TFT LCD DC-DC Converters with Buffer

#### **Typical Operating Characteristics**

(Circuit of Figure 1,  $V_{IN} = +3.3V$ ,  $\overline{SHDN} = IN$ ,  $V_{MAIN} = V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 8V$ ,  $BUF_{-} = BUFOUT$ ,  $BUF_{+} = FLTSET = TGND = PGND = GND$ ,  $T_{A} = +25^{\circ}C$ .)



















# **Quad-Output TFT LCD DC/DC Converters with Buffer**

### Typical Operating Characteristics (continued)

(Circuit of Figure 1,  $V_{IN} = +3.3V$ ,  $\overline{SHDN} = IN$ ,  $V_{MAIN} = V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 8V$ , BUF- = BUFOUT, BUF+ = FLTSET = TGND = PGND = GND,  $T_A = +25^{\circ}C$ .)













C. INDUCTOR CURRENT, 1A/div

C. INDUCTOR CURRENT, 1A/div

CINTG = 1000pF

INTG = REF

# Quad-Output TFT LCD DC/DC Converters with Buffer

### Typical Operating Characteristics (continued)

(Circuit of Figure 1,  $V_{IN}$  = +3.3V,  $\overline{SHDN}$  = IN,  $V_{MAIN}$  =  $V_{SUPP}$  =  $V_{SUPN}$  =  $V_{SUPB}$  =  $V_{SUPL}$  = 8V, BUF- = BUFOUT, BUF+ = FLTSET = TGND = PGND = GND,  $T_A$  = +25°C.)



A.  $V_{MAIN} = 8V$ ,  $I_{MAIN} = 200$ mA, 10mV/div B.  $V_{NEG} = -5V$ ,  $I_{NEG} = 10$ mA, 20mV/div C.  $V_{POS} = 20V$ ,  $I_{POS} = 5$ mA, 20mV/div



B.  $V_{MAIN} = 0.70 \text{ ZV}$ , 2V/divC. INDUCTOR CURRENT, 500mA/div  $R_{\text{LOAD}} = 400\Omega$ 



A.  $V_{\overline{SHDN}}=0$  TO 2V, 2V/div B.  $V_{MAIN}=8V$ , 2V/div C. INDUCTOR CURRENT, 500mA/div  $R_{L0AD}=20\Omega$ 



B. HUY, 5V/div C. POSITIVE CHARGE PUMP =  $V_{POS}$  = 20V,  $R_{LOAD}$  =  $4k\Omega$ , 10V/divD. STEP-UP CONVERTER:  $V_{MAIN}$  = 8V,  $R_{LOAD}$  =  $40\Omega$ , 10V/divE. NEGATIVE CHARGE PUMP:  $V_{NEG}$  = -5V,  $R_{LOAD}$  = 500 $\Omega$ , 10V/div

#### **POWER-UP SEQUENCE** (CIRCUIT OF FIGURE 10) 4V 2V Α 0 20V В 10V С 0 0 D -5V 1ms/div A. RDY, 2V/div

B. POSITIVE CHARGE PUMP, V<sub>POS(SYS)</sub> = 20V, 10V/div C. STEP-UP CONVERTER: V<sub>MAIN(SYS)</sub> = 8V, 10V/div D. NEGATIVE CHARGE PUMP, V<sub>NEG</sub> = -5V, -5V/div



A. RDY, 2V/div
B. GATE OF N-CH MOSFET, 5V/div
C. STEP-UP CONVERTER, V<sub>MAIN</sub>(START) = 8V, 5V/div
V<sub>MAIN</sub>(SYS) = GND

# **Quad-Output TFT LCD DC/DC Converters with Buffer**

### Typical Operating Characteristics (continued)

(Circuit of Figure 1, V<sub>IN</sub> = +3.3V, SHDN = IN, V<sub>MAIN</sub> = V<sub>SUPP</sub> = V<sub>SUPB</sub> = V<sub>SUPB</sub> = V<sub>SUPL</sub> = 8V, BUF- = BUFOUT, BUF+ = FLTSET = TGND = PGND = GND, TA = +25°C.)







DROPOUT VOLTAGE
vs. LDO LOAD CURRENT
(INTERNAL LINEAR REGULATOR)



LDO SUPPLY CURRENT vs. LDO OUTPUT CURRENT (INTERNAL LINEAR REGULATOR)



# Quad-Output TFT LCD DC/DC Converters with Buffer

### Typical Operating Characteristics (continued)

(Circuit of Figure 1,  $V_{IN} = +3.3V$ ,  $\overline{SHDN} = IN$ ,  $V_{MAIN} = V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 8V$ ,  $BUF_{-} = BUFOUT$ ,  $BUF_{+} = FLTSET = TGND = PGND = GND$ ,  $T_{A} = +25^{\circ}C$ .)







A.  $I_{LD0} = 100 \mu A$  TO 40mA, 40mA/div B.  $V_{LD0} = 5V$ , 20mV/div  $V_{SUPL} = V_{LD0} + 500$ mV

# LOAD-TRANSIENT RESPONSE NEAR DROPOUT (INTERNAL LINEAR REGULATOR) MAX1778 loc30



A.  $I_{LDO} = 100 \mu A$  TO 40mA, 40mA/div B.  $V_{LDO} = 5V$ , 20mV/div  $V_{IN} = V_{LDO} + 100$ mV

# INTERNAL LINEAR-REGULATOR RIPPLE REJECTION



A.  $V_{LDOOUT} = 5V$ ,  $I_{LDOOUT} = 40$ mA, 10mV/div B.  $V_{MAIN} = V_{SUPL} = 8V$ , 200mV/div C.  $I_{MAIN} = 0$  TO 750mA, 500mA/div

### INTERNAL LINEAR-REGULATOR



A.  $V_{SHDN} = 0$  TO 2V, 2V/div B.  $V_{LD00UT} = 5V$ ,  $R_{LD00UT} = 125\Omega$ , 2V/div C.  $V_{MAIN} = 8V$ ,  $R_{MAIN} = 40\Omega$ , 2V/div

# Quad-Output TFT LCD DC/DC Converters with Buffer

### Typical Operating Characteristics (continued)

(Circuit of Figure 1, V<sub>IN</sub> = +3.3V, <del>SHDN</del> = IN, V<sub>MAIN</sub> = V<sub>SUPP</sub> = V<sub>SUPN</sub> = V<sub>SUPB</sub> = V<sub>SUPL</sub> = 8V, BUF- = BUFOUT, BUF+ = FLTSET = TGND = PGND = GND, T<sub>A</sub> = +25°C.)







# EXTERNAL LINEAR-REGULATOR RIPPLE REJECTION 2.5V A 8.0V 7.8V 1A 0.5A 0 10µs/div

# A. $V_{LD0} = 2.5V$ , $I_{LD0} = 200$ mA, 10mV/div B. $V_{MAIN} = V_{SUPL} = 8V$ , 200mV/div C. $I_{MAIN} = 0$ TO 750mA, 500mA/div FIGURE 7



0 2 4



14 Maxim Integrated

8 10 12 14

 $V_{CM}(V)$ 

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### Typical Operating Characteristics (continued)

(Circuit of Figure 1,  $V_{IN} = +3.3V$ ,  $\overline{SHDN} = IN$ ,  $V_{MAIN} = V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 8V$ ,  $BUF_{-} = BUFOUT$ ,  $BUF_{+} = FLTSET = TGND = PGND = GND$ ,  $T_{A} = +25^{\circ}C$ .)



# **Quad-Output TFT LCD DC/DC Converters with Buffer**

#### Typical Operating Characteristics (continued)

(Circuit of Figure 1,  $V_{IN} = +3.3V$ ,  $\overline{SHDN} = IN$ ,  $V_{MAIN} = V_{SUPP} = V_{SUPN} = V_{SUPB} = V_{SUPL} = 8V$ , BUF- = BUFOUT, BUF+ = FLTSET = TGND = PGND = GND,  $T_A = +25^{\circ}C$ .)



A.  $V_{BUF}$ + = 3.50V TO 4.50V, 0.5V/div B. BUFOUT = BUF-, 0.5V/div  $C_{BUF}$  = 1 $\mu$ F,  $V_{SUPB}$  = 8V



A.  $I_{BUFOUT}$  = 200mA PULSES, 200mA/div B. BUFOUT = BUF-, 200mV/div C.  $V_{MAIN}$  = 8V, 50mV/div  $V_{SUPB}$  =  $V_{MAIN}$ , BUF+ = GND,  $C_{BUF}$  =  $1\mu F$ 



A.  $I_{BUFOUT}$  = 400mA PULSES, 500mA/div B. BUFOUT = BUF-, 0.5V/div C.  $V_{MAIN}$  = 8V, 100mV/div  $V_{SUPB}$  =  $V_{MAIN}$ , BUF+ = GND,  $C_{BUF}$  = 1 $\mu$ F



A.  $\overline{RDY}$ , 2V/divB. BUFOUT = BUF-,  $C_{BUF} = 1\mu F$ , 2V/divC.  $V_{SUPB} = V_{MAIN} = 8V$ ,  $I_{MAIN} = 20mA$ , 200mV/divBUF+ = GND



A.  $\overline{RDV}$ , 2V/div B. BUFOUT = BUF-,  $C_{BUF}$  = 1 $\mu$ F, 2V/div C.  $V_{SUPB}$  =  $V_{MAIN}$  = 8V,  $I_{MAIN}$  = 20mA, 200mV/div BUF+ = GND

# **Quad-Output TFT LCD DC-DC Converters with Buffer**

### Pin Description

|                    | PIN                |                    | PIN     |        |                                                                                                                                                                                                                                                       |  | PIN |  |  |  |  |
|--------------------|--------------------|--------------------|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|--|--|--|--|
| MAX1778<br>MAX1881 | MAX1880<br>MAX1882 | MAX1883<br>MAX1884 | MAX1885 | NAME   | FUNCTION                                                                                                                                                                                                                                              |  |     |  |  |  |  |
| 1                  | 1                  | 1                  | 1       | FB     | Main Step-Up Regulator Feedback Input. Regulates to 1.25V nominal. Connect a resistive divider from the output (V <sub>MAIN</sub> ) to FB to analog ground (GND).                                                                                     |  |     |  |  |  |  |
| 2                  | 2                  | 2                  | 2       | INTG   | Main Step-Up Integrator Output. When using the integrator, connect 1000pF to analog ground (GND). To disable the integrator, connect INTG to REF.                                                                                                     |  |     |  |  |  |  |
| 3                  | 3                  | 3                  | 3       | IN     | Main Supply Voltage. The supply voltage powers the control circuitry for all the regulators and can range from 2.7V to 5.5V. Bypass with a 0.1µF capacitor between IN and GND, as close to the pins as possible.                                      |  |     |  |  |  |  |
| 4                  | 4                  | 4                  | 4       | BUF+   | VCOM Buffer (Operational Transconductance Amplifier) Positive Feedback Input. Connect to GND to select the internal resistive divider that sets the positive input to half the amplifier's supply voltage (V <sub>BUF+</sub> = V <sub>SUPB</sub> /2). |  |     |  |  |  |  |
| 5                  | 5                  | 5                  | 5       | BUF-   | VCOM Buffer (Operational Transconductance Amplifier) Negative Feedback Input                                                                                                                                                                          |  |     |  |  |  |  |
| 6                  | 6                  | 6                  | 6       | SUPB   | VCOM Buffer (Operational Transconductance Amplifier) Supply Voltage                                                                                                                                                                                   |  |     |  |  |  |  |
| 7                  | 7                  | 7                  | 7       | BUFOUT | VCOM Buffer (Operational Transconductance Amplifier) Output                                                                                                                                                                                           |  |     |  |  |  |  |
| 8                  | 8                  | 8                  | 8       | GND    | Analog Ground. Connect to power ground (PGND) underneath the IC.                                                                                                                                                                                      |  |     |  |  |  |  |
| 9                  | 9                  | 9                  | 9       | REF    | Internal Reference Bypass Terminal. Connect a 0.22µF ceramic capacitor from REF to analog ground (GND). External load capability up to 50µA.                                                                                                          |  |     |  |  |  |  |
| 10                 | 10                 | _                  | _       | FBP    | Positive Charge-Pump Regulator Feedback Input. Regulates to 1.25V nominal. Connect a resistive divider from the positive charge-pump output (VPOS) to FBP to analog ground (GND).                                                                     |  |     |  |  |  |  |
| 11                 | 11                 | _                  | _       | FBN    | Negative Charge-Pump Regulator Feedback Input. Regulates to 0V nominal. Connect a resistive divider from the negative charge-pump output (V <sub>NEG</sub> ) to FBN to the reference (REF).                                                           |  |     |  |  |  |  |
| 12                 | 12                 | 10                 | 10      | SHDN   | Active-Low Shutdown Control Input. Pull SHDN low to force the controller into shutdown. If unused, connect SHDN to IN for normal operation. A rising edge on SHDN clears the fault latch.                                                             |  |     |  |  |  |  |
| 13                 | _                  | 11                 | _       | SUPL   | Low-Dropout Linear Regulator Input Voltage. Can range from 4.5V to 15V. Bypass with a 1µF capacitor to GND (see <i>Capacitor Selection and Regulator Stability</i> ). Connect both input pins together externally.                                    |  |     |  |  |  |  |

# **Quad-Output TFT LCD DC/DC Converters with Buffer**

### Pin Description (continued)

|                    | PI                 | N                  |                  |        |                                                                                                                                                                                                                                                                                                       |
|--------------------|--------------------|--------------------|------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX1778<br>MAX1881 | MAX1880<br>MAX1882 | MAX1883<br>MAX1884 | MAX1885          | NAME   | FUNCTION                                                                                                                                                                                                                                                                                              |
| 14                 | _                  | 12                 | _                | LDOOUT | Linear Regulator Output. Sources up to 40mA. Bypass to GND with a ceramic capacitor determined by: $C_{LDOOUT} \; \geq \; 0.5 ms \; \; X \left( \frac{I_{LDOOUT(MAX)}}{V_{LDOOUT}} \right)$                                                                                                           |
| 15                 | _                  | 13                 | _                | FBL    | Voltage Setting Input. Connect a resistive divider from the linear regulator output (VLDOOUT) to FBL to analog ground (GND).                                                                                                                                                                          |
| 16                 | 16                 | 14                 | 14               | FLTSET | Fault Trip-Level Set Input. Connect to a resistive divider between REF and GND to set the main step-up converter's and positive charge pump's fault thresholds between 0.67 x V <sub>REF</sub> and 0.85 x V <sub>REF</sub> . Connect to GND for the preset fault threshold (0.9 x V <sub>REF</sub> ). |
| 17                 | 17                 | _                  | _                | SUPN   | Negative Charge-Pump Driver Supply Voltage. Bypass to power ground (PGND) with a 0.1µF capacitor.                                                                                                                                                                                                     |
| 18                 | 18                 | _                  | _                | DRVN   | Negative Charge-Pump Driver Output. Output high level is V <sub>SUPN</sub> and low level is PGND.                                                                                                                                                                                                     |
| 19                 | 19                 | _                  | _                | SUPP   | Positive Charge-Pump Driver Supply Voltage. Bypass to power ground (PGND) with a 0.1µF capacitor.                                                                                                                                                                                                     |
| 20                 | 20                 | _                  | _                | DRVP   | Positive Charge-Pump Driver Output. Output high level is V <sub>SUPP</sub> and low level is PGND                                                                                                                                                                                                      |
| 21                 | 21                 | 17                 | 17               | PGND   | Power Ground. Connect to analog ground (GND) underneath the IC.                                                                                                                                                                                                                                       |
| 22                 | 22                 | 18                 | 18               | LX     | Main Step-Up Regulator Power MOSFET N-Channel Drain. Place output diode and output capacitor as close as possible to PGND.                                                                                                                                                                            |
| 23                 | 23                 | 19                 | 19               | TGND   | Must be connected to ground.                                                                                                                                                                                                                                                                          |
| 24                 | 24                 | 20                 | 20               | RDY    | Active-Low, Open-Drain Output. Indicates all outputs are ready. On-resistance is $125\Omega$ (typ).                                                                                                                                                                                                   |
| _                  | 13–15              | 15, 16             | 11–13,<br>15, 16 | N.C.   | No Connection. Not internally connected.                                                                                                                                                                                                                                                              |

# Quad-Output TFT LCD DC/DC Converters with Buffer



Figure 1. Typical Application Circuit

#### **Detailed Description**

The MAX1778/MAX1880–MAX1885 are highly efficient multiple-output power supplies for thin-film transistor (TFT) liquid crystal display (LCD) applications. The devices contain one high-power step-up converter, two low-power charge pumps, an operational transconductance amplifier (VCOM buffer), and a low-dropout linear regulator. The primary step-up converter uses an internal N-channel MOSFET to provide maximum efficiency and to minimize the number of external components. The output voltage of the main step-up converter (VMAIN) can be set from VIN to 13V with external resistors.

The dual charge pumps (MAX1778/MAX1880–MAX1882 only) independently regulate a positive output (V<sub>POS</sub>) and a negative output (V<sub>NEG</sub>). These low-power outputs use external diode and capacitor stages (as many stages as required) to regulate output voltages from -40V to +40V. A unique control scheme minimizes output ripple as well as capacitor sizes for both charge pumps.

A resistor-programmable 40mA linear regulator (MAX1778/MAX1881/MAX1883/MAX1884 only) can provide preregulation or postregulation for any of the supplies. For higher current applications, an external transistor can be added.

Additionally, the VCOM buffer provides a high current output that is ideal for driving capacitive loads, such as the backplane of a TFT LCD panel. The positive feedback input features dual-mode operation, allowing this input to be connected to an internal 50% resistive-divider between the buffer's supply voltage and ground, or externally adjusted for other voltages.

Also included in the MAX1778/MAX1880-MAX1885 is a precision 1.25V reference that sources up to  $50\mu A$ , logic shutdown, soft-start, power-up sequencing, adjustable fault detection, thermal shutdown, and an active-low, open-drain ready output.

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### Main Step-up Controller

During normal pulse-width modulation (PWM) operation, the MAX1778/MAX1880–MAX1885 main step-up controllers switch at a constant frequency of 500kHz or 1MHz (see the *Selector Guide*), allowing the use of low-profile inductors and output capacitors. Depending on the input-to-output voltage ratio, the controller regulates the output voltage and controls the power transfer by modulating the duty cycle (D) of each switching cycle:

$$D \approx \frac{V_{MAIN} - V_{IN}}{V_{MAIN}}$$

On the rising edge of the internal clock, the controller sets a flip-flop when the output voltage is too low, which turns on the n-channel MOSFET (Figure 2). The inductor current ramps up linearly, storing energy in a magnetic field. Once the sum of the feedback voltage error amplifier, slope-compensation, and current-feedback signals trip the multi-input comparator, the MOSFET turns off, the flip-flop resets, and the diode (D1) turns on. This forces the current through the inductor to ramp back down, transferring the energy stored in the magnetic field to the output capacitor and load. The MOSFET remains off for the rest of the clock cycle.

Changes in the feedback voltage-error signal shift the switch-current trip level, consequently modulating the MOSFET duty cycle.

Under very light loads, an inherent switchover to pulseskipping takes place (Figure 3). When this occurs, the controller skips most of the oscillator pulses in order to reduce the switching frequency and gate charge losses. When pulse-skipping, the step-up controller initiates a new switching cycle only when the output voltage drops too low. The n-channel MOSFET turns on, allowing the inductor current to ramp up until the multi-input comparator trips. Then, the MOSFET turns off and the diode turns on, forcing the inductor current to ramp down. When the inductor current reaches zero, the diode turns off, so the inductor stops conducting current. This forces the threshold between pulse-skipping and PWM operation to coincide with the boundary between continuous and discontinuous inductorcurrent operation:

$$I_{LOAD(CROSSOVER)} \approx \frac{1}{2} \left( \frac{V_{IN}}{V_{MAIN}} \right)^2 \left( \frac{V_{MAIN} - V_{IN}}{f_{OSC}L} \right)$$



Figure 2. Main Step-Up Converter Block Diagram

# Quad-Output TFT LCD DC/DC Converters with Buffer

The switching waveforms appear noisy and asynchronous when light loading causes pulse-skipping operation; this is a normal operating condition that improves light-load efficiency.



Figure 3. Discontinuous-to-Continuous Conduction Crossover Point

#### Dual Charge-Pump Regulator (MAX1778/ MAX1880-MAX1882 Only)

The MAX1778/MAX1880–MAX1882 controllers contain two independent low-power charge pumps (Figure 4). One charge pump inverts the input voltage and provides a regulated negative output voltage. The second charge pump doubles the input voltage and provides a regulated positive output voltage. The controllers contain internal p-channel and n-channel MOSFETs to control the power transfer. The internal MOSFETs switch at a constant frequency (fCHP = fOSC/2).

#### Positive Charge Pump

During the first half-cycle, the n-channel MOSFET turns on and charges flying capacitor  $C_{X(POS)}$  (Figure 4). This initial charge is controlled by the variable n-channel on-resistance. During the second half-cycle, the n-channel MOSFET turns off and the p-channel MOSFET turns on, level shifting  $C_{X(POS)}$  by  $V_{SUPP}$  volts. This connects  $C_{X(POS)}$  in parallel with the reservoir capacitor  $C_{OUT(POS)}$ . If the voltage across  $C_{OUT(POS)}$  plus a diode drop  $(V_{POS} + V_{DIODE})$  is smaller than the level-shifted flying capacitor voltage  $(V_{CX(POS)} + V_{SUPP})$ , charge flows from  $C_{X(POS)}$  to  $C_{OUT(POS)}$  until the diode (D3) turns off.



Figure 4. Low-Power Charge Pump Block Diagram

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### **Negative Charge Pump**

During the first half-cycle, the p-channel MOSFET turns on, and flying capacitor  $C_{X(NEG)}$  charges to  $V_{SUPN}$  minus a diode drop (Figure 4). During the second half-cycle, the p-channel MOSFET turns off, and the n-channel MOSFET turns on, level shifting  $C_{X(NEG)}$ . This connects  $C_{X(NEG)}$  in parallel with reservoir capacitor  $C_{OUT(NEG)}$ . If the voltage across  $C_{OUT(NEG)}$  minus a diode drop is greater than the voltage across  $C_{X(NEG)}$ , charge flows from  $C_{OUT(NEG)}$  to  $C_{X(NEG)}$  until the diode (D5) turns off. The amount of charge transferred to the output is controlled by the variable n-channel on-resistance.

# Low-Dropout Linear Regulator (MAX1778/MAX1881/MAX1883/MAX1884 Only)

The MAX1778/MAX1881/MAX1883/MAX1884 contain a low-dropout linear regulator (Figure 5) that uses an internal PNP pass transistor (Qp) to supply loads up to 40mA. As illustrated in Figure 5, the 1.25V reference is connected to the error amplifier, which compares this reference with the feedback voltage and amplifies the difference. If the feedback voltage is higher than the reference voltage, the controller lowers the base current of Qp, which reduces the amount of current to the output. If the feedback voltage is too low, the

device increases the pass transistor base current, which allows more current to pass to the output and increases the output voltage. However, the linear regulator also includes an output current limit to protect the internal pass transistor against short circuits.

The low-dropout linear regulator monitors and controls the pass transistor's base current, limiting the output current to 130mA (typ). In conjunction with the thermal overload protection, this current limit protects the output, allowing it to be shorted to ground for an indefinite period of time without damaging the part.

#### **VCOM Buffer**

The MAX1778/MAX1880–MAX1885 include a VCOM buffer, which uses an operational transconductance amplifier (OTA) to provide a current output that is ideal for driving capacitive loads, such as the backplane of a TFT LCD panel. The unity-gain bandwidth of this current-output buffer is:

$$GBW = gm/C_{OUT}$$

where gm is the amplifier's transconductance. The bandwidth is inversely proportional to the output capacitor, so large capacitive loads improve stability; however, lower bandwidth decreases the buffer's transient response time. To improve the transient response



Figure 5. Low-Dropout Linear Regulator Block Diagram

# Quad-Output TFT LCD DC/DC Converters with Buffer



Figure 6. VCOM Buffer Block Diagram

times, the amplifier's transconductance increases as the output current increases (see the *Typical Operating Characteristics*).

The VCOM buffer's positive feedback input features dual mode operation. The buffer's output voltage can be internally set by a 50% resistive divider connected to the buffer's supply voltage (SUPB), or the output voltage can be externally adjusted for other voltages.

#### Shutdown (SHDN)

A logic-low level on \$\overline{SHDN}\$ shuts down all of the converters and the reference. When shut down, the supply current drops to 0.1\(\mu\)A to maximize battery life, and the reference is pulled to ground. The output capacitance, feedback resistors, and load current determine the rate at which each output voltage decays. A logic-level high on \$\overline{SHDN}\$ power activates the MAX1778/MAX1880-MAX1885 (see the Power-Up Sequencing section). Do not leave \$\overline{SHDN}\$ floating. If unused, connect \$\overline{SHDN}\$ to IN. A logic-level transition on \$\overline{SHDN}\$ clears the fault latch.

#### **Power-Up Sequencing**

Upon power-up or exiting shutdown, the MAX1778/MAX1880–MAX1885 start a power-up sequence. First, the reference powers up. Then, the main DC-DC stepup converter powers up with soft-start enabled. The linear regulator powers up at the same time as the main step-up converter; however, the power sequence and

ready output signal are not affected by the regulation of the linear regulator. While the main step-up converter powers up, the output of the PWM comparator remains low (Figure 2), and the step-up converter charges the output capacitors, limited only by the maximum duty cycle and current-limit comparator. When the step-up converter approaches its nominal regulation value and the PWM comparator's output changes states for the first time, the negative charge pump turns on. When the negative output voltage reaches approximately 90% of its nominal value (V<sub>FBN</sub> < 110mV), the positive charge pump starts up. Finally, when the positive output voltage reaches 90% of its nominal value (VFBP > 1.125V), the active-low ready signal (RDY) goes low (see the Power Ready section), and the VCOM buffer powers up. The MAX1883-MAX1885 do not contain the charge pumps, but the power-up sequence still contains the charge pumps' startup logic, which appears as a delay (2 × 4096/fOSC) between the step-up converter reaching regulation and when the ready signal and VCOM buffer are activated.

#### **Soft-Start**

For the main step-up regulator, soft-start allows a gradual increase of the current-limit level during startup to reduce input surge currents. The MAX1778/MAX1880–MAX1885 divide the soft-start period into four phases. During the first phase, the controller limits the current limit to only 0.38A (see the *Electrical Characteristics*), approximately a quarter of the maximum current limit

# Quad-Output TFT LCD DC/DC Converters with Buffer

(I<sub>LX(MAX)</sub>). If the output does not reach regulation within 1ms, soft-start enters phase II, and the current limit is increased by another 25%. This process is repeated for phase III. The maximum 1.5A (typ) current limit is reached within 3072 clock cycles or when the output reaches regulation, whichever occurs first (see the startup waveforms in the *Typical Operating Characteristics*).

For the charge pumps (MAX1778/MAX1880–MAX1882 only), soft-start is achieved by controlling the rate of rise of the output voltage. Both charge-pump output voltages are controlled to be in regulation within 4096 clock cycles, irregardless of output capacitance and load, limited only by the charge pump's output impedance. Although the MAX1883–MAX1885 controllers do not include the charge pumps, the soft-start logic still contains the 4096 clock cycle startup periods for both charge pumps.

#### Fault Trip Level (FLTSET)

The MAX1778/MAX1880–MAX1885 feature dual-mode operation to allow operation with either a preset fault trip level or an adjustable trip level for the step-up converter and positive charge-pump outputs. Connect FLTSET to GND to select the preset 0.9 × VREF fault threshold. The fault trip level can also be adjusted by connecting a voltage-divider from REF to FLTSET (Figure 8). For greatest accuracy, the total load on the reference (including current through the negative charge-pump feedback resistors) should not exceed 50µA so that VREF is guaranteed to be in regulation (see the *Electrical Characteristics*). Therefore, select R10 in the 100k $\Omega$  to 1M $\Omega$  range, and calculate R9 with the following equation:

$$R9 = R10 [(VREF/VFLTSET) - 1]$$

where  $V_{REF} = 1.25V$ , and  $V_{FLTSET}$  can range from 0.67 x  $V_{REF}$  to 0.85 x  $V_{REF}$ . FLTSET's input bias current has a maximum value of 50nA. For 1% error, the current through R10 should be at least 100 times the FLTSET input bias current (IFLTSET).

#### **Fault Condition**

Once  $\overline{RDY}$  is low, if the output of the main regulator or either low-power charge pump falls below its fault detection threshold, or if the input drops below its undervoltage threshold, then  $\overline{RDY}$  goes high impedance and all outputs shut down; however, the reference remains active. After removing the fault condition, toggle shutdown (below 0.8V) or cycle the input voltage (below 0.2V) to clear the fault latch and reactivate the device.

The reference fault threshold is 1.05V. For the step-up converter and positive charge-pump, the fault trip level is

set by FLTSET (see the *Fault Trip Level (FLTSET)* section). For the negative charge pump, the fault threshold measured at the charge-pump's feedback input (FBN) is 140mV (typ).

#### Power Ready (RDY)

 $\overline{\text{RDY}}$  is an open-drain output. When the power-up sequence for the main step-up converter and low-power charge pumps has properly completed, the 14V MOSFET turns on and pulls  $\overline{\text{RDY}}$  low with a 125 $\Omega$  (typ) on-resistance. If a fault is detected on any of these three outputs, the internal open-drain MOSFET appears as a high impedance. Connect a 100k $\Omega$  pullup resistor between  $\overline{\text{RDY}}$  and IN for a logic-level output.

#### Voltage Reference (REF)

The voltage at REF is nominally 1.25V. The reference can source up to  $50\mu A$  with good load regulation (see the *Typical Operating Characteristics*). Connect a  $0.22\mu F$  ceramic bypass capacitor between REF and GND.

#### **Thermal-Overload Protection**

Thermal-overload protection limits total power dissipation in the MAX1778/MAX1880–MAX1885. When the junction temperature exceeds  $T_J = +160^{\circ}\text{C}$ , a thermal sensor activates the fault protection, which shuts down the controller, allowing the IC to cool. Once the device cools down by 15°C, toggle shutdown (below 0.8V) or cycle the input voltage (below 0.2V) to clear the fault latch and reactivate the controller. Thermal-overload protection protects the controller in the event of fault conditions. For continuous operation, do not exceed the absolute maximum junction-temperature rating of  $T_J = +150^{\circ}\text{C}$ .

#### **Operating Region and Power Dissipation**

The MAX1778/MAX1880–MAX1885s' maximum power dissipation depends on the thermal resistance of the IC package and circuit board, the temperature difference between the die junction and ambient air, and the rate of any airflow. The power dissipated in the device depends on the operating conditions of each regulator and the buffer.

The step-up controller dissipates power across the internal n-channel MOSFET as the controller ramps up the inductor current. In continuous conduction, the power dissipated internally can be approximated by:

$$P_{\text{STEP-UP}} \approx \left[ \left( \frac{I_{\text{MAIN}} V_{\text{MAIN}}}{V_{\text{IN}}} \right)^{2} + \frac{1}{12} \left( \frac{V_{\text{IN}} D}{f_{\text{OSC}} L} \right)^{2} \right] \times R_{\text{DS(ON)}} D$$

# Quad-Output TFT LCD DC/DC Converters with Buffer

where I<sub>MAIN</sub> includes the primary load current and the input supply currents for the charge pumps (see the Charge-Pump Input Power and Efficiency Considerations section), linear regulator, and VCOM buffer.

The linear regulator generates an output voltage by dissipating power across an internal pass transistor, so the power dissipation is simply the load current times the input-to-output voltage differential:

$$P_{LDO(INT)} = I_{LDO}(V_{SUPL} - V_{LDO})$$

When driving an external transistor, the internal linear regulator provides the base drive current. Depending on the external transistor's current gain  $(\beta)$  and the maximum load current, the power dissipated by the internal linear regulator can still be significant:

$$P_{LDO(INT)} = \frac{I_{LDO}}{\beta} [V_{SUPL} - (V_{LDO} + 0.7V)]$$
$$= I_{LDOOUT}(V_{SUPL} - V_{LDOOUT})$$

The charge pumps provide regulated output voltages by dissipating power in the low-side n-channel MOSFET, so they could be modeled as linear regulators followed by unregulated charge pumps. Therefore, their power dissipation is similar to a linear regulator:

$$P_{NEG} = I_{NEG}[(V_{SUPN} - 2V_{DIODE})N - V_{NEG}]$$

$$P_{POS} = I_{POS}[(V_{SUPP} - 2V_{DIODE})N + V_{SUPD} - V_{POS}]$$

where N is the number of charge-pump stages, VDIODE is the diodes' forward voltage, and VSUPD is the positive charge-pump diode supply (Figure 4).

The VCOM buffer's power dissipation depends on the capacitive load (CLOAD) being driven, the peak-to-peak voltage change (VP-P) across the load, and the load's switching rate:

To find the total power dissipated in the device, the power dissipated by each regulator and the buffer must be added together:

The maximum allowed power dissipation is 975mW (24-pin TSSOP)/879mW (20-pin TSSOP) or:

 $P_{MAX} = (T_{J(MAX)} - T_{A})/(\theta_{JB} + \theta_{BA})$ 

where T<sub>J</sub> - T<sub>A</sub> is the temperature difference between the controller's junction and the surrounding air,  $\theta_{JB}$  (or  $\theta_{JC}$ ) is the thermal resistance of the package to the board, and  $\theta_{BA}$  is the thermal resistance from the PCB to the surrounding air.

#### **Design Procedure**

#### Main Step-Up Converter

#### **Output-Voltage Selection**

Adjust the output voltage by connecting a voltage-divider from the output (VMAIN) to FB to GND (see the *Typical Operating Circuit*). Select R2 in the  $10k\Omega$  to  $50k\Omega$  range. Calculate R1 with the following equations:

$$R1 = R2 [(V_{MAIN}/V_{REF}) - 1]$$

where VREF = 1.25V. VMAIN can range from VIN to 13V.

#### Inductor Selection

Inductor selection depends upon the minimum required inductance value, saturation rating, series resistance, and size. These factors influence the converter's efficiency, maximum output load capability, transient response time, and output-voltage ripple. For most applications, values between 4.7µH and 22µH work best with the controller's switching frequency (Tables 1 and 2).

The inductor value depends on the maximum output load the application must support, input voltage, output voltage, and switching frequency. With high inductor values, the MAX1778/MAX1880-MAX1885 source higher output currents, have less output ripple, and enter continuous conduction operation with lighter loads; however, the circuit's transient response time is slower. On the other hand, low-value inductors respond faster to transients, remain in discontinuous conduction operation, and typically offer smaller physical size for a given series resistance and current rating. The equations provided here include a constant LIR, which is the ratio of the peak-to-peak AC inductor current to the average DC inductor current. For a good compromise between the size of the inductor, power loss, and output-voltage ripple, select an LIR of 0.3 to 0.5. The inductance value is then given by:

$$L_{MIN} = \left(\frac{V_{IN(MIN)}}{V_{MAIN}}\right)^{2} \left(\frac{V_{MAIN} - V_{IN(MIN)}}{I_{MAIN(MAX)}f_{OSC}}\right) \left(\frac{1}{LIR}\right) \eta$$

# Quad-Output TFT LCD DC/DC Converters with Buffer

where  $\eta$  is the efficiency, fosc is the oscillator frequency (see the *Electrical Characteristics*), and I<sub>MAIN</sub> includes the primary load current and the input supply currents for the charge pumps (see the *Charge-Pump Input Power and Efficiency Considerations* section), linear regulator, and VCOM buffer. Considering the typical application circuit, the maximum average DC load current (I<sub>MAIN(MAX)</sub>) is 300mA with an 8V output. Based on the above equations and assuming 85% efficiency, the inductance value is then chosen to be 4.7 $\mu$ H.

The inductor's saturation current rating should exceed the peak inductor current throughout the normal operating range. The peak inductor current is then given by:

$$I_{PEAK} = \left(\frac{I_{MAIN(MAX)}V_{MAIN}}{V_{IN(MIN)}}\right) \left(1 + \frac{LIR}{2}\right) \left(\frac{1}{\eta}\right)$$

Under fault conditions, the inductor current can reach up to 1.85A (I<sub>LIM(MAX)</sub>), see the *Electrical Characteristics*). However, the controller's fast current-limit circuitry allows the use of soft-saturation inductors while still protecting the IC.

The inductor's DC resistance can significantly affect efficiency due to the power loss in the inductor. The power loss due to the inductor's series resistance (PLR) can be approximated by the following equation:

$$P_{LR} \cong R_L \left( \frac{I_{MAIN} \times V_{MAIN}}{V_{IN}} \right)^2$$

where  $R_L$  is the inductor's series resistance. For best performance, select inductors with resistance less than the internal n-channel MOSFET on-resistance (0.35 $\Omega$  typ).

Use inductors with a ferrite core or equivalent. To minimize radiated noise in sensitive applications, use a shielded inductor.

#### **Output Capacitor**

Output capacitor selection depends on circuit stability and output-voltage ripple. A 10µF ceramic capacitor works well in most applications (Tables 1 and 2). Additional feedback compensation is required (see the *Feedback Compensation* section) to increase the margin for stability by reducing the bandwidth further. In cases where the output capacitance is sufficiently large, additional feedback compensation is not necessary.

Output-voltage ripple has two components: variations in the charge stored in the output capacitor with each LX pulse, and the voltage drop across the capacitor's equivalent series resistance (ESR) caused by the current into and out of the capacitor:

$$\begin{split} & V_{RIPPLE} = V_{RIPPLE(C)} + V_{RIPPLE(ESR)} \\ & V_{RIPPLE(ESR)} \approx I_{PEAK} R_{ESR(COUT)}, \ AND \\ & V_{RIPPLE(C)} \approx \left(\frac{V_{MAIN} - V_{IN}}{V_{MAIN}}\right) \left(\frac{I_{MAIN}}{C_{OUT} f_{OSC}}\right) \end{split}$$

where IPEAK is the peak inductor current (see the *Inductor Selection* section). For ceramic capacitors, the output-voltage ripple is typically dominated by V<sub>RIP-PLE(C)</sub>. The voltage rating and temperature characteristics of the output capacitor must also be considered.

#### Feedback Compensation

For stability, add a pole-zero pair from FB to GND in the form of a compensation resistor (RCOMP) in series with a compensation capacitor (CCOMP), as shown in Figure 2. Select RCOMP to be half the value of R2, the low-side feedback resistor.

#### Integrator Capacitor

The MAX1778/MAX1880–MAX1885 contain an internal current integrator that improves the DC load regulation but increases the peak-to-peak transient voltage (see the load-transient waveforms in the *Typical Operating Characteristics*). For highly accurate DC load regulation, enable the current integrator by connecting a 470pF (fOSC = 1MHz)/1000pF (fOSC = 500kHz) capacitor to INTG. To minimize the peak-to-peak transient voltage at the expense of DC regulation, disable the integrator by connecting INTG to REF. When using the MAX1883–MAX1885, connect a 100k $\Omega$  resistor to GND when disabling the integrator.

#### Input Capacitor

The input capacitor (C<sub>IN</sub>) in step-up designs reduces the current peaks drawn from the input supply and reduces noise injection. The value of C<sub>IN</sub> is largely determined by the source impedance of the input supply. High source impedance requires high input capacitance, particularly as the input voltage falls. Since step-up DC-DC converters act as "constant-power" loads to their input supply, input current rises as input voltage falls. A good starting point is to use the same capacitance value for C<sub>IN</sub> as for C<sub>OUT</sub>.

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### Rectifier Diode

Use a Schottky diode with an average current rating equal to or greater than the peak inductor current, and a voltage rating at least 1.5 times the main output voltage (VMAIN).

#### Charge Pumps (MAX1778/ MAX1880/ MAX1881/MAX1882 Only)

#### Selecting the Number of Charge-Pump Stages

The number of charge-pump stages required to regulate the output voltage depends on the supply voltage, output voltage, load current, switching frequency, the diode's forward voltage drop, and ceramic capacitor values.

For positive charge-pump outputs, the number of required stages can be determined by:

$$N_{POS} \ge \left(\frac{V_{POS} - V_{SUPD}}{V_{SUPP} - 1.1(2V_{DIODE} + R_{TX}I_{LOAD})}\right)$$

where V<sub>SUPD</sub> is the positive charge-pump diode supply (Figure 4), V<sub>DIODE</sub> is the diode's forward voltage drop, and R<sub>TX</sub> is the charge pump's output impedance. The

charge pump's output impedance can be approximated using the following equation:

$$R_{TX} = 2(R_{PCH(ON)} + R_{NCH(ON)}) + \left(\frac{1}{C_X f_{CHP}}\right) + \left(\frac{1}{C_{OUT} f_{CHP}}\right)$$

where the charge pump's switching frequency (fCHP) is equal to 0.5 x fOSC, the p-channel MOSFET's on-resistance (RPCH(ON)) is  $10\Omega$ , and the n-channel MOSFET's on-resistance (RNCH(ON)) is  $4\Omega$  (see the *Electrical Characteristics*).

For negative charge-pump outputs, the number of required stages can be determined by:

$$N_{NEG} \ge \left( \frac{V_{NEG}}{V_{SUPN} - 1.1(2V_{DROP} + R_{TX}I_{LOAD})} \right)$$

where NNEG is rounded up to the nearest integer.

Table 1. MAX1778/MAX1880/MAX1883 Component Values (fosc = 1MHz)

|                   | CIRCUIT 1 | CIRCUIT 2 | CIRCUIT 3      | CIRCUIT 4 | CIRCUIT 5 |
|-------------------|-----------|-----------|----------------|-----------|-----------|
| VIN               | 3.3V      | 3.3V      | 3.3V           | 5V        | 5V        |
| VMAIN             | 9V        | 9V        | 9V             | 12V       | 12V       |
| IMAIN(MAX)        | 100mA     | 200mA     | 200mA          | 220mA     | 220mA     |
| VNEG              | -5V       | -5V       | -5V            | -5V       | -5V       |
| I <sub>NEG</sub>  | 2mA       | 5mA       | 5mA            | 5mA       | 5mA       |
| V <sub>POS</sub>  | 24V       | 24V       | 24V            | 24V       | 24V       |
| I <sub>POS</sub>  | 2mA       | 5mA       | 5mA            | 5mA       | 5mA       |
| L                 | 2.2µH     | 4.7µH     | 4.7µH          | 6.8µH     | 6.8µH     |
| IPEAK             | >1A       | >1A       | >1A            | >1A       | >1A       |
| Cout              | 4.7µF     | 10μF      | 20µF           | 10μF      | 20μF      |
| R1                | 309kΩ     | 309kΩ     | 309kΩ          | 429kΩ     | 429kΩ     |
| R2                | 49.9kΩ    | 49.9kΩ    | 49.9kΩ         | 49.9kΩ    | 49.9kΩ    |
| R <sub>COMP</sub> | None      | None      | 39k <b>Ω</b> * | None      | 20kΩ*     |
| Ссомр             | None      | None      | 100pF*         | None      | 200pF*    |

<sup>\*</sup>RCOMP and CCOMP are connected between the step-up converter's output (VMAIN) and FB.

# Quad-Output TFT LCD DC/DC Converters with Buffer

Table 2. MAX1881/MAX1882/MAX1884/MAX1885 Component Values (fosc = 500kHz)

|                  | CIRCUIT 6 | CIRCUIT 7 | CIRCUIT 8 | CIRCUIT 9 |
|------------------|-----------|-----------|-----------|-----------|
| VIN              | 3.3V      | 3.3V      | 3.3V      | 3.3V      |
| VMAIN            | 9V        | 9V        | 9V        | 9V        |
| IMAIN(MAX)       | 100mA     | 100mA     | 200mA     | 200mA     |
| VNEG             | -5V       | -5V       | -5V       | -5V       |
| INEG             | 2mA       | 2mA       | 5mA       | 5mA       |
| V <sub>POS</sub> | 24V       | 24V       | 24V       | 24V       |
| IPOS             | 2mA       | 2mA       | 5mA       | 5mA       |
| L                | 4.7µH     | 10μH      | 10μΗ      | 10μH      |
| IPEAK            | >1A       | >1A       | >1A       | >1A       |
| Cout             | 4.7μF     | 10μF      | 10μF      | 20µF      |
| R1               | 309kΩ     | 309kΩ     | 309kΩ     | 309kΩ     |
| R2               | 49.9kΩ    | 49.9kΩ    | 49.9kΩ    | 49.9kΩ    |
| RCOMP            | None      | None      | None      | 20kΩ*     |
| Ссомр            | None      | None      | None      | 200pF*    |

<sup>\*</sup>RCOMP and CCOMP are connected between the step-up converter's output (VMAIN) and FB.

**Table 3. Component Suppliers** 

| SUPPLIER                   | PHONE        | FAX          |
|----------------------------|--------------|--------------|
| INDUCTORS                  |              |              |
| Coilcraft                  | 847-639-6400 | 847-639-1469 |
| Coiltronics                | 561-241-7876 | 561-241-9339 |
| Sumida USA                 | 847-956-0666 | 847-956-0702 |
| TOKO                       | 847-297-0070 | 847-699-1194 |
| CAPACITORS                 |              |              |
| AVX                        | 803-946-0690 | 803-626-3123 |
| KEMET                      | 408-986-0424 | 408-986-1442 |
| SANYO                      | 619-661-6835 | 619-661-1055 |
| Taiyo Yuden                | 408-573-4150 | 408-573-4159 |
| DIODES                     | DIODES       |              |
| Central<br>Semiconductor   | 516-435-1110 | 516-435-1824 |
| International<br>Rectifier | 310-322-3331 | 310-322-3332 |
| Motorola                   | 602-303-5454 | 602-994-6430 |
| Nihon                      | 847-843-7500 | 847-843-2798 |
| Zetex                      | 516-543-7100 | 516-864-7630 |

#### Charge-Pump Input Power and Efficiency Considerations

The charge pumps in the MAX1778/MAX1880–MAX1882 provide regulated output voltages by controlling the voltage drop across the low-side n-channel MOSFET, so they can be modeled as linear regulators followed by an unregulated charge pump when determining the input power requirements and efficiency.

The charge pump only provides charge to the output capacitor during half the period (50% duty cycle), so the input current is a function of the number of stages and the load current:

$$I_{SUPP} = I_{POS}(N+1)$$

for the positive charge pump, and:

$$I_{SUPP} = I_{POS}(N+1)$$

for the negative charge pump, where N is the number of charge-pump stages.

The efficiency characteristics of the MAX1778/MAX1880-MAX1882 regulated charge pumps are similar to a linear regulator. It is dominated by quiescent current at low output currents and by the input voltage

# Quad-Output TFT LCD DC/DC Converters with Buffer

at higher output currents (see the *Typical Operating Characteristics*). So the maximum efficiency can be approximated by:

$$\eta_{POS} \cong \frac{V_{POS}}{V_{SUPD} + V_{SUPP}N}$$

for the positive charge pump, and:

$$\eta_{\text{NEG}} \cong \frac{V_{\text{NEG}}}{V_{\text{SUPN}}N}$$

for the negative charge pump, where V<sub>SUPD</sub> is the positive charge pump's diode supply (Figure 4).

#### **Output-Voltage Selection**

Adjust the positive output voltage by connecting a voltage-divider from the output (VPOS) to FBP to GND (see the *Typical Operating Circuit*). Adjust the negative output voltage by connecting a voltage-divider from the output (VNEG) to FBN to REF. Select R4 and R6 in the  $50k\Omega$  to  $100k\Omega$  range. Higher resistor values improve efficiency at low output current but increase output-voltage error due to the feedback input bias current. For the negative charge pump, higher resistor values also reduce the load on the reference, which should not exceed  $50\mu A$  for greatest accuracy (including current through the FLTSET resistors) to guarantee that VREF remains in regulation (see the *Electrical Characteristics*). Calculate the remaining resistors with the following equations:

$$R3 = R4 [(VPOS/VREF) - 1]$$
  
 $R5 = R6 |VNFG/VRFF|$ 

where  $V_{REF} = 1.25V$ .  $V_{POS}$  can range from  $V_{SUPP}$  to 40V, and  $V_{NEG}$  can range from 0V to -40V.

#### Flying Capacitor

Increasing the flying capacitor (CX) value increases the output current capability. Above a certain point, increasing the capacitance has a negligible effect because the output current capability becomes dominated by the internal switch resistance and the diode impedance. The flying capacitor's voltage rating must exceed the following:

$$V_{CXN(POS)} > 1.5[V_{SUPD} + V_{SUPP} (N-1)]$$

for the positive charge pump, and:

 $V_{CXN(NEG)} > 1.5(V_{SUPN}N)$ 

for the negative charge pump, where N is the stage number in which the flying capacitor appears, and VSUPD is the positive charge pump's diode supply (Figure 4). For example, the two-stage positive charge pump in the typical application circuit (Figure 1) where VSUPP = VSUPD = 8V contains two flying capacitors. The flying capacitor in the first stage (C4) requires a voltage rating over 12V. The flying capacitor in the second stage (C6) requires a voltage rating over 24V.

#### Charge-Pump Output Capacitor

Increasing the output capacitance or decreasing the ESR reduces the output ripple voltage and the peak-to-peak transient voltage. With ceramic capacitors, the output-voltage ripple is dominated by the capacitance value. Use the following equation to approximate the required capacitor value:

$$C_{OUT} \ge \frac{I_{LOAD}}{f_{CHP}V_{RIPPLF}}$$

where fCHP is typically fOSC/2 (see the *Electrical Characteristics*).

#### Charge-Pump Input Capacitor

Use a bypass capacitor with a value equal to or greater than the flying capacitor. Place the capacitor as close as possible to the IC. Connect directly to power ground (PGND).

#### Charge-Pump Rectifier Diodes

Use Schottky diodes with a current rating equal to or greater than two times the average charge-pump input current, and a voltage rating at least 1.5 times VSUPP for the positive charge pump and VSUPN for the negative charge pump.

#### Low-Dropout Linear Regulator (MAX1778/ MAX1881/MAX1883/MAX1884 Only)

#### **Output-Voltage Selection**

Adjust the linear-regulator output voltage by connecting a voltage-divider from LDOOUT to FBL to GND (Figure 5). Select R8 in the  $5k\Omega$  to  $50k\Omega$  range. Calculate R7 with the following equation:

$$R7 = R8 [(V_{LDOOUT}/V_{FBL}) - 1]$$

where VFBL = 1.25V, and VLDOOUT can range from 1.25V to (VSUPL - 300mV). FBL's input bias current is 0.8 $\mu$ A (max). For less than 0.5% error due to FBL input bias current (IFBL), R8 must be less than 8k $\Omega$ .

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### Capacitor Selection and Regulator Stability

Capacitors are required at the input and output of the MAX1778/MAX1881/MAX1883/MAX1884 for stable operation over the full temperature range and with load currents up to 40mA. Connect a 1µF input bypass capacitor (CSUPL) between SUPL and ground to lower the source impedance of the input supply. Connect a ceramic capacitor between LDOOUT and ground, using the following equation to determine the lowest value required for stable operation:

$$C_{LDOOUT} \ge 0.5 ms \ X \left( \frac{I_{LDOOUT(MAX)}}{V_{LDOOUT}} \right)$$

For example, with a 5V linear regulator output voltage and a maximum 40mA load, use at least  $4\mu F$  of output capacitance. Applications that experience high-current load pulses may require more output capacitance.

The ESR of the linear regulator's output capacitor ( $C_{LDOOUT}$ ) affects stability and output noise. Use output capacitors with an ESR of  $0.1\Omega$  or less to ensure stability and optimum transient response. Surface-mount ceramic capacitors are good for this purpose. Place  $C_{SUPL}$  and  $C_{LDOOUT}$  as close as possible to the linear regulator to minimize the impact of PCB trace inductance.

#### External Pass Transistor

For applications where the linear regulator currents exceed 40mA or where the power dissipation in the IC needs to be reduced, an external npn transistor can be used. In this case, the internal LDO only provides the necessary base drive while the external npn transistor supports the load, so most of the power dissipation occurs across the external transistor's collector and emitter.

Selection of the external npn transistor is based on three factors: the package's power dissipation, the current gain ( $\beta$ ), and the collector-to-emitter saturation voltage (VCE(SAT)). First, the maximum power dissipation should not exceed the transistor's package rating:

$$P = (V_{COLLECTOR} - V_{LDO}) \times I_{LOAD(MAX)}$$

Once the appropriate package type is selected, consider the npn transistor's current gain. Since the internal LDO cannot source more than 40mA (min), the transistor's current gain must be high enough at the lowest collector-to-emitter voltage to support the maximum output load:

$$\beta_{MIN} \ \geq \ \frac{I_{LOAD(MAX)} \ - \ 40mA}{40mA}$$

For stable operation, place a capacitor (C<sub>LDOOUT</sub>) and a minimum load resistor (R5) at the output of the internal linear regulator (the base of the external transistor) to set the dominant pole:

$$\begin{aligned} &C_{LDOOUT} \ \geq \ 0.5 ms \bigg( \frac{1}{V_{LDO}} \bigg) \\ &\times \bigg( \frac{V_{LDO} \ + \ 0.7 V}{R5} \ + \ \frac{I_{LOAD(MAX)}}{\beta_{MIN}} \bigg) \end{aligned}$$

Since the LDO cannot sink current, a minimum pulldown resistor (R5) is required at the base of the npn transistor to sink leakage currents and improve the high-to-low load-transient response. Under no-load conditions, leakage currents from the internal pass transistor supply the output capacitor (Ciponit), even when the transistor is off. As the leakage currents increase over temperature, charge can build up on CLDOOUT, making the linear regulator's output rise above its set point. Therefore, R5 must sink at least 100µA to guarantee proper regulation. Additionally, the minimum load current provided by R5 improves the high-to-low load transients by lowering the impedance seen by CLDOOUT after the transient occurs. Therefore, if large load transients are expected, select R5 so that the minimum load current is 10% of the transistor's maximum base current:

$$R5 = \frac{V_{LDO} + 0.7V}{I_{LDOOUT(MIN)}} = 0.1 \left[ \frac{(V_{LDO} + 0.7V)\beta_{MIN}}{I_{LOAD(MAX)}} \right]$$

Alternatively, output capacitance placed on the external linear regulator's output (the emitter) adds a second pole that could destabilize the regulator. A capacitive-divider from the transistor's base to the feedback input (C2 and C3, Figure 7) circumvents this second pole by adding a pole-zero pair. Furthermore, to minimize excessive overshoot, the capacitive-divider's ratio must be the same as the resistive-divider's ratio. Once the output capacitor is selected, using the following equations to determine the required capacitive-divider values:

$$C2 + C3 \ge \frac{C_{LDO}}{100} \left( 1 + \frac{R4}{R3} \right)$$

$$\frac{C2}{C2 + C3} = \frac{R4}{R3 + R4} = \frac{V_{REF}}{V_{LDO}}$$

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### Input-to-Output (Dropout) Voltage and Startup

A linear regulator's minimum input-to-output voltage differential (dropout voltage) determines the lowest useable supply voltage. Because the MAX1778/MAX1881/MAX1883/MAX1884 use an internal pnp transistor (or external npn transistor), their dropout voltage is a function of the transistor's collector-to-emitter saturation voltage (see the *Typical Operating Characteristics*). The linear regulator's quiescent current increases when in dropout.

The internal linear regulator tries to start up once its supply voltage (VSUPL) exceeds 4V. When the linear regulator powers up, the linear regulator may be in dropout if the linear regulator's output set voltage is higher than its input supply voltage. Therefore, during this brief period, the linear regulator draws additional supply current until the input supply voltage exceeds the output set voltage plus the pass transistor's saturation voltage (VLDO(SET) + VCE(SAT)).

# VCOM Buffer (Operational Transconductance Amplifier)

#### **Buffer Output Voltage and Capacitor Selection**

The positive input (BUF+) features dual-mode operation. Connect BUF+ to GND for the preset V<sub>SUPB</sub>/2 output voltage, set by an internal 50% resistive-divider. Adjust the amplifier's output voltage by connecting a

voltage-divider from SUPB to BUF+ to GND (Figure 6). Select R12 in the  $10k\Omega$  to  $100k\Omega$  range. Calculate R11 with the following equation:

$$R11 = R12 \left[ \left( \frac{V_{SUPB}}{V_{BUF+}} \right) - 1 \right]$$

where  $V_{SUPB}$  can range from 4.5V to 13V, and  $V_{BUF+}$  can range from 1.2V to ( $V_{SUPB}$  - 1.2V). Connect a minimum  $1\mu F$  ceramic capacitor from BUFOUT to ground.

#### **PCB Layout and Grounding**

Careful PCB layout is extremely important for proper operation. Follow the following guidelines for good PCB layout:

- Place the main step-up converter output diode and output capacitor less than 0.2in (5mm) from the LX and PGND pins with wide traces and no vias.
- 2) Separate analog ground and power ground. The ground connections for the step-up converter's and charge pump's input and output capacitors should be connected to the power ground plane. The linear regulator's and VCOM buffer's input and output capacitors should be connected to a separate power-ground path, star-connected to the PGND pin to minimize voltage drops. When using multi-



Figure 7. External Linear Regulator

# Quad-Output TFT LCD DC/DC Converters with Buffer

layer boards, the top layer should contain the boost regulator and charge-pump power ground plane, and the inner layer should contain the analog ground plane and power-ground plane/path for the VCOM buffer and LDO. Connect all three ground planes together at one place near the PGND pin.

- 3) Locate all feedback resistive-dividers as close as possible to their respective feedback pins. The voltage-divider's center trace should be kept short. Avoid running any feedback trace near the LX switching node or the charge-pump drivers. The resistive-dividers' ground connections should be to analog ground (GND).
- 4) When using multilayer boards, separate the top signal layer and bottom signal layer with a ground plane between to eliminate capacitive coupling

- between fast-charging nodes on the top layer and high-impedance nodes on the bottom layer. The fast-charging nodes, such as the LX and chargepump driver nodes, should not have any other traces or ground planes near by.
- 5) Keep the charge-pump circuitry as close as possible to the IC, using wide traces and avoiding vias when possible. Place 0.1µF ceramic bypass capacitors near the charge-pump input pins (SUPP and SUPN) to the PGND pin.
- 6) To maximize output power and efficiency and minimize output ripple voltage, use extra-wide, power-ground traces, and solder the IC's power-ground pin directly to it.

Refer to the MAX1778/MAX1880–MAX1885 evaluation kit for an example of proper board layout.



Figure 8. 5V Input Monitor Application

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### Applications Information

#### **Low-Profile Components**

Notebook applications generally require low-profile components, potentially limiting the circuit's performance. For example, low-profile inductors typically have lower saturation ratings and more series resistance, limiting output current and efficiency. Low-profile capacitors have lower voltage ratings for a given capacitance value, so 3.3µF low-profile capacitors with voltage ratings greater than 10V were not available at the time of publication.

#### **Desktop Monitors**

Monitor applications do not have the same component height restrictions associated with laptops, allowing more flexibility in component selection (Figure 8). Larger output capacitors with higher voltage ratings allow configurations with output voltages above 10V. Additionally, physically larger inductors with less series resistance and higher saturation ratings provide more output current and higher efficiency.

# Input Voltage Above and Below the Output Voltage

Combining the step-up converter and linear regulator as shown in Figure 9 provides output-voltage regulation above and below the input voltage. Supplied by the step-up converter, the linear regulator output provides a constant output voltage (V<sub>LDO</sub>). When the input voltage exceeds the main step-up converter's nominal output voltage, the controller stops switching but the linear regulator maintains the output voltage. When the input voltage drops below the output voltage, the step-up



Figure 9. Input Voltage Above and Below the Output Voltage

# Quad-Output TFT LCD DC/DC Converters with Buffer



Figure 10. Power-Up Sequencing and Fault Protection

converter steps up the input voltage so that the linear regulator will not drop out. Therefore, to guarantee that the external pass transistor does not saturate, the step-up converter's output voltage must be set above the linear regulator's output voltage plus the transistor's saturation rating  $(V_{MAIN} \ge V_{LDO} + V_{SAT})$ .

#### **Power-Up Sequencing and Fault Protection**

The MAX1778/MAX1880–MAX1885's fault protection cannot be activated until the power-up sequence is successfully completed and the power-ready output goes low. Therefore, faults on the main output or positive charge-pump output could damage the controller or external components. Additional fault protection can be added as shown in Figure 10. The external MOSFET and pnp transistor isolate the positive outputs during startup. When the controller finishes the power-up sequence, the power-ready output goes low, turning on

the pnp transistor. Any fault on the positive chargepump output pulls down the charge pump's output voltage and triggers the fault protection; otherwise, the MOSFET's gate slow charges. Once the MOSFET turns on, any faults on the main step-up converter's output pull down the main output voltage and trigger the fault protection.

#### **VCOM Buffer Startup**

The VCOM buffer does not include soft-start. Therefore, once the VCOM buffer turns on, it draws high surge currents while charging the output capacitance. In some applications, the buffer's high startup surge current could potentially trip the fault-detection circuit, forcing the controller to shut down. In these cases, adding a soft-start resistive-divider between SUPB and BUFOUT reduces the startup surge current and voltage drops associated with this load (Figure 11), as shown in

# Quad-Output TFT LCD DC/DC Converters with Buffer



Figure 11. VCOM Buffer Soft-Start

the *Typical Operating Characteristics*. Set the resistive-divider to precharge BUFOUT, matching the buffer's output set voltage:

$$R3 = R4 \left[ \left( \frac{V_{SUPB}}{V_{BUFOUT}} \right) - 1 \right]$$

These resistor values are selected to charge the output capacitor close to the output set voltage before the buffer starts up:

$$C_{BUFOUT}(R3|IR4) \approx \frac{5000}{f_{OSC}}$$

#### **Selector Guide**

| PART    | STEP-UP<br>SWITCHING<br>FREQUENCY<br>(Hz) | DUAL<br>CHARGE<br>PUMPS | LINEAR<br>REGULATOR |
|---------|-------------------------------------------|-------------------------|---------------------|
| MAX1778 | 1M                                        | Yes                     | Yes                 |
| MAX1880 | 1M                                        | Yes                     | No                  |
| MAX1881 | 500k                                      | Yes                     | Yes                 |
| MAX1882 | 500k                                      | Yes                     | No                  |
| MAX1883 | 1M                                        | No                      | Yes                 |
| MAX1884 | 500k                                      | No                      | Yes                 |
| MAX1885 | 500k                                      | No                      | No                  |

# **Quad-Output TFT LCD DC/DC Converters with Buffer**

### **Typical Operating Circuit**



# Quad-Output TFT LCD DC/DC Converters with Buffer

#### **Pin Configurations**





# **Quad-Output TFT LCD DC/DC Converters with Buffer**

**TRANSISTOR COUNT: 3739** 

**Chip Information** 

### **Package Information**

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE NO.    | LAND<br>PATTERN NO. |
|-----------------|-----------------|----------------|---------------------|
| 20 TSSOP        | U20-2           | <u>21-0066</u> | <u>90-0116</u>      |
| 24 TSSOP        | U24-1           | 21-0066        | <u>90-0118</u>      |

# Quad-Output TFT LCD DC/DC Converters with Buffer

#### **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                 | PAGES<br>CHANGED |
|--------------------|---------------|---------------------------------------------|------------------|
| 2                  | 10/12         | Added MAX1880EUG/V+ to Ordering Information | 1                |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

Maxim Integrated 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000

39