- Undershoot Protection for Off-Isolation on A and B Ports Up To -2 V - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 3 Ω Typical) - Low Input/Output Capacitance Minimizes Loading and Signal Distortion (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 3 μA Max) - V<sub>CC</sub> Operating Range From 4 V to 5.5 V - Data I/Os Support 0 to 5-V Signaling Levels (0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Both Digital and Analog Applications: USB Interface, Bus Isolation, Low-Distortion Signal Gating ### D, DB, DGV, OR PW PACKAGE (TOP VIEW) #### RGY PACKAGE (TOP VIEW) #### DBQ PACKAGE NC - No internal connection #### description/ordering information The SN74CBT3125C is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. Active Undershoot-Protection Circuitry on the A and B ports of the SN74CBT3125C provides protection for undershoot up to -2 V by sensing an undershoot event and ensuring that the switch remains in the proper OFF state. The SN74CBT3125C is organized as four 1-bit bus switches with separate output-enable $(1\overline{OE}, 2\overline{OE}, 3\overline{OE}, 4\overline{OE})$ inputs. It can be used as four 1-bit bus switches or as one 4-bit bus switch. When $\overline{OE}$ is low, the associated 1-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 1-bit bus switch is OFF, and the high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2003, Texas Instruments Incorporated #### description/ordering information (continued) To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### **ORDERING INFORMATION** | TA | PACKAGI | <u>=</u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-------------------|---------------|--------------------------|---------------------| | | QFN – RGY | Tape and reel | SN74CBT3125CRGYR | CU125C | | | colo p | Tube | SN74CBT3125CD | CDT040FC | | | SOIC - D | Tape and reel | SN74CBT3125CDR | CBT3125C | | | 0000 00 | Tube | SN74CBT3125CDB | 014050 | | –40°C to 85°C | SSOP – DB | Tape and reel | SN74CBT3125CDBR | CU125C | | | SSOP (QSOP) – DBQ | Tape and reel | SN74CBT3125CDBQR | CU125C | | | TOCOD DW | Tube | SN74CBT3125CPW | CLIADEC | | | TSSOP – PW | Tape and reel | SN74CBT3125CPWR | CU125C | | | TVSOP – DGV | Tape and reel | SN74CBT3125CDGVR | CU125C | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | #### logic diagram (positive logic) Pin numbers shown are for the D, DB, DGV, PW, and RGY packages. #### simplified schematic, each FET switch (SW) <sup>†</sup>EN is the internal enable signal applied to the switch. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage range, V <sub>CC</sub> | . −0.5 V to 7 V | |--------------------------------------------------------------------|-----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 and 2) | . −0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) | -0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | Continuous current through V <sub>CC</sub> or GND terminals | | | Package thermal impedance, $\theta_{JA}$ (see Note 5): D package | 86°C/W | | (see Note 5): DB package | 96°C/W | | (see Note 5): DBQ package | 90°C/W | | (see Note 5): DGV package | 127°C/W | | (see Note 5): PW package | 113°C/W | | (see Note 6): RGY package | 47°C/W | | Storage temperature range, T <sub>stg</sub> | | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. - 6. The package thermal impedance is calculated in accordance with JESD 51-5. #### recommended operating conditions (see Note 7) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | 5.5 | V | | VIL | Low-level control input voltage | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | 0 | 5.5 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 7: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### SN74CBT3125C QUADRUPLE FET BUS SWITCH 5-V BUS SWITCH WITH –2-V UNDERSHOOT PROTECTION SCDS122A - JULY 2003 - REVISED OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | RAMETER | | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | |----------------------|----------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-----|------|------|------| | VIK | Control inputs | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | VIKU | Data inputs | V <sub>CC</sub> = 5 V, | $0 \text{ mA} > I_{I} \ge -50 \text{ mA},$ $V_{IN} = V_{CC} \text{ or GND},$ | Switch OFF | | | -2 | V | | I <sub>IN</sub> | Control inputs | $V_{CC} = 5.5 \text{ V},$ | $V_{IN} = V_{CC}$ or GND | | | | ±1 | μΑ | | loz‡ | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | 10 | μΑ | | ICC | | V <sub>CC</sub> = 5.5 V, | $I_{I/O} = 0,$<br>$V_{IN} = V_{CC}$ or GND, | Switch ON or OFF | | | 3 | μА | | ∆lCC§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | C <sub>in</sub> | Control inputs | $V_{IN} = 3 V \text{ or } 0$ | | | | 3 | | pF | | C <sub>io(OFF)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | | 5 | | pF | | C <sub>io(ON)</sub> | | $V_{I/O} = 3 \text{ V or } 0,$ | Switch ON, | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 12.5 | | pF | | | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>O</sub> = -15 mA | | 8 | 12 | | | $r_{on}$ ¶ | | | V 0 | I <sub>O</sub> = 64 mA | | 3 | 6 | Ω | | | | V <sub>CC</sub> = 4.5 V | V <sub>I</sub> = 0 | I <sub>O</sub> = 30 mA | | 3 | 6 | | | | | | V <sub>I</sub> = 2.4 V, | $I_O = -15 \text{ mA}$ | | 5 | 10 | | $V_{\mbox{\footnotesize{IN}}}$ and $I_{\mbox{\footnotesize{IN}}}$ refer to control inputs. $V_{\mbox{\footnotesize{I}}},\,V_{\mbox{\footnotesize{O}}},\,I_{\mbox{\footnotesize{I}}},$ and $I_{\mbox{\footnotesize{O}}}$ refer to data pins. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = | = 5 V<br>5 V | UNIT | |-------------------|-----------------|----------------|-----------------------|-------------------|--------------|------| | | (INPOT) | (001701) | MIN MAX | MIN | MAX | | | t <sub>pd</sub> # | A or B | B or A | 0.24 | | 0.15 | ns | | t <sub>en</sub> | ŌE | A or B | 4.4 | 1.5 | 4 | ns | | t <sub>dis</sub> | ŌĒ | A or B | 4.4 | 1.5 | 4.4 | ns | <sup>#</sup> The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). <sup>†</sup> All typical values are at $V_{CC}$ = 5 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. <sup>¶</sup> Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. #### undershoot characteristics (see Figures 1 and 2) | PARAMETER | | TEST CONDI | TIONS | MIN | TYP† | MAX | UNIT | |-----------|---------------------------|-------------|--------------------------|-----|----------------------|-----|------| | VOUTU | $V_{CC} = 5.5 \text{ V},$ | Switch OFF, | $V_{IN} = V_{CC}$ or GND | 2 | V <sub>OH</sub> -0.3 | | V | $<sup>\</sup>dagger$ All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted), T<sub>A</sub> = 25°C. Figure 1. Device Test Setup Figure 2. Transient Input Voltage (V<sub>I</sub>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF) #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|--------------------------------------------------------------------------------|--------------|---------------------------|------------------------|----------------|----------------------------------| | tpd(s) | $\begin{array}{c} \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{4 V} \end{array}$ | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | V <sub>CC</sub> or GND | 50 pF<br>50 pF | | | tPLZ/tPZL | 5 V ± 0.5 V<br>4 V | 7 V<br>7 V | <b>500</b> Ω <b>500</b> Ω | GND<br>GND | 50 pF<br>50 pF | 0.3 V<br>0.3 V | | tPHZ/tPZH | 5 V ± 0.5 V<br>4 V | Open<br>Open | <b>500</b> Ω <b>500</b> Ω | v <sub>CC</sub> | 50 pF<br>50 pF | 0.3 V<br>0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. $tp_{LH}$ and $tp_{HL}$ are the same as $t_{pd(s)}$ . The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 3. Test Circuit and Voltage Waveforms Downloaded from Arrow.com. www.ti.com 25-Apr-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | part number | (1) | (2) | | | (3) | (4) | (5) | | (6) | | SN74CBT3125CD | Active | Production | SOIC (D) 14 | 50 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CBT3125C | | SN74CBT3125CDBQR | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CU125C | | SN74CBT3125CDBR | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CU125C | | SN74CBT3125CDR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CBT3125C | | SN74CBT3125CPW | Active | Production | TSSOP (PW) 14 | 90 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CU125C | | SN74CBT3125CPWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CU125C | | SN74CBT3125CRGYR | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CU125C | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. www.ti.com 25-Apr-2025 www.ti.com 25-Sep-2024 #### TAPE AND REEL INFORMATION # REEL DIMENSIONS Reel Diameter Reel Width (W1) # TAPE DIMENSIONS WHO WE PI WHO WE PI WHO WE BO WE Cavity A O WE Cavity | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74CBT3125CDBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.5 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | SN74CBT3125CDBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74CBT3125CDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74CBT3125CPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CBT3125CRGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 25-Sep-2024 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74CBT3125CDBQR | SSOP | DBQ | 16 | 2500 | 353.0 | 353.0 | 32.0 | | SN74CBT3125CDBR | SSOP | DB | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74CBT3125CDR | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74CBT3125CPWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74CBT3125CRGYR | VQFN | RGY | 14 | 3000 | 367.0 | 367.0 | 35.0 | www.ti.com 25-Sep-2024 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74CBT3125CD | D | SOIC | 14 | 50 | 507 | 8 | 3940 | 4.32 | | SN74CBT3125CDE4 | D | SOIC | 14 | 50 | 507 | 8 | 3940 | 4.32 | | SN74CBT3125CPW | PW | TSSOP | 14 | 90 | 530 | 10.2 | 3600 | 3.5 | 3.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. SHRINK SMALL-OUTLINE PACKAGE #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side. - 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated