

# Low-power serial real-time clock (RTC) with built-in battery switchover circuit

Datasheet - production data



#### **Features**

- 2.0 to 5.5 V clock operating voltage
- Counters for seconds, minutes, hours, day, date, month, years, and century
- Software clock calibration
- Automatic switchover and deselect circuitry
- Ultra-low battery supply current of 800 nA
- Low operating current of 300 μA
- Battery and capacitor backup
- Battery backup not recommended for 3.0 V applications (capacitor backup only)
- Operating temperature of –40 to 85 °C
- Automatic leap year compensation

#### **Description**

The M41T01 is a low-power serial real-time clock (RTC). The built-in 32.768 kHz oscillator circuit works with an external crystal and does not need any load capacitors.

The M41T01 clock has a built-in power sense circuit which detects power failures and automatically switches to the battery supply during power failures. Eight bytes of the RAM are used for the clock/calendar function and are configured in binary-coded decimal (BCD) format. Addresses and data are transferred serially via a two-line bidirectional bus. The built-in address register is incremented automatically after each WRITE or READ data byte. The energy needed to sustain the RAM and clock operations can be supplied from a small lithium coin cell.

Typical data retention time is in excess of 5 years with a 50 mA/h 3 V lithium cell. The M41T01 is supplied in an 8-lead plastic small outline package.

This is information on a product in full production.

M41T01

#### Contents

# **Contents**

| 1 | Devi | ce overview                  | 5 |
|---|------|------------------------------|---|
| 2 | Ope  | ration                       | 7 |
|   | 2.1  | 2-wire bus characteristics   | 7 |
|   | 2.2  | READ mode 1                  | 0 |
|   | 2.3  | WRITE mode                   | 2 |
|   | 2.4  | Data retention mode          | 2 |
| 3 | Cloc | k operation                  | 3 |
|   | 3.1  | Clock calibration            | 5 |
|   | 3.2  | Output driver pin            | 6 |
|   | 3.3  | Initial power-on defaults    | 6 |
| 4 | Maxi | imum rating                  | 7 |
| 5 | DC a | and AC parameters            | 8 |
| 6 | Pack | kage mechanical information2 | 1 |
| 7 | Part | numbering                    | 2 |
| 8 | Revi | sion history                 | 3 |



Downloaded from Arrow.com.

M41T01 List of tables

# List of tables

| Table 1.  | Signal names                                               | 5  |
|-----------|------------------------------------------------------------|----|
| Table 2.  | Register map                                               | 14 |
| Table 3.  | Absolute maximum ratings                                   | 17 |
| Table 4.  | Operating and AC measurement conditions                    | 18 |
| Table 5.  | Capacitance                                                | 18 |
| Table 6.  | DC characteristics                                         | 19 |
| Table 7.  | Crystal electrical characteristics                         | 19 |
| Table 8.  | Power down/up AC characteristics                           | 20 |
| Table 9.  | Power down/up trip points DC characteristics               | 20 |
| Table 10. | SO8 – 8-lead plastic small outline package mechanical data | 21 |
| Table 11. | Ordering information scheme                                | 22 |
| Table 12. | Document revision history                                  | 23 |



List of figures M41T01

# List of figures

| Figure 1.  | Logic diagram                              | 5    |
|------------|--------------------------------------------|------|
| Figure 2.  | SOIC connections                           |      |
| Figure 3.  | Block diagram                              | 6    |
| Figure 4.  | Serial bus data transfer sequence          | 8    |
| Figure 5.  | Acknowledgement sequence                   | 9    |
| Figure 6.  | Slave address location                     | . 10 |
| Figure 7.  | READ mode sequence                         | . 11 |
| Figure 8.  | Alternate READ mode sequence               | . 11 |
| Figure 9.  | WRITE mode sequence                        | . 12 |
| Figure 10. | Crystal accuracy across temperature        | . 16 |
| Figure 11. | Clock calibration                          | . 16 |
| Figure 12. | AC testing input/output waveform           | . 18 |
| Figure 13. | Power down/up mode AC waveforms            | . 20 |
| Figure 14  | SO8 – 8-lead plastic small package outline | 21   |



M41T01 Device overview

# 1 Device overview

Figure 1. Logic diagram



Table 1. Signal names

| OSCI             | Oscillator input                            |
|------------------|---------------------------------------------|
| ocso             | Oscillator output                           |
| FT/OUT           | Frequency test / output driver (open drain) |
| SDA              | Serial data address input / output          |
| SCL              | Serial clock                                |
| V <sub>BAT</sub> | Battery supply voltage                      |
| V <sub>CC</sub>  | Supply voltage                              |
| V <sub>SS</sub>  | Ground                                      |

Figure 2. SOIC connections



Device overview M41T01

1 Hz OSCI SECONDS **OSCILLATOR DIVIDER** 32.768 kHz osco ◀ MINUTES FT/OUT ◀ CENTURY/HOURS VOLTAGE  $V_{CC}$ CONTROL SENSE and DAY  $V_{SS}$ LOGIC **SWITCH**  $\mathsf{v}_{\mathsf{BAT}}$ CIRCUITRY DATE MONTH SCL SERIAL BUS YEAR INTERFACE **ADDRESS** SDA REGISTER CONTROL AI07070b

Figure 3. Block diagram



M41T01 Operation

## 2 Operation

The M41T01 clock operates as a slave device on the serial bus. Access is obtained by implementing a start condition followed by the correct slave address (D0h). The 8 bytes contained in the device can then be accessed sequentially in the following order:

- 1. Seconds register
- 2. Minutes register
- 3. Century/hours register
- 4. Day register
- 5. Date register
- 6. Month register
- 7. Years register
- Control register

The M41T01 clock continually monitors  $V_{CC}$  for an out of tolerance condition. Should  $V_{CC}$  fall below  $V_{SO}$ , the device terminates an access in progress and resets the device address counter. Inputs to the device will not be recognized at this time to prevent erroneous data from being written to the device from an out of tolerance system. When  $V_{CC}$  falls below  $V_{SO}$ , the device automatically switches over to the battery and powers down into an ultra low current mode of operation to conserve battery life. Upon power-up, the device switches from battery to  $V_{CC}$  at  $V_{SO}$  and recognizes inputs.

#### 2.1 2-wire bus characteristics

This bus is intended for communication between different ICs. It consists of two lines: one bi-directional for data signals (SDA) and one for clock signals (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor.

The following protocol has been defined:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is high.
   Changes in the data line while the clock line is high will be interpreted as control signals.

Accordingly, the following bus conditions have been defined:

- Bus not busy
  - Both data and clock lines remain high.
- Start data transfer
  - A change in the state of the data line, from high to low, while the clock is high, defines the START condition.
- Stop data transfer
  - A change in the state of the data line, from low to high, while the clock is high, defines the STOP condition.



Operation M41T01

#### Data valid

The state of the data line represents valid data when after a start condition, the data line is stable for the duration of the High period of the clock signal (see *Figure 4*). The data on the line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between the start and stop conditions is not limited. The information is transmitted byte-wide and each receiver acknowledges with a ninth bit.

By definition, a device that gives out a message is called "transmitter", the receiving device that gets the message is called "receiver". The device that controls the message is called "master". The devices that are controlled by the master are called "slaves".



Figure 4. Serial bus data transfer sequence

M41T01 Operation

#### Acknowledge

Each byte of eight bits is followed by one acknowledge bit. This acknowledge bit is a low level put on the bus by the receiver, whereas the master generates an extra acknowledge related clock pulse (see *Figure 5*).

A slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte. Also, a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable low during the high period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master receiver must signal an end-of-data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case, the transmitter must leave the data line high to enable the master to generate the STOP condition.



Figure 5. Acknowledgement sequence

Operation M41T01

#### 2.2 READ mode

In this mode, the master reads the M41T01 slave after setting the slave address (see *Figure 6*). Following the WRITE mode control bit (R/W = 0) and the acknowledge bit, the word address An is written to the on-chip address pointer. Next the START condition and slave address are repeated, followed by the READ mode control bit (R/W = 1). At this point, the master transmitter becomes the master receiver. The data byte which was addressed will be transmitted and the master receiver will send an acknowledge bit to the slave transmitter. The address pointer is only incremented on reception of an acknowledge bit. The M41T01 slave transmitter will now place the data byte at address  $A_{n+1}$  on the bus. The master receiver reads and acknowledges the new byte and the address pointer is incremented to  $A_{n+2}$ .

This cycle of reading consecutive addresses will continue until the master receiver sends a STOP condition to the slave transmitter.

An alternate READ mode may also be implemented, whereby the master reads the M41T01 slave without first writing to the (volatile) address pointer. The first address that is read is the last one stored in the pointer (see *Figure 7 on page 11*).

Figure 6. Slave address location

M41T01 Operation

Figure 7. READ mode sequence



Figure 8. Alternate READ mode sequence





Operation M41T01

#### 2.3 WRITE mode

In this mode the master transmitter transmits to the M41T01 slave receiver. Bus protocol is shown in *Figure 9*. Following the START condition and slave address, a logic '0' ( $R/\overline{W} = 0$ ) is placed on the bus and indicates to the addressed device that word address An will follow and is to be written to the on-chip address pointer. The data word to be written to the memory is strobed in next and the internal address pointer is incremented to the next memory location within the RAM on the reception of an acknowledge clock. The M41T01 slave receiver will send an acknowledge clock to the master transmitter after it has received the slave address and again after it has received the word address and each data byte (see *Figure 6 on page 10*).

#### 2.4 Data retention mode

With valid  $V_{CC}$  applied, the M41T01 can be accessed as described above with READ or WRITE Cycles. Should the supply voltage decay, the M41T01 will automatically deselect, write protecting itself when  $V_{CC}$  falls (see *Figure 13 on page 20*).



Figure 9. WRITE mode sequence

M41T01 Clock operation

## 3 Clock operation

The eight byte clock register (see *Table 2 on page 14*) is used to both set the clock and to read the date and time from the clock, in a binary coded decimal format. Seconds, minutes, and hours are contained within the first three registers. Bits D6 and D7 of clock register 2 (hours register) contain the century enable bit (CEB) and the century bit (CB). Setting CEB to a '1' will cause CB to toggle, either from '0' to '1' or from '1' to '0' at the turn of the century (depending upon its initial state). If CEB is set to a '0', CB will not toggle. Bits D0 through D2 of register 3 contain the Day (day of week). Registers 4, 5 and 6 contain the Date (day of month), Month and Years. The final register is the Control register (this is described in *Section 3.1: Clock calibration*). Bit D7 of register 0 contains the stop bit (ST). Setting this bit to a '1' will cause the oscillator to stop. If the device is expected to spend a significant amount of time on the shelf, the oscillator may be stopped to reduce current drain. When reset to a '0' the oscillator restarts within one second.

Note:

In order to guarantee oscillator startup after the initial power-up, set the ST bit to a '1,' then reset this bit to a '0.' This sequence enables a "kick start" circuit which aids the oscillator start-up during worst case conditions of voltage and temperature.

The seven clock registers may be read one byte at a time, or in a sequential block. The control register (address location 7) may be accessed independently. A provision has been made to assure that a clock update does not occur while any of the seven clock addresses are being read. If a clock address is being read, an update of the clock registers will be delayed by 250 ms to allow the READ to be completed before the update occurs. This will prevent a transition of data during the READ.

Note:

This 250 ms delay affects only the clock register update and does not alter the actual clock time.



Clock operation M41T01

Table 2. Register map

| Addr |                    | Data |          |       |         | Function/range |       |               |           |       |
|------|--------------------|------|----------|-------|---------|----------------|-------|---------------|-----------|-------|
| Addi | D7                 | D6   | D5       | D4    | D3      | D2             | D1    | D0            | BCD for   | mat   |
| 0    | ST                 | 10   | ) Second | ds    |         | Sec            | onds  |               | Seconds   | 00-59 |
| 1    | Х                  | 1    | 0 Minute | es    | Minutes |                |       | Minutes       | 00-59     |       |
| 2    | CEB <sup>(1)</sup> | СВ   | 10 H     | lours | Hours   |                |       | Century/Hours | 0-1/00-23 |       |
| 3    | Х                  | Х    | Х        | Х     | Х       | Day            |       | Day           | 01-07     |       |
| 4    | Х                  | Х    | 10 [     | Date  |         | Date           |       | Date          | 01-31     |       |
| 5    | Х                  | Х    | Х        | 10 M. | Month   |                | Month | 01-12         |           |       |
| 6    |                    | 10 Y | ears     |       | Years   |                | Year  | 00-99         |           |       |
| 7    | OUT                | FT   | S        |       | С       | Calibratio     | n     |               | Control   |       |

Note:  $S = Sign \ bit$ 

FT = Frequency test bit

ST = Stop bit

OUT = Output level

X = Don't care

CEB = Century enable bit

CB = Century bit

Note: 1 When CEB is set to '1', CB will toggle from '0' to '1' or from '1' to '0' at the turn of the century (dependent upon the initial value set).

When CEB is set to '0', CB will not toggle.

14/24 DocID025389 Rev 2

M41T01 Clock operation

#### 3.1 Clock calibration

The M41T01 is driven by a quartz controlled oscillator with a nominal frequency of 32,768 Hz. The devices are tested not to exceed 35 ppm (parts per million) oscillator frequency error at 25 °C, which equates to about ±1.53 minutes per month. With the calibration bits properly set, the accuracy of each M41T01 improves to better than ±2 ppm at 25 °C.

The oscillation rate of any crystal changes with temperature (see *Figure 10 on page 16*). Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The M41T01 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 256 stage, as shown in *Figure 11 on page 16*. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five-bit calibration byte found in the control register. Adding counts speeds the clock up, subtracting counts slows the clock down.

The calibration byte occupies the five lower order bits (D4-D0) in the control register (Addr 7). This byte can be set to represent any value between 0 and 31 in binary form. Bit D5 is a sign bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on.

Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125,829,120 actual oscillator cycles, that is +4.068 or -2.034 ppm of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32,768Hz, each of the 31 increments in the calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month.

Two methods are available for ascertaining how much calibration a given M41T01 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accessed the calibration byte.

The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the frequency test (FT) bit, the seventh-most significant bit in the Control Register, is set to a '1', and the oscillator is running at 32,768 Hz, the FT/OUT pin of the device will toggle at 512 Hz. Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature.

For example, a reading of 512.01024 Hz would indicate a +20 ppm oscillator frequency error, requiring a -10(XX001010) to be loaded into the calibration byte for correction. Note that setting or changing the calibration byte does not affect the frequency test output frequency.



DocID025389 Rev 2

Clock operation M41T01



Figure 10. Crystal accuracy across temperature





### 3.2 Output driver pin

When the FT bit is set, the FT/OUT pin provides a nominal 512 Hz frequency output used for calibration purposes (see *Section 3.1*).

When the FT bit is set to zero, the FT/OUT pin becomes an output driver that reflects the contents of the OUT bit (D7 bit of register 7, see *Table 2*). If the OUT bit is zero, then the FT/OUT pin will be driven low, if the OUT bit is one, then the FT/OUT pin will be driven high. The OUT bit can be written through the 2-wire bus port.

Note: The FT/OUT pin is open drain which requires an external pull-up resistor.

### 3.3 Initial power-on defaults

Upon initial application of power to the device, the FT bit will be set to a '0' and the OUT bit will be set to a '1'. All other register bits will initially power on in a random state.

16/24 DocID025389 Rev 2



M41T01 Maximum rating

# 4 Maximum rating

Stressing the device above the rating listed in the "Absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. .

Table 3. Absolute maximum ratings

| Symbol                             | Parameter                                                 | Value      | Units |
|------------------------------------|-----------------------------------------------------------|------------|-------|
| T <sub>A</sub>                     | Ambient operating temperature                             | -40 to 85  | °C    |
| T <sub>STG</sub> <sup>(1)(2)</sup> | Storage temperature (V <sub>CC</sub> off, oscillator off) | -55 to 125 | °C    |
| V <sub>IO</sub>                    | Input or output voltages                                  | -0.3 to 7  | V     |
| V <sub>CC</sub>                    | Supply voltage                                            | -0.3 to 7  | V     |
| I <sub>O</sub>                     | Output current                                            | 20         | mA    |
| P <sub>D</sub>                     | Power dissipation                                         | 0.25       | W     |

For SO package, standard (SnPb) lead finish: reflow at peak temperature of 225°C (the time above 220 °C must not exceed 20 seconds)

**Caution:** Negative undershoots below –0.3 V are not allowed on any pin while in the battery backup mode.

For SO package, lead-free (Pb-free) lead finish: reflow at peak temperature of 260°C (the time above 255 °C must not exceed 30 seconds)

## 5 DC and AC parameters

This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the measurement conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters.

Table 4. Operating and AC measurement conditions

| Parameter                                       | M41T01                                   | Unit |
|-------------------------------------------------|------------------------------------------|------|
| Supply voltage (V <sub>CC</sub> )               | 2.0 to 5.5                               | V    |
| Ambient operating temperature (T <sub>A</sub> ) | -40 to 85                                | °C   |
| Load capacitance (C <sub>L</sub> )              | 100                                      | pF   |
| Input rise and fall times                       | ≤ 5                                      | ns   |
| Input pulse voltages                            | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | V    |
| Input and output timing ref. voltages           | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> | V    |

Note: Output Hi-Z is defined as the point where data is no longer driven.

Figure 12. AC testing input/output waveform



Table 5. Capacitance

| Symbol                          | Parameter <sup>(1,2)</sup>                        | Min | Max  | Unit |
|---------------------------------|---------------------------------------------------|-----|------|------|
| C <sub>IN</sub>                 | Input capacitance (SCL)                           |     | 7    | pF   |
| C <sub>OUT</sub> <sup>(3)</sup> | Output capacitance (SDA, FT/OUT)                  |     | 10   | pF   |
| t <sub>LP</sub>                 | Low-pass filter input time constant (SDA and SCL) | 250 | 1000 | ns   |

- 1. Effective capacitance measured with power supply at 5 V; sampled only, not 100% tested.
- 2. At 25 °C, f = 1 MHz.
- 3. Outputs deselected.

Table 6. DC characteristics

| Symbol                          | Parameter                           | Test condition <sup>(1)</sup>                                    | Min                 | Тур | Max                   | Unit |
|---------------------------------|-------------------------------------|------------------------------------------------------------------|---------------------|-----|-----------------------|------|
| I <sub>LI</sub>                 | Input leakage current               | $0 \text{ V} \leq V_{IN} \leq V_{CC}$                            |                     |     | ±1                    | μA   |
| I <sub>LO</sub>                 | Output leakage current              | $0 \text{ V} \leq \text{V}_{OUT} \leq \text{V}_{CC}$             |                     |     | ±1                    | μA   |
| I <sub>CC1</sub>                | Supply current                      | Switch frequency = 100 kHz                                       |                     |     | 300                   | μA   |
| I <sub>CC2</sub>                | Supply current (standby)            | SCL, SDA = $V_{CC} - 0.3 \text{ V}$                              |                     |     | 70                    | μA   |
| V <sub>IL</sub>                 | Input low voltage                   |                                                                  | -0.3                |     | 0.3 V <sub>CC</sub>   | V    |
| V <sub>IH</sub>                 | Input high voltage                  |                                                                  | 0.7 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub>                 | Output low voltage                  | I <sub>OL</sub> = 3 mA                                           |                     |     | 0.4                   | V    |
|                                 | Pull-up supply voltage (open drain) | FT/OUT                                                           |                     |     | 5.5                   | V    |
| V <sub>BAT</sub> <sup>(2)</sup> | Battery supply voltage              |                                                                  | 2.5 <sup>(3)</sup>  | 3   | 3.5 <sup>(4)</sup>    | V    |
| I <sub>BAT</sub>                | Battery supply current              | $T_A$ = 25 °C, $V_{CC}$ = 0 V,<br>Oscillator ON, $V_{BAT}$ = 3 V |                     | 0.8 | 1                     | μA   |

- 1. Valid for Ambient Operating Temperature:  $T_A = -40$  to 85 °C;  $V_{CC} = 2.0$  to 5.5 V (except where noted).
- 2. STMicroelectronics recommends the RAYOVAC BR1225 or BR1632 (or equivalent) as the battery supply.
- 3. After switchover ( $V_{SO}$ ),  $V_{BAT}$ (min) can be 2.0 V for crystal with  $R_S$  = 40 k $\Omega$ .
- 4. For rechargeable back-up,  $V_{BAT}(max)$  may be considered  $V_{CC}$ .

Table 7. Crystal electrical characteristics

| Symbol         | Parameter <sup>(1)(2)</sup> | Min | Тур    | Max | Unit |
|----------------|-----------------------------|-----|--------|-----|------|
| f <sub>O</sub> | Resonant frequency          |     | 32.768 |     | kHz  |
| R <sub>S</sub> | Series resistance           |     |        | 60  | kΩ   |
| C <sub>L</sub> | Load capacitance            |     | 12.5   |     | pF   |

- These values are externally supplied. STMicroelectronics recommends the KDS DT-38: 1TA/1TC252E127, Tuning Fork Type (thru-hole) or the DMX-26S: 1TJS125FH2A212, (SMD) quartz crystal for industrial temperature operations.
- 2. Load capacitors are integrated within the M41T01. Circuit board layout considerations for the 32.768 kHz crystal of minimum trace lengths and isolation from RF generating signals should be taken into account.



Figure 13. Power down/up mode AC waveforms



Table 8. Power down/up AC characteristics

| Symbol                          | Parameter <sup>(1)</sup>                         | Min | Max | Unit |
|---------------------------------|--------------------------------------------------|-----|-----|------|
| t <sub>PD</sub>                 | SCL and SDA at V <sub>IH</sub> before power-down | 0   |     | ns   |
| t <sub>rec</sub> <sup>(2)</sup> | SCL and SDA at V <sub>IH</sub> after power-up    | 10  |     | μs   |

- 1. Valid for Ambient Operating Temperature:  $T_A = -40$  to 85 °C;  $V_{CC} = 2.0$  to 5.5 V (except where noted).
- 2.  $V_{CC}$  fall time should not exceed 5 mV/ $\mu$ s.

Table 9. Power down/up trip points DC characteristics

| Symbol                         | Parameter <sup>(1,2)</sup>        | Min                        | Тур                        | Max <sup>(3)</sup>         | Unit |
|--------------------------------|-----------------------------------|----------------------------|----------------------------|----------------------------|------|
| Symbol                         | Parameter <sup>(1,2)</sup>        | Min                        | Тур                        | Max <sup>(3)</sup>         | Unit |
| V <sub>SO</sub> <sup>(4)</sup> | Battery backup switchover voltage | V <sub>BAT</sub> –<br>0.80 | V <sub>BAT</sub> –<br>0.50 | V <sub>BAT</sub> –<br>0.30 | V    |

- 1. Valid for ambient operating temperature:  $T_A$  = -40 to 85 °C;  $V_{CC}$  = 2.0 to 5.5 V (except where noted).
- 2. All voltages referenced to  $V_{SS}$ .
- In 3.3 V application, if initial battery voltage is ≥ 3.4 V, it may be necessary to reduce battery voltage (i.e., through wave soldering the battery) in order to avoid inadvertent switchover/deselection for V<sub>CC</sub> 10% operation.
- 4. Switchover and deselect point.

# 6 Package mechanical information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark.

B — CP — h x 45°

A1 α L

SO-a

Figure 14. SO8 – 8-lead plastic small package outline

Note: Drawing is not to scale.

Table 10. SO8 – 8-lead plastic small outline package mechanical data

| Sym | mm   |      |      | inches |       |       |
|-----|------|------|------|--------|-------|-------|
|     | typ  | min  | max  | typ    | min   | max   |
| А   | -    | 1.35 | 1.75 | -      | 0.053 | 0.069 |
| A1  | _    | 0.10 | 0.25 | _      | 0.004 | 0.010 |
| В   | -    | 0.33 | 0.51 | -      | 0.013 | 0.020 |
| С   | -    | 0.19 | 0.25 | -      | 0.007 | 0.010 |
| D   | _    | 4.80 | 5.00 | -      | 0.189 | 0.197 |
| E   | -    | 3.80 | 4.00 | -      | 0.150 | 0.157 |
| е   | 1.27 | _    | _    | 0.050  | -     | _     |
| Н   | _    | 5.80 | 6.20 | _      | 0.228 | 0.244 |
| h   | -    | 0.25 | 0.50 | -      | 0.010 | 0.020 |
| L   | -    | 0.40 | 0.90 | -      | 0.016 | 0.035 |
| α   | _    | 0°   | 8°   | _      | 0°    | 8°    |
| N   | 8    |      |      | 8      |       |       |
| СР  | _    | _    | 0.10 | _      | _     | 0.004 |



DocID025389 Rev 2

Part numbering M41T01

# 7 Part numbering

Table 11. Ordering information scheme



F = ECOPACK® package, tape & reel

For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you.

M41T01 Revision history

# 8 Revision history

**Table 12. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                          |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01-May-2006 | 1        | Initial release                                                                                                                                                                                                                                                                                                                  |
| 21-Oct-2013 | 2        | Updated title, Features, Description Updated footnotes 1 and 2 of Table 3: Absolute maximum ratings Updated Section 3.2: Output driver pin Updated footnote 1 of Table 7: Crystal electrical characteristics Added ECOPACK® paragraph to Section 6: Package mechanical information Updated Table 11: Ordering information scheme |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

24/24 DocID025389 Rev 2