- Generate Either Odd or Even Parity for Nine Data Lines
- Cascadable for n-Bit Parity
- Direct Bus Connection for Parity Generation or Checking by Using the Parity I/O Port
- Glitch-Free Bus During Power Up/Down
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

#### description

The SN54AS286 and SN74AS286 universal 9-bit parity generators/checkers feature a local output for parity checking and a 48-mA bus-driving parity input/output (I/O) port for parity generation/checking. The word-length capability is easily expanded by cascading.

The transmit (XMIT) control input is implemented specifically to accommodate cascading. When XMIT is low, the parity tree is disabled and PARITY ERROR remains at a high logic level regardless of the input levels. When XMIT is high, the parity tree is enabled. PARITY ERROR indicates a parity error when either an even number of inputs (A–I) are high and PARITY I/O is forced to a low logic level, or when an odd number of inputs are high and PARITY I/O is forced to a high logic level.



SN54AS286 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

The I/O control circuitry was designed so that the I/O port remains in the high-impedance state during power up or power down to prevent bus glitches.

The SN54AS286 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74AS286 is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.

#### **FUNCTION TABLE**

| NUMBER OF INPUTS<br>(A-I) THAT<br>ARE HIGH | XMIT | PARITY<br>I/O | PARITY<br>ERROR |  |  |
|--------------------------------------------|------|---------------|-----------------|--|--|
| 0, 2, 4, 6, 8                              | I    | Н             | Н               |  |  |
| 1, 3, 5, 7, 9                              | 1    | L             | Н               |  |  |
| 0.0400                                     | h    | h             | Н               |  |  |
| 0, 2, 4, 6, 8                              | h    | I             | L               |  |  |
| 12570                                      | h    | h             | L               |  |  |
| 1, 3, 5, 7, 9                              | h    | I             | Н               |  |  |

h = high input level H = high output level I = low input level L = low output level

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



### logic symbol†



 $<sup>^\</sup>dagger$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.

#### logic diagram (positive logic)



Pin numbers shown are for the D, J, and N packages.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub>                               |                     |
|---------------------------------------------------------------|---------------------|
| Input voltage, V <sub>I</sub>                                 |                     |
| Voltage applied to a disabled 3-state output                  |                     |
| Operating free-air temperature range, T <sub>A</sub> : SN54AS | 286 – 55°C to 125°C |
| SN74AS                                                        | 286 0°C to 70°C     |
| Storage temperature range                                     | –65°C to 150°C      |

#### recommended operating conditions

|     |                                     | SI           | SN54AS286 |     |     | SN74AS286 |     |     |      |  |
|-----|-------------------------------------|--------------|-----------|-----|-----|-----------|-----|-----|------|--|
|     |                                     |              | MIN       | NOM | MAX | MIN       | NOM | MAX | UNIT |  |
| VCC | Supply voltage                      |              | 4.5       | 5   | 5.5 | 4.5       | 5   | 5.5 | V    |  |
| VIH | High-level input voltage            |              | 2         |     |     | 2         |     |     | V    |  |
| VIL | Low-level input voltage             |              |           |     | 8.0 |           |     | 8.0 | V    |  |
|     | I finds for all and and an ownered  | PARITY ERROR |           |     | -2  |           |     | -2  |      |  |
| IOH | High-level output current           | PARITY I/O   |           |     | -12 |           |     | -15 | mA   |  |
| loL | Law law law and and an ownered      | PARITY ERROR |           |     | 20  |           |     | 20  |      |  |
|     | Low-level output current PARITY I/O |              |           |     | 32  |           |     | 48  | mA   |  |
| TA  | Operating free-air temperature      |              | -55       |     | 125 | 0         |     | 70  | °C   |  |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED       |                  |                                             | SN                        | 54AS28             | 86   | SN   |                    |      |      |      |  |
|-----------------|------------------|---------------------------------------------|---------------------------|--------------------|------|------|--------------------|------|------|------|--|
|                 | PARAMETER        | TEST CON                                    | MIN                       | TYP‡               | MAX  | MIN  | TYP‡               | MAX  | UNIT |      |  |
| ٧ <sub>IK</sub> |                  | $V_{CC} = 4.5 \text{ V},$                   | $I_{I} = -18 \text{ mA}$  |                    |      | -1.2 |                    |      | -1.2 | V    |  |
|                 | All outputs      | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$  | V <sub>CC</sub> -2 |      |      | V <sub>CC</sub> -2 |      |      |      |  |
|                 |                  |                                             | $I_{OH} = -3 \text{ mA}$  | 2.4                | 2.9  |      | 2.4                | 3    |      | .,   |  |
| VOH             | PARITY I/O       | V <sub>CC</sub> = 4.5 V                     | $I_{OH} = -12 \text{ mA}$ | 2.4                |      |      |                    |      |      | V    |  |
|                 |                  |                                             | $I_{OH} = -15 \text{ mA}$ |                    |      |      | 2.4                |      |      |      |  |
|                 | PARITY ERROR     |                                             | $I_{OL} = 20 \text{ mA}$  |                    | 0.35 | 0.5  |                    | 0.35 | 0.5  |      |  |
| VOL             | DADITY I/O       | V <sub>CC</sub> = 4.5 V                     | $I_{OL} = 32 \text{ mA}$  |                    |      | 0.5  |                    |      |      | V    |  |
|                 | PARITY I/O       |                                             | $I_{OL} = 48 \text{ mA}$  |                    |      |      |                    |      | 0.5  |      |  |
|                 | PARITY I/O       | V 55V                                       | V <sub>I</sub> = 5.5 V    |                    |      | 0.1  |                    |      | 0.1  | 4    |  |
| l <sub>l</sub>  | All other inputs | V <sub>CC</sub> = 5.5 V                     | V <sub>I</sub> = 7 V      |                    |      | 0.1  |                    |      | 0.1  | mA   |  |
|                 | PARITY I/O§      | V 55V                                       | 557                       |                    |      | 50   |                    |      | 50   |      |  |
| IН              | All other inputs | $V_{CC} = 5.5 \text{ V},$                   | $V_{  } = 2.7 \text{ V}$  |                    |      | 20   |                    |      | 20   | μΑ   |  |
|                 | PARITY I/O§      | V 55V                                       | V 0.4V                    |                    |      | -0.5 |                    |      | -0.5 | 4    |  |
| IIL             | All other inputs | V <sub>CC</sub> = 5.5 V,                    | $V_I = 0.4 V$             |                    |      | -0.5 |                    |      | -0.5 | mA   |  |
| IOI             |                  | V <sub>CC</sub> = 5.5 V,                    | V <sub>O</sub> = 2.25 V   | -30                |      | -112 | -30                |      | -112 | mA   |  |
| laa             | Transmit         | V <sub>CC</sub> = 5.5 V                     |                           |                    | 30   | 43   |                    | 30   | 43   | mA   |  |
| Icc             | Receive          | ACC = 2.2 A                                 |                           |                    | 35   | 50   |                    | 35   | 50   | IIIA |  |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>§</sup> For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.

# SN54AS286, SN74AS286 9-BIT PARITY GENERATORS/CHECKERS WITH BUS-DRIVER PARITY I/O PORT SDAS050B - DECEMBER 1983 - REVISED DECEMBER 1994

### switching characteristics (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>C</sub><br>C <sub>L</sub><br>R1<br>R2<br>T <sub>A</sub> | UNIT |           |      |    |
|------------------|-----------------|----------------|----------------------------------------------------------------|------|-----------|------|----|
|                  |                 |                | SN54A                                                          |      | SN74AS286 |      |    |
|                  |                 |                | MIN                                                            | MAX  | MIN       | MAX  |    |
| t <sub>PLH</sub> | Any A – I       | PARITY I/O     | 3                                                              | 17   | 3         | 15   | ns |
| <sup>t</sup> PHL | Ally A – I      | PARITY I/O     | 3                                                              | 15   | 3         | 14   |    |
| <sup>t</sup> PLH | A A . I         | DARITY EDDOR   | 3                                                              | 20   | 3         | 16.5 | ns |
| <sup>t</sup> PHL | Any A – I       | PARITY ERROR   | 3                                                              | 18   | 3         | 16.5 |    |
| <sup>t</sup> PLH | DA DITY I/O     | DADITY EDDOD   | 3                                                              | 10   | 3         | 9    |    |
| t <sub>PHL</sub> | PARITY I/O      | PARITY ERROR   | 3                                                              | 10   | 3         | 9    |    |
| <sup>t</sup> PZH | VA 41-          | DARITYLIA      | 3                                                              | 14   | 3         | 13   |    |
| t <sub>PZL</sub> | XMIT            | PARITY I/O     | 3                                                              | 17   | 3         | 16   | ns |
| <sup>t</sup> PHZ | XMIT            | PARITY I/O     | 3                                                              | 13   | 3         | 11.5 | no |
| <sup>t</sup> PLZ | AIVII I         | FARITTI/O      | 3                                                              | 11   | 3         | 10   | ns |

<sup>&</sup>lt;sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

#### **APPLICATION INFORMATION**

Figure 1 shows a 32-bit parity generator/checker with output polarity switching, parity-error detection, and parity on every byte.



Pin numbers shown are for the D, J, and N packages.

Figure 1. 32-Bit Parity Generator/Checker



#### **APPLICATION INFORMATION**

Figure 2 shows a 90-bit parity generator/checker with XMIT on the last stage available for use with parity detection.



Pin numbers shown are for the D, J, and N packages.

Figure 2. 90-Bit Parity Generator/Checker With Parity-Error Detection



## PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_r = t_f = 2$  ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

Figure 3. Load Circuits and Voltage Waveforms



#### PACKAGE OPTION ADDENDUM



6-Aug-2014

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| 5962-8966301CA   | ACTIVE   | CDIP         | J       | 14   |         | TBD                        | Call TI          | Call TI            | -55 to 125   |                | Samples |
| SN54AS286J       | OBSOLETE | CDIP         | J       | 14   |         | TBD                        | Call TI          | Call TI            | -55 to 125   |                |         |
| SN74AS286D       | ACTIVE   | SOIC         | D       | 14   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | AS286          | Samples |
| SN74AS286DR      | OBSOLETE | SOIC         | D       | 14   |         | TBD                        | Call TI          | Call TI            | 0 to 70      |                |         |
| SN74AS286DRE4    | OBSOLETE | SOIC         | D       | 14   |         | TBD                        | Call TI          | Call TI            | 0 to 70      |                |         |
| SN74AS286DRG4    | OBSOLETE | SOIC         | D       | 14   |         | TBD                        | Call TI          | Call TI            | 0 to 70      |                |         |
| SN74AS286N       | ACTIVE   | PDIP         | N       | 14   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74AS286N     | Samples |
| SN74AS286NE4     | ACTIVE   | PDIP         | N       | 14   | 25      | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74AS286N     | Samples |
| SNJ54AS286FK     | OBSOLETE | LCCC         | FK      | 20   |         | TBD                        | Call TI          | Call TI            | -55 to 125   |                |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

#### PACKAGE OPTION ADDENDUM



6-Aug-2014

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AS286, SN74AS286:

Catalog: SN74AS286

Military: SN54AS286

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

Military - QML certified for Military and Defense Applications

## J (R-GDIP-T\*\*)

14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated