

# LV8105W

Bi-CMOS IC

## Three-Phase Brushless Motor Predriver for Variable Speed Control



ON Semiconductor®

http://onsemi.com

### Overview

The LV8105W is a predriver IC designed for variable speed control of 3-phase brushless motors. It can be used to implement a high- and low-side output n-channel power FET drive circuit using a built-in charge pump circuit. High-efficiency drive is possible through the use of low noise PWM drive and synchronous rectifying systems.

### Functions

- Speed discriminator and PLL speed control system
- Built-in VCO circuit for generating the speed discriminator reference signal
- Speed lock detection output
- Hall bias switch
- Braking circuit (short braking)
- Full complement of on-chip protection circuits, including current limiter and lock protection circuits.

### Specifications

#### Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions                           | Ratings     | Unit |
|-----------------------------|---------------------|--------------------------------------|-------------|------|
| Supply voltage              | V <sub>CC</sub> max | V <sub>CC</sub> = VG                 | 42          | V    |
| Charge pump output voltage  | VG max              | VG pin                               | 42          | V    |
| Output current              | I <sub>O</sub> max1 | Pins UL, VL, WL                      | -15 to 15   | mA   |
|                             | I <sub>O</sub> max2 | Pins UH, VH, WH, UOUT, VOUT and WOUT |             |      |
| Allowable power dissipation | Pd max1             | Independent IC                       | 0.45        | W    |
|                             | Pd max2             | Mounted on the specified board *     | 1.30        | W    |
| Operating temperature       | Topr                |                                      | -20 to +80  | °C   |
| Storage temperature         | T <sub>stg</sub>    |                                      | -55 to +150 | °C   |

\* Specified board: 114.3mm x 76.1mm x 1.6mm, glass epoxy board.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



SQFP48(7X7)

### ORDERING INFORMATION

See detailed ordering and shipping information on page 21 of this data sheet.

# LV8105W

## Allowable Operating range at $T_a = 25^\circ\text{C}$

| Parameter                          | Symbol    | Conditions | Ratings  |  |  | Unit |
|------------------------------------|-----------|------------|----------|--|--|------|
| Supply voltage range               | $V_{CC}$  |            | 16 to 28 |  |  | V    |
| 5V constant voltage output current | $I_{REG}$ |            | 0 to -10 |  |  | mA   |
| HB pin output current              | $I_{HB}$  |            | 0 to -25 |  |  | mA   |
| LD pin applied voltage             | $V_{LD}$  |            | 0 to 6   |  |  | V    |
| LD pin output current              | $I_{LD}$  |            | 0 to 5   |  |  | mA   |
| FGS pin applied voltage            | $V_{FGS}$ |            | 0 to 6   |  |  | V    |
| FGS pin output current             | $I_{FGS}$ |            | 0 to 5   |  |  | mA   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

## Electrical Characteristics at $T_a = 25^\circ\text{C}$ , $V_{CC} = 24\text{V}$

| Parameter                                                    | Symbol               | Conditions                                   | Ratings        |               |                | Unit           |
|--------------------------------------------------------------|----------------------|----------------------------------------------|----------------|---------------|----------------|----------------|
|                                                              |                      |                                              | min            | typ           | max            |                |
| Supply current 1                                             | $I_{CC1}$            |                                              |                | 7             | 8.8            | mA             |
| Supply current 2                                             | $I_{CC2}$            | At stop                                      |                | 3             | 3.8            | mA             |
| <b>5V Constant-voltage Output (VREG pin)</b>                 |                      |                                              |                |               |                |                |
| Output voltage                                               | $V_{REG}$            | $I_O = 5\text{mA}$                           | 5.2            | 5.6           | 6.0            | V              |
| Line regulation                                              | $\Delta V$ (REG1)    | $V_{CC} = 16$ to $28\text{V}$                |                | 10            | 50             | mV             |
| Load regulation                                              | $\Delta V$ (REG2)    | $I_O = -5$ to $-10\text{mA}$                 |                | 10            | 50             | mV             |
| <b>Output block / Conditions : apply a VG voltage of 33V</b> |                      |                                              |                |               |                |                |
| High level output voltage 1                                  | $V_{OH1}$            | Pins UL, VL and WL $I_{OH} = -2\text{mA}$    | $V_{REG-0.65}$ | $V_{REG-0.5}$ | $V_{REG-0.35}$ | V              |
| Low level output voltage 1                                   | $V_{OL1}$            | Pins UL, VL and WL $I_{OL} = 2\text{mA}$     | 0.35           | 0.5           | 0.65           | V              |
| High level output voltage 2                                  | $V_{OH2}$            | Pins UH, VH and WH $I_{OH} = -2\text{mA}$    | $VG-0.65$      | $VG-0.5$      | $VG-0.35$      | V              |
| Low level output voltage 2                                   | $V_{OL2}$            | Pins UH, VH and WH $I_{OL} = 2\text{mA}$     | 0.45           | 0.6           | 0.8            | V              |
| PWM frequency                                                | $f$ (PWM)            |                                              | 51             | 64            | 77             | kHz            |
| <b>Internal Oscillator</b>                                   |                      |                                              |                |               |                |                |
| Oscillation frequency                                        | $f$ (REF)            |                                              | 1.65           | 2.05          | 2.45           | MHz            |
| <b>Charge Pump Output (VG pin)</b>                           |                      |                                              |                |               |                |                |
| Output voltage                                               | $VG_{OUT}$           |                                              | $V_{CC+8.0}$   | $V_{CC+9.0}$  | $V_{CC+10.0}$  | V              |
| <b>CP1 pin</b>                                               |                      |                                              |                |               |                |                |
| High level output voltage                                    | $V_{OH}$ (CP1)       | $ICP1 = -2\text{mA}$                         | $V_{CC-1.35}$  | $V_{CC-1.0}$  | $V_{CC-0.7}$   | V              |
| Low level output voltage                                     | $V_{OL}$ (CP1)       | $ICP1 = 2\text{mA}$                          | 0.5            | 0.65          | 0.8            | V              |
| Charge pump frequency                                        | $f$ (CP1)            |                                              | 102            | 128           | 154            | kHz            |
| <b>Hall Amplifier</b>                                        |                      |                                              |                |               |                |                |
| Input bias current                                           | $I_{HB}$ (HA)        |                                              | -2             | -0.1          |                | $\mu\text{A}$  |
| Common-mode input voltage range 1                            | $V_{ICM1}$           | When using Hall elements                     | 0.3            |               | 3.5            | V              |
| Common-mode input voltage range 2                            | $V_{ICM2}$           | At one-side input bias (Hall IC application) | 0              |               | $V_{REG}$      | V              |
| Hall input sensitivity                                       |                      | SIN wave                                     | 50             |               |                | $\text{mVp-p}$ |
| Hysteresis width                                             | $\Delta V_{IN}$ (HA) |                                              | 5              | 13            | 24             | mV             |
| Input voltage Low $\rightarrow$ High                         | $V_{SLH}$            |                                              | 2              | 7             | 12             | mV             |
| Input voltage High $\rightarrow$ Low                         | $V_{SHL}$            |                                              | -12            | -6            | -2             | mV             |
| <b>HB pin</b>                                                |                      |                                              |                |               |                |                |
| Output voltage                                               | $V_{HBO}$            | $I_{HB} = -15\text{mA}$                      | $V_{CC-0.8}$   | $V_{CC-0.5}$  | $V_{CC-0.35}$  | V              |
| Output leakage current                                       | $I_L$ (HB)           | $V_O = 0\text{V}$                            | -10            |               |                | $\mu\text{A}$  |
| <b>FG Amplifier</b>                                          |                      |                                              |                |               |                |                |
| Input offset voltage                                         | $V_{IO}$ (FG)        |                                              | -10            |               | 10             | mV             |
| Input bias current                                           | $I_B$ (FG)           |                                              | -1             |               | 1              | $\mu\text{A}$  |
| Reference voltage                                            | $V_B$ (FG)           |                                              | -5%            | $V_{REG/2}$   | 5%             | V              |
| High level output voltage                                    | $V_{OH}$ (FG)        | $IFGI = -0.1\text{mA}$ , No load             | 3.95           | 4.4           | 4.85           | V              |
| Low level output voltage                                     | $V_{OL}$ (FG)        | $IFGI = 0.1\text{mA}$ , No load              | 0.75           | 1.2           | 1.65           | V              |
| FG input sensitivity                                         |                      | GAIN : 100 times                             | 3              |               |                | $\text{mV}$    |
| Schmitt width of the next stage                              |                      | One-side hysteresis comparator               | 120            | 200           | 280            | mV             |
| Operation frequency range                                    |                      |                                              |                |               | 3              | kHz            |
| Open-loop gain                                               |                      | $f_{FG} = 2\text{kHz}$                       | 45             | 48            |                | dB             |

Continued on next page.

# LV8105W

Continued from preceding page.

| Parameter                              | Symbol            | Conditions                                  | Ratings            |                    |                    | Unit             |
|----------------------------------------|-------------------|---------------------------------------------|--------------------|--------------------|--------------------|------------------|
|                                        |                   |                                             | min                | typ                | max                |                  |
| <b>FGS output</b>                      |                   |                                             |                    |                    |                    |                  |
| Output saturation voltage              | $V_{OL}$ (FGS)    | $I_{FGS} = 2\text{mA}$                      |                    | 0.2                | 0.4                | V                |
| Output leakage current                 | $I_L$ (FGS)       | $V_O = 6\text{V}$                           |                    |                    | 10                 | $\mu\text{A}$    |
| <b>CSD oscillator</b>                  |                   |                                             |                    |                    |                    |                  |
| High level output voltage              | $V_{OH}$ (CSD)    |                                             | 2.9                | 3.4                | 3.9                | V                |
| Low level output voltage               | $V_{OL}$ (CSD)    |                                             | 1.6                | 2.0                | 2.4                | V                |
| Amplitude                              | V (CSD)           |                                             | 1.15               | 1.4                | 1.65               | V <sub>p-p</sub> |
| External capacitor charge current      | ICHG1             |                                             | -13                | -10                | -7                 | $\mu\text{A}$    |
| External capacitor discharge current   | ICHG2             |                                             | 7.5                | 10.5               | 13.5               | $\mu\text{A}$    |
| Oscillation frequency                  | f (CSD)           | $C = 0.047\mu\text{F}$                      |                    | 78                 |                    | Hz               |
| <b>Speed Discriminator output</b>      |                   |                                             |                    |                    |                    |                  |
| High level output voltage 1            | $V_{OH1}$ (D)     |                                             | VREG-1.25          | VREG-1.0           | VREG-0.75          | V                |
| Low level output voltage 1             | $V_{OL1}$ (D)     |                                             | 0.65               | 0.9                | 1.15               | V                |
| High level output voltage 2            | $V_{OH2}$ (D)     |                                             | VREG-2.0           | VREG-1.7           | VREG-1.4           | V                |
| Low level output voltage 2             | $V_{OL2}$ (D)     |                                             | 1.3                | 1.6                | 1.9                | V                |
| Counts                                 |                   |                                             |                    | 512                |                    |                  |
| <b>LD output</b>                       |                   |                                             |                    |                    |                    |                  |
| Output saturation voltage              | $V_{OL}$ (LD)     | $I_{LD} = 2\text{mA}$                       |                    | 0.2                | 0.4                | V                |
| Output leakage current                 | $I_L$ (LD)        | $V_O = 6\text{V}$                           |                    |                    | 10                 | $\mu\text{A}$    |
| Lock range                             |                   |                                             | -6.25              |                    | +6.25              | %                |
| <b>Speed control PLL output</b>        |                   |                                             |                    |                    |                    |                  |
| High level output voltage              | $V_{OH}$ (P)      |                                             | VREG-2.0           | VREG-1.7           | VREG-1.4           | V                |
| Low level output voltage               | $V_{OL}$ (P)      |                                             | 1.3                | 1.6                | 1.9                | V                |
| <b>Current control circuit</b>         |                   |                                             |                    |                    |                    |                  |
| Drive gain                             | GDF               |                                             | 0.20               | 0.25               | 0.32               |                  |
| <b>Current limiter operation</b>       |                   |                                             |                    |                    |                    |                  |
| Limiter voltage                        | VRF               |                                             | 0.23               | 0.25               | 0.275              | V                |
| <b>Integrator</b>                      |                   |                                             |                    |                    |                    |                  |
| Input offset voltage                   | $V_{IO}$ (INT)    |                                             | -10                |                    | 10                 | mV               |
| Input bias current                     | IB (INT)          |                                             | -1                 |                    | 1                  | $\mu\text{A}$    |
| Reference voltage                      | VB (INT)          |                                             | -5%                | VREG/2             | 5%                 | V                |
| High level output voltage              | $V_{OH}$ (INT)    | $ I_{INT}  = -0.1\text{mA}$ , No load       | 3.95               | 4.4                | 4.85               | V                |
| Low level output voltage               | $V_{OL}$ (INT)    | $ I_{INT}  = 0.1\text{mA}$ , No load        | 0.75               | 1.2                | 1.65               | V                |
| Open-loop gain                         |                   | $f_{INT} = 2\text{kHz}$                     | 45                 | 48                 |                    | dB               |
| <b>VCO Oscillator (C pin)</b>          |                   |                                             |                    |                    |                    |                  |
| Oscillation frequency range            | f (C)             | $C = 120\text{pF}$ , $R = 24\text{k}\Omega$ | 0.15               |                    | 1.54               | MHz              |
| High level output voltage              | $V_{OH}$ (C)      | FIL = 2.5V                                  | 2.71               | 3.16               | 3.61               | V                |
| Low level output voltage               | $V_{OL}$ (C)      | FIL = 2.5V                                  | 2.20               | 2.60               | 3.00               | V                |
| Amplitude                              | V (C)             | FIL = 2.5V                                  | 0.44               | 0.56               | 0.68               | V <sub>p-p</sub> |
| <b>FIL pin</b>                         |                   |                                             |                    |                    |                    |                  |
| Output source current                  | $I_{OH}$ (FIL)    |                                             | -15                | -11                | -6                 | $\mu\text{A}$    |
| Output sink current                    | $I_{OL}$ (FIL)    |                                             | 6                  | 10                 | 15                 | $\mu\text{A}$    |
| <b>RC pin</b>                          |                   |                                             |                    |                    |                    |                  |
| Comparator voltage                     | VRC               |                                             | VREG $\times 0.59$ | VREG $\times 0.60$ | VREG $\times 0.61$ | V                |
| <b>Low-voltage protection circuit</b>  |                   |                                             |                    |                    |                    |                  |
| Operation voltage                      | VLVSD             |                                             | 8.00               | 8.54               | 9.00               | V                |
| Hysteresis width                       | $\Delta V_{LVSD}$ |                                             | 0.25               | 0.34               | 0.45               | V                |
| <b>Thermal shutdown operation</b>      |                   |                                             |                    |                    |                    |                  |
| Thermal shutdown operation temperature | TSD               | Design target value*                        | 150                | 175                |                    | °C               |
| Hysteresis width                       | $\Delta TSD$      | Design target value*                        |                    | 30                 |                    | °C               |

Note : \* These items are design target values and are not tested.

Continued on next page.

# LV8105W

Continued from preceding page.

| Parameter                      | Symbol                | Conditions           | Ratings  |      |      | Unit |
|--------------------------------|-----------------------|----------------------|----------|------|------|------|
|                                |                       |                      | min      | typ  | max  |      |
| <b>CLK pin</b>                 |                       |                      |          |      |      |      |
| Input frequency                | f <sub>I</sub> (CLK)  |                      |          |      | 3    | kHz  |
| High level input voltage range | V <sub>IH</sub> (CLK) |                      | 2.0      |      | VREG | V    |
| Low level input voltage range  | V <sub>IL</sub> (CLK) |                      | 0        |      | 1.0  | V    |
| Input open voltage             | V <sub>IO</sub> (CLK) |                      | VREG-0.5 |      | VREG | V    |
| Hysteresis width               | V <sub>IS</sub> (CLK) | Design target value* | 0.18     | 0.27 | 0.36 | V    |
| High level input current       | I <sub>IH</sub> (CLK) | VCLK = 5V            | -22      | -10  | -3   | µA   |
| Low level input current        | I <sub>IL</sub> (CLK) | VCLK = 0V            | -133     | -93  | -70  | µA   |
| Pull-up resistance             | RU (CLK)              |                      | 45       | 60   | 75   | kΩ   |
| <b>S/S pin</b>                 |                       |                      |          |      |      |      |
| High level input voltage range | V <sub>IH</sub> (S/S) |                      | 2.0      |      | VREG | V    |
| Low level input voltage range  | V <sub>IL</sub> (S/S) |                      | 0        |      | 1.0  | V    |
| Input open voltage             | V <sub>IO</sub> (S/S) |                      | VREG-0.5 |      | VREG | V    |
| Hysteresis width               | V <sub>IS</sub> (S/S) |                      | 0.18     | 0.27 | 0.36 | V    |
| High level input current       | I <sub>IH</sub> (S/S) | VS/S = 5V            | -22      | -10  | -3   | µA   |
| Low level input current        | I <sub>IL</sub> (S/S) | VS/S = 0V            | -133     | -93  | -70  | µA   |
| Pull-up resistance             | RU (S/S)              |                      | 45       | 60   | 75   | kΩ   |
| <b>F/R pin</b>                 |                       |                      |          |      |      |      |
| High level input voltage range | V <sub>IH</sub> (F/R) |                      | 2.0      |      | VREG | V    |
| Low level input voltage range  | V <sub>IL</sub> (F/R) |                      | 0        |      | 1.0  | V    |
| Input open voltage             | V <sub>IO</sub> (F/R) |                      | VREG-0.5 |      | VREG | V    |
| Hysteresis width               | V <sub>IS</sub> (F/R) |                      | 0.18     | 0.27 | 0.36 | V    |
| High level input current       | I <sub>IH</sub> (F/R) | VF/R = 5V            | -22      | -10  | -3   | µA   |
| Low level input current        | I <sub>IL</sub> (F/R) | VF/R = 0V            | -133     | -93  | -70  | µA   |
| Pull-up resistance             | RU (F/R)              |                      | 45       | 60   | 75   | kΩ   |
| <b>BR pin</b>                  |                       |                      |          |      |      |      |
| High level input voltage range | V <sub>IH</sub> (BR)  |                      | 2.0      |      | VREG | V    |
| Low level input voltage range  | V <sub>IL</sub> (BR)  |                      | 0        |      | 1.0  | V    |
| Input open voltage             | V <sub>IO</sub> (BR)  |                      | VREG-0.5 |      | VREG | V    |
| Hysteresis width               | V <sub>IS</sub> (BR)  |                      | 0.18     | 0.27 | 0.36 | V    |
| High level input current       | I <sub>IH</sub> (BR)  | VBR = 5V             | -22      | -10  | -3   | µA   |
| Low level input current        | I <sub>IL</sub> (BR)  | VBR = 0V             | -133     | -93  | -70  | µA   |
| Pull-up resistance             | RU (BR)               |                      | 45       | 60   | 75   | kΩ   |

Note : \* These items are design target values and are not tested.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## Package Dimensions

unit : mm (typ)

SQFP48(7X7)



## Pin Assignment



## Three-phase logic truth table (A high level input is the state where $IN^+ > IN^-$ .)

|   | F/R = "L" |     |     | F/R = "H" |     |     | Drive output |            |
|---|-----------|-----|-----|-----------|-----|-----|--------------|------------|
|   | IN1       | IN2 | IN3 | IN1       | IN2 | IN3 | Upper gate   | Lower gate |
| 1 | H         | L   | H   | L         | H   | L   | VH           | UL         |
| 2 | H         | L   | L   | L         | H   | H   | WH           | UL         |
| 3 | H         | H   | L   | L         | L   | H   | WH           | VL         |
| 4 | L         | H   | L   | H         | L   | H   | UH           | VL         |
| 5 | L         | H   | H   | H         | L   | L   | UH           | WL         |
| 6 | L         | L   | H   | H         | H   | L   | VH           | WL         |

When F/R is "L", the Hall input while the motor is rotating must be input in order from 1 to 6 of the above table.

When the Hall input is performed by the reverse order, it will not become the soft current-carrying output.

(The motor is driven by the 120 degrees current-carrying only.)

Also, when F/R is "H", the Hall input while the motor is rotating must be input in order from 6 to 1 of the above table.

When the Hall input is performed by the reverse order, it will not become the soft current-carrying output.

(The motor is driven by the 120 degrees current-carrying only.)

### S/S Input

| Input        | Mode  |
|--------------|-------|
| High or Open | Stop  |
| Low          | Start |

### BR Input

| Input        | Mode    |
|--------------|---------|
| High or Open | Brake   |
| Low          | Release |

### Current Control Characteristics



## Block Diagram

### (Reference constants)



## Relations Hall input with Drive output

(1) When F/R = "L" and the soft current-carrying output.



(2) When F/R = "H" and the soft current-carrying output.



(3) When F/R = "L" and the 120 degrees current-carrying only.



(4) When F/R="H" and the 120 degrees current-carrying only.



## Pin Functions

| Pin No. | Pin name | Pin function                                                                                                                                                                                   | Equivalent circuit |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 1       | CSD      | Pin to set the operating time of the constraint protection.<br>Connect a capacitor between this pin and GND.<br>This pin combines also functions as the logic circuit block initial reset pin. |                    |
| 3       | RC       | Pin to set the speed discriminator output amplitude switching circuit.<br>Connect a capacitor between this pin and GND. And connect a resistor between VREG and this pin.                      |                    |
| 4       | INTOUT   | Integrating amplifier output pin.                                                                                                                                                              |                    |
| 5       | INTIN    | Integrating amplifier inverting input pin.                                                                                                                                                     |                    |
| 6       | INTREF   | Integrating amplifier non-inverting input pin.<br>1/2 VREG potential.<br>Connect a capacitor between this pin and GND.                                                                         |                    |
| 7       | DOUT     | Speed discriminator output pin.<br>Acceleration → high, deceleration → low.                                                                                                                    |                    |

Continued on next page.

Continued from preceding page.

| Pin No. | Pin name | Pin function                                                                                                                                                                                   | Equivalent circuit |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 8       | POUT     | Speed control PLL output pin.<br>Outputs the phase comparison result for CLK and FG.                                                                                                           |                    |
| 9       | S/S      | Start / Stop control pin.<br>Low : 0V to 1.0V<br>High : 2.0V to VREG<br>Goes high when left open.<br>Low for start.<br>The hysteresis width is about 0.27V.                                    |                    |
| 10      | CLK      | External clock signal input pin.<br>Low : 0V to 1.0V<br>High : 2.0V to VREG<br>Goes high when left open.<br>The hysteresis width is about 0.27V.<br>$f = 3\text{kHz}$ , maximum.               |                    |
| 11      | F/R      | Forward / reverse control pin.<br>Low : 0V to 1.0V<br>High : 2.0V to VREG<br>Goes high when left open.<br>Low for forward.<br>The hysteresis width is about 0.27V.                             |                    |
| 12      | BR       | Brake pin (short braking operation).<br>Low : 0V to 1.0V<br>High : 2.0V to VREG<br>Goes high when left open.<br>High or open for brake mode operation.<br>The hysteresis width is about 0.27V. |                    |

Continued on next page.

Continued from preceding page.

| Pin No.                          | Pin name                                                                                                             | Pin function                                                                                                                                                                                                                                                                                | Equivalent circuit |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 13                               | FGS                                                                                                                  | FG amplifier Schmitt output pin.<br>This is an open collector output.                                                                                                                                                                                                                       |                    |
| 14                               | LD                                                                                                                   | Lock detection output pin.<br>This is an open collector output.<br>Goes low when the motor speed is within the speed lock range ( $\pm 6.25\%$ ).                                                                                                                                           |                    |
| 15                               | FGOUT                                                                                                                | FG amplifier output pin.<br>This pin is connected to the FG Schmitt comparator circuit internally in the IC.                                                                                                                                                                                |                    |
| 16                               | FGIN <sup>-</sup>                                                                                                    | FG amplifier inverting input pin.                                                                                                                                                                                                                                                           |                    |
| 17                               | FGIN <sup>+</sup>                                                                                                    | FG amplifier non-inverting input pin.<br>1/2 VREG potential.<br>Connect a capacitor between this pin and GND.                                                                                                                                                                               |                    |
| 18<br>19<br>20<br>21<br>22<br>23 | IN1 <sup>-</sup><br>IN1 <sup>+</sup><br>IN2 <sup>-</sup><br>IN2 <sup>+</sup><br>IN3 <sup>-</sup><br>IN3 <sup>+</sup> | Hall input pins.<br>The input is seen as a high level input when IN <sup>+</sup> > IN <sup>-</sup> , and as a low level input for the opposite state.<br>If noise on the Hall signals is a problem, insert capacitors between the corresponding IN <sup>+</sup> and IN <sup>-</sup> inputs. |                    |

Continued on next page.

# LV8105W

Continued from preceding page.

| Pin No.        | Pin name       | Pin function                                                                                                                              | Equivalent circuit |
|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 24             | HB             | Hall bias switch pin.<br>Goes off when the S/S pin is the stop state.                                                                     |                    |
| 25             | RFGND          | Output current detection reference pin.<br>Connect to GND side of the current detection resistor Rf.                                      |                    |
| 26             | RF             | Output current detection pin.<br>Connect to the current detection resistor Rf.<br>Sets the the maximum output current IOUT to be 0.25/Rf. |                    |
| 28<br>31<br>34 | UL<br>VL<br>WL | Output pins for gate drive of the lower side N channel power FET.                                                                         |                    |

Continued on next page.

Continued from preceding page.

| Pin No.        | Pin name             | Pin function                                                                                   | Equivalent circuit |
|----------------|----------------------|------------------------------------------------------------------------------------------------|--------------------|
| 30<br>33<br>36 | UH<br>VH<br>WH       | Output pins for gate drive of the upper side N channel power FET.                              |                    |
| 29<br>32<br>35 | UOUT<br>VOUT<br>WOUT | Pins to detect the source voltage of the upper side N channel power FET.                       |                    |
| 38             | V <sub>CC</sub>      | Power supply pin.<br>Connect a capacitor between this pin and GND for stabilization.           |                    |
| 39             | VG                   | Charge pump output pin.<br>Connect a capacitor between this pin and V <sub>CC</sub> .          |                    |
| 40             | CP2                  | Pin to connect the capacitor for charge pump.<br>Connect a capacitor between this pin and CP1. |                    |
| 41             | CP1                  | Pin to connect the capacitor for charge pump.<br>Connect a capacitor between this pin and CP2. |                    |
| 43             | V <sub>REG</sub>     | 5V constant voltage output pin (5.6V).<br>Connect a capacitor between this pin and GND.        |                    |

Continued on next page.

Continued from preceding page.

| Pin No.             | Pin name | Pin function                                                                                                | Equivalent circuit                                                                  |
|---------------------|----------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| 44                  | GND2     | GND pins.                                                                                                   |                                                                                     |
| 45                  | GND1     | GND1 and GND2 are connected in the IC.                                                                      |                                                                                     |
| 46                  | C        | VCO oscillation pin.<br>Connect a capacitor between this pin and GND.                                       |   |
| 47                  | R        | Pin to set the charge/discharge current of the VCO circuit.<br>Connect a resistor between this pin and GND. |   |
| 48                  | FIL      | VCO PLL output filter pin.                                                                                  |  |
| 2<br>27<br>37<br>42 | NC       | No connection pins.                                                                                         |                                                                                     |

## Description of LV8105W

### 1. Speed control circuit

This IC controls the speed with a combination of the speed discriminator circuit and the PLL circuit. Therefore, when a motor that has large load variation is used, it is possible to prevent the rotation variation as compared with the speed control method only the speed discriminator. The speed discriminator circuit and the PLL circuit outputs an error signal once every one FG period. The FG servo frequency signal ( $f_{FG}$ ) is controlled to have the equal frequency with the clock signal ( $f_{CLK}$ ) which is input through the CLK pin.

$$f_{FG} = f_{CLK}$$

### 2. VCO circuit

This IC has the VCO circuit to generate the reference signal of the speed discriminator circuit. The reference signal frequency is calculated as follows.

$$f_{VCO} = f_{CLK} \times 512 \quad f_{VCO} : \text{Reference signal frequency, } f_{CLK} : \text{Clock signal frequency}$$

The components connected to the R, C and FIL pins must be connected to the GND1 pin (pin 45) with a line that is as short as possible to reduce influence of noise.

### 3. Output drive circuit

This IC adopts a direct PWM drive method to reduce power loss in the output. An external output transistor is always saturated while the transistor is on and driving force of the motor is adjusted by changing the duty that the output transistor is on. The waveform of the coil current becomes trapezoidal with the current control and the overlap switching of about 15 degrees. Therefore, it is possible to reduce the motor noise and the torque ripple when switching the phase to which power is applied (Soft current-carrying).

When the 120 degrees current-carrying, the PWM switching is performed on the UL, VL and WL pins only. Also, when the soft current-carrying, the PWM switching is performed on any the outputs (the UL, VL, WL, UH, VH and WH pins). The PWM frequency is determined with 64kHz (typical) in the IC.

When the PWM switching of the upper side output is off, the lower side output is turned on. Also, when the PWM switching of the lower side output is off, the upper side output is turned on (Synchronous rectification). The off-time of the synchronous rectification is determined in the IC and varies from 1.2μs to 3.1μs.

### 4. Current limiter circuit

The current limiter circuit limits the (peak) current at the value  $I = V_{RF}/R_f$  ( $V_{RF} = 0.25V$  (typical),  $R_f$  : current detection resistor). The current limitation operation consists of reducing the PWM output on-duty to suppress the current.

High accuracy detection can be achieved by connecting the RF and RFGND pins lines near at the ends of the current detection resistor ( $R_f$ ).

### 5. Speed lock range

The speed lock range is less than  $\pm 6.25\%$  of the fixes speed. When the motor speed is in the lock range, the LD pin (an open collector output) goes low. If the motor speed goes out of the lock range, the on-duty of the motor drive output is adjusted according to the speed error to control the motor speed to be within the lock range.

As for the 120 degrees current-carrying and the soft current-carrying, when the motor speed goes out of the lock range, the current-carrying becomes the 120 degrees current-carrying. When the motor speed is within the lock range, the current-carrying becomes the soft current-carrying.

## 6. Speed discriminator output amplitude switching circuit

By the magnitude relation between the time  $t$  that is set by using the capacitor and resistor connected with the RC pin and the clock period which is input through the CLK pin, the output amplitude of the speed discriminator switches as follows.

|                                           | <High level output voltage> | <Low level output voltage> |
|-------------------------------------------|-----------------------------|----------------------------|
| When the clock period is smaller than $t$ | VREG-1.0V                   | 0.9V                       |
| When the clock period is bigger than $t$  | VREG-1.7V                   | 1.6V                       |

When connect a resistor  $R$  between the RC pin and VREG and a capacitor  $C$  between the RC pin and GND, the above time  $t$  is calculated as follows.

$$t = 0.91 \times R \times C$$

By the variance of the IC, "0.91" of the above formula has varied from 0.885 to 0.935.

When switching the output amplitude of the speed discriminator by the input voltage to the RC pin is performed, input that voltage to the RC pin through the resistor of  $20k\Omega$ .

The output amplitude of the speed discriminator is switched by the input voltage as follows.

|                              | <High level output voltage> | <Low level output voltage> |
|------------------------------|-----------------------------|----------------------------|
| Low level input (0V to 2V),  | VREG-1.0V                   | 0.9V                       |
| High level input (4V to 6V), | VREG-1.7V                   | 1.6V                       |

When there is no need for the speed discriminator output amplitude switching, connect the RC pin with GND. In this instance, the high level output voltage of the speed discriminator becomes VREC-1.0V and the low level output voltage of the speed discriminator becomes 0.9V.

## 7. Hall input signal

The input amplitude of  $100mVp-p$  or more (differential) is desirable in the Hall sensor inputs. The closer the input wave-form is to a square wave, the lower the required input amplitude. Inversely, a higher input amplitude is required the closer the input waveform is to a triangular wave. Also, note that the input DC voltage must be set to be within the common-mode input voltage range.

If a Hall sensor IC is used to provide the Hall inputs, those signals can be input to one side (either the + or - side) of the Hall sensor signal inputs as 0 to VREG level signals if the other side is held fixed at a voltage within the common-mode input voltage range that applies when the Hall sensors are used.

If noise on the Hall inputs is a problem, that noise must be excluded by inserting capacitors across the inputs. Those capacitors must be located as close as possible to the input pins.

When the Hall inputs for all three phases are in the same state, all the outputs will be in the off state.

The bias of the Hall element can be cut by supplying the bias of the Hall element from the HB pin while the S/S pin is a stop mode(Hall bias switch).

The Hall input frequency range possible for the soft current-carrying is determined from 30Hz to 500Hz (IN1 frequency).

## 8. S/S switching circuit

When the S/S pin is set to the low level, S/S switching circuit is the start mode. Inversely, when the S/S pin is set to the high level or open, S/S switching circuit is the stop mode. At the stop mode, all the outputs will be in the off state.

This IC will be in the power save state of decreasing the supply current at the stop mode.

## 9. Braking circuit

When the BR pin is set to the high level or open, the brake is on. Inversely, when the BR pin is set to the low level, the brake is released. The brake becomes a short brake that turns on the lower side output transistors for all phases (the UL, VL and WL side) and turns off the upper side output transistors for all phases (the UH, VH and WH side). Note that the current limiter does not operate during braking. During braking, the duty is set to 100%, regardless of the motor speed. The current that flows in the output transistors during braking is determined by the motor back EMF voltage and the coil resistance. Applications must be designed so that this current does not exceed the ratings of the output transistors used. (The higher the motor speed at which braking is applied, the more severe this problem becomes).

The braking function can be applied and released with the IC at the start mode. This means that motor startup and stop control can be performed using the BR pin with the S/S pin held at the low level (the start mode). If the startup time becomes excessive, it can be reduced by controlling the motor startup and stop with the BR pin rather than with the S/S pin (Since the IC will be in the power save state at the stop mode, enough time for the VCO circuit to stabilize will be required at the beginning of the motor start operation).

## 10. Forward/Reverse switching circuit

The motor rotation direction can be switched by using the F/R pin. However, the following notes must be observed if the motor direction is switched while the motor is turning.

- This IC is designed to avoid through currents when switching directions. However, increases in the motor supply voltage (due to instantaneous return of the motor current to the power supply) during direction switching may cause problems. The values of the capacitors inserted between power and ground must be increased if this increase is excessive.
- If the motor current after direction switching exceeds the current limit value, the PWM drive side outputs will be turned off, but the opposite side output will be in the short-circuit braking state, and a current determined by the motor back EMF voltage and the coil resistance will flow. Applications must be designed so that this current does not exceed the ratings of the output transistors used. (The higher the motor speed at which the direction is switched, the more severe this problem becomes.)

## 11. Constraint protection circuit

The LV8105W includes an on-chip constraint protection circuit to protect the motor and the output transistors in motor constraint mode. If the LD output remains high (indicating the unlocked state) for a fixed period in the motor drive state (the S/S pin : start, the BR pin : brake release), the lower side output transistors (the UL, VL and WL side) are turned off. This time can be set by adjusting the oscillation frequency of the CSD pin by using a external capacitor. By the capacitance of the capacitor attached to the CSD pin, the set time is calculated as follows.

$$\text{The set time (sec)} = 60.8 \times C (\mu\text{F})$$

When a  $0.047\mu\text{F}$  capacitor is connected with the CSD pin, the set time becomes about 2.9sec.

By the variance of the IC, "60.8" of the above formula has varied from 40.8 to 80.8.

To restart a motor by cancelling the constraint protection function, any of the following operation is necessary.

- Put the S/S pin into the start state again after the stop state (about 1ms or more).
- Put the BR pin into the brake release state again after the braking state (about 1ms or more).
- Turn on the power supply again after the turn off state.

When the clock disconnect protection function, the thermal shutdown function and the low-voltage protection function are operating, the constraint protection function does not operate even if the motor does not rotate.

The oscillation waveform of the CSD pin is used as the reference signal for some circuits in addition to the motor constraint protection circuit. Therefore, it is desirable to oscillate the CSD pin even if the constraint protection function is unnecessary. If the constraint protection circuit is not used, the oscillation of the CSD pin must be stopped by connecting a  $220\text{k}\Omega$  resistor and a  $0.01\mu\text{F}$  capacitor in parallel between the CSD pin and GND. However, in that case, the clock disconnection protection circuit will no longer function. Also, the synchronous rectification does not operate in any of the following cases.

- When the motor does not rotate in the motor constrained state since the motor is started up by the S/S or the BR input, the PWM switching is performed by using the current limiter circuit. But, the synchronous rectification does not operate when the oscillation of the CSD pin is stopped.

The CSD pin combines also functions as the initial reset pin. The time that the CSD pin voltage is charged to about 1.25V is determined as the initial reset. At the initial reset, all the outputs will be in the off state.

## 12. Clock disconnection protection circuit

If the clock input through the CLK pin goes to the no input state in the motor drive state (the S/S pin : start, the BR pin : brake release), the lower side output transistors (the UL, VL and WL side) are turned off. If the clock is resupplied, the clock disconnection protection function is cancelled.

When the clock period is longer than about thirty-fourth part of the constraint protection set time, the clock disconnection protection circuit judges the clock input to be the no input state and this protection function will operate.

## 13. Thermal shutdown circuit

If the junction temperature rises to the specified temperature (TSD) in the motor drive state (the S/S pin : start, the BR pin : brake release), the lower side output transistors (the UL, VL and WL side) are turned off. If the junction temperature falls to more than the hysteresis width ( $\Delta\text{TSD}$ ), the thermal shutdown function is cancelled.

## 14. Low-voltage protection circuit

The LV8105W includes a low-voltage protection circuit to protect against incorrect operation when the V<sub>CC</sub> power is applied or if the power supply voltage falls below its operating level. When the V<sub>CC</sub> voltage falls under the specified voltage (VLVSD), all the outputs will be in the off state. If the V<sub>CC</sub> voltage rises to more than the hysteresis width ( $\Delta$ VLVSD), the low-voltage protection function is cancelled.

## 15. Power supply stabilization

Since this IC is used in applications that flow the large output current, the power supply line is subject to fluctuations. Therefore, capacitors with capacitance adequate to stabilize the power supply voltage must be connected between the V<sub>CC</sub> pin and GND. If diodes are inserted in the power supply line to prevent the IC destruction due to reverse power supply connection, since this makes the power supply voltage even more subject to fluctuations, even larger capacitance will be required.

## 16. Ground lines

The signal system GND and the output system GND must be separated, and connected to one GND at the connector. As the large current flows to the output system GND, this GND line must be made as short as possible.

Output system GND : GND for R<sub>f</sub> and V<sub>CC</sub> line capacitors

Signal system GND : GND for the IC and external components

## 17. Integrating amplifier

The integrating amplifier integrates the speed error pulses and phase error pulses and converts them to the speed command voltage. At that time it also sets the control loop gain and the frequency characteristics. External components of the integrating amplifier must be placed as close to the IC as possible to reduce influence of noise.

## 18. FG amplifier

The FG amplifier normally makes up a filter amplifier to reject noise. Since a clamp circuit has been added at the FG amplifier output, the output amplitude is clamped at about 3.2Vp-p, even if the amplifier gain is increased.

After the FG amplifier, the Schmitt comparator on one side hysteresis(200mV (typical)) is inserted. The Schmitt comparator output (FGS output) becomes high level when the FG amplifier output is lower than the FGIN<sup>+</sup> voltage, and becomes low level when the FG amplifier output is higher to more than Schmitt width as compared with the FGIN<sup>+</sup> voltage. Therefore, it is desirable that the amplifier gain be set so that the output amplitude is over 1.0Vp-p at the lowest controlled speed to be used.

The capacitor connected between the FGIN<sup>+</sup> pin and GND is required for bias voltage stabilization. This capacitor must be connected to the GND1 pin (pin 45) with a line that is as short as possible to reduce influence of noise.

As the FG amplifier and the FGS output are operating even if the S/S pin is the stop state, it is possible to monitor the motor rotation by the FGS output.

**ORDERING INFORMATION**

| Device        | Package                  | Shipping (Qty / Packing) |
|---------------|--------------------------|--------------------------|
| LV8105W-MPB-E | SQFP48(7X7)<br>(Pb-Free) | 50 / Tray Foam           |
| LV8105W-TLM-E | SQFP48(7X7)<br>(Pb-Free) | 1000 / Tape & Reel       |

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.