# Synchronous Rectifier **Controller**

The NCP4308 is a synchronous rectifier controller for switch mode power supplies. The controller enables high efficiency designs for flyback, quasi resonant flyback and LLC topologies.

Externally adjustable minimum off-time and on-time blanking periods provides flexibility to drive various MOSFET package types and PCB layout. A reliable and noise less operation of the SR system is insured due to the Self Synchronization feature. The NCP4308 also utilizes Kelvin connection of the driver to the MOSFET to achieve high efficiency operation at full load.

The precise turn-off threshold, extremely low turn-off delay time and high sink current capability of the driver allow the maximum synchronous rectification MOSFET conduction time. The high accuracy driver and 5 V gate clamp make it ideally suited for directly driving GaN devices.

#### **Features**

- Self-Contained Control of Synchronous Rectifier in CCM, DCM and QR for Flyback or LLC Applications
- Precise True Secondary Zero Current Detection
- Rugged Current Sense Pin (up to 150 V)
- Adjustable Minimum ON-Time
- Adjustable Minimum OFF-Time with Ringing Detection
- Adjustable Maximum ON-Time for CCM Controlling of Primary **QR** Controller
- Improved Robust Self Synchronization Capability
- 8 A / 4 A Peak Current Sink / Source Drive Capability
- Operating Voltage Range up to  $V_{CC} = 35 \text{ V}$
- GaN Transistor Driving Capability (options A and C)
- Low Startup Current Consumption
- Maximum Operation Frequency up to 1 MHz
- SOIC-8, DFN-8 (4x4) and WDFN8 (2x2) Packages
- These are Pb-Free Devices

#### **Typical Applications**

- Notebook Adapters
- High Power Density AC/DC Power Supplies (Cell Phone Chargers)
- LCD TVs
- All SMPS with High Efficiency Requirements



### ON Semiconductor®

www.onsemi.com



**D SUFFIX CASE 751** 





DFN8 **MN SUFFIX** CASE 488AF





WDFN8 **MT SUFFIX** CASE 511AT



4308x = Specific Device Code x = A, B, C, D or Q= Specific Device Code

x = A or D

= Assembly Location

= Wafer Lot = Year W = Work Week = Date Code = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 26 of this data sheet.



Figure 1. Typical Application Example - LLC Converter



Figure 2. Typical Application Example - DCM, CCM or QR Flyback Converter



Figure 3. Typical Application Example – Primary Side Flyback Converter



Figure 4. Typical Application Example – QR Converter – Capability to Force Primary into CCM Under Heavy Loads utilizing MAX–TON

#### **PIN FUNCTION DESCRIPTION**

| ver. A, B, C, D | ver. Q | Pin Name | Description                                                                                                                                                                                                                                                                                |
|-----------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | 1      | VCC      | Supply voltage pin                                                                                                                                                                                                                                                                         |
| 2               | 2      | MIN_TOFF | Adjust the minimum off time period by connecting resistor to ground.                                                                                                                                                                                                                       |
| 3               | 3      | MIN_TON  | Adjust the minimum on time period by connecting resistor to ground.                                                                                                                                                                                                                        |
| 4               | 4      | NC       | Leave this pin opened or tie it to ground.                                                                                                                                                                                                                                                 |
| 5               | -      | NC       | Leave this pin opened or tie it to ground.                                                                                                                                                                                                                                                 |
| 6               | 6      | CS       | Current sense pin detects if the current flows through the SR MOSFET and/or its body diode. Basic turn–off detection threshold is 0 mV. A resistor in series with this pin can decrease the turn off threshold if needed.                                                                  |
| 7               | 7      | GND      | Ground connection for the SR MOSFET driver, V <sub>CC</sub> decoupling capacitor and for minimum on and off time adjust resistors. GND pin should be wired directly to the SR MOSFET source terminal/soldering point using Kelvin connection. DFN8 exposed flag should be connected to GND |
| 8               | 8      | DRV      | Driver output for the SR MOSFET                                                                                                                                                                                                                                                            |
| _               | 5      | MAX_TON  | Adjust the maximum on time period by connecting resistor to ground.                                                                                                                                                                                                                        |



Figure 5. Internal Circuit Architecture - NCP4308A, B, C, D



Figure 6. Internal Circuit Architecture - NCP4308Q (CCM QR) with MAX\_TON

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                                                        | Symbol                                                                    | Value            | Unit |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------|------|
| Supply Voltage                                                                | V <sub>CC</sub>                                                           | -0.3 to 37.0     | V    |
| MIN_TON, MIN_TOFF, MAX_TON Input Voltage                                      | V <sub>MIN_TON</sub> ,<br>V <sub>MIN_TOFF</sub> ,<br>V <sub>MAX_TON</sub> | –0.3 to $V_{CC}$ | V    |
| Driver Output Voltage                                                         | $V_{DRV}$                                                                 | -0.3 to 17.0     | V    |
| Current Sense Input Voltage                                                   | V <sub>CS</sub>                                                           | -4 to 150        | V    |
| Current Sense Dynamic Input Voltage (t <sub>PW</sub> = 200 ns)                | V <sub>CS_DYN</sub>                                                       | -10 to 150       | V    |
| MIN_TON, MIN_TOFF, MAX_TON, Input Current                                     | IMIN_TON, IMIN_TOFF, IMAX_TON                                             | -10 to 10        | mA   |
| Junction to Air Thermal Resistance, 1 oz 1 in <sup>2</sup> Copper Area, SOIC8 | R <sub>θJ-A_SOIC8</sub>                                                   | 160              | °C/W |
| Junction to Air Thermal Resistance, 1 oz 1 in <sup>2</sup> Copper Area, DFN8  | $R_{\theta J-A\_DFN8}$                                                    | 80               | °C/W |
| Junction to Air Thermal Resistance, 1 oz 1 in <sup>2</sup> Copper Area, WDFN8 | $R_{\theta J-A\_WDFN8}$                                                   | 160              | °C/W |
| Maximum Junction Temperature                                                  | T <sub>JMAX</sub>                                                         | 150              | °C   |
| Storage Temperature                                                           | T <sub>STG</sub>                                                          | -60 to 150       | °C   |
| ESD Capability, Human Body Model, Except Pin 6, per JESD22-A114E              | ESD <sub>HBM</sub>                                                        | 2000             | V    |
| ESD Capability, Human Body Model, Pin 6, per JESD22-A114E                     | ESD <sub>HBM</sub>                                                        | 1000             | V    |
| ESD Capability, Machine Model, per JESD22-A115-A                              | ESD <sub>MM</sub>                                                         | 200              | V    |
| ESD Capability, Charged Device Model, Except Pin 6, per JESD22-C101F          | ESD <sub>CDM</sub>                                                        | 750              | V    |
| ESD Capability, Charged Device Model, Pin 6, per JESD22-C101F                 | ESD <sub>CDM</sub>                                                        | 250              | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device meets latch–up tests defined by JEDEC Standard JESD78D Class I.

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                       | Symbol          | Min | Max | Unit |
|---------------------------------|-----------------|-----|-----|------|
| Maximum Operating Input Voltage | V <sub>CC</sub> |     | 35  | V    |
| Operating Junction Temperature  | TJ              | -40 | 125 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

**ELECTRICAL CHARACTERISTICS**  $-40^{\circ}C \le T_J \le 125^{\circ}C$ ;  $V_{CC} = 12$  V;  $C_{DRV} = 0$  nF;  $R_{MIN\_TON} = R_{MIN\_TOFF} = 10$  k $\Omega$ ;  $V_{CS} = -1$  to +4 V;  $f_{CS} = 100$  kHz,  $DC_{CS} = 50\%$ , unless otherwise noted. Typical values are at  $T_J = +25^{\circ}C$ 

| Parameter                                          | Test Condition                                                                                        | s                            | Symbol                   | Min  | Тур  | Max  | Unit     |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------|--------------------------|------|------|------|----------|
| SUPPLY SECTION                                     |                                                                                                       |                              |                          |      |      |      |          |
| VCC UVLO (ver. B & C)                              | V <sub>CC</sub> rising, V <sub>CS</sub> = 0 V                                                         |                              | V <sub>CCON</sub>        | 8.3  | 8.8  | 9.4  | V        |
|                                                    | V <sub>CC</sub> falling, V <sub>CS</sub> = 0 V                                                        |                              | V <sub>CCOFF</sub>       | 7.3  | 7.8  | 8.3  |          |
| VCC UVLO Hysteresis (ver. B & C)                   |                                                                                                       |                              | V <sub>CCHYS</sub>       |      | 1.0  |      | V        |
| VCC UVLO (ver. A, D & Q)                           | V <sub>CC</sub> rising, V <sub>CS</sub> = 0 V                                                         |                              | V <sub>CCON</sub>        | 4.20 | 4.45 | 4.80 | V        |
|                                                    | V <sub>CC</sub> falling, V <sub>CS</sub> = 0 V                                                        |                              | V <sub>CCOFF</sub>       | 3.70 | 3.95 | 4.20 |          |
| VCC UVLO Hysteresis<br>(ver. A, D & Q)             |                                                                                                       |                              | V <sub>CCHYS</sub>       |      | 0.5  |      | V        |
| Start-up Delay                                     | V <sub>CC</sub> rising from 0 to V <sub>CCON</sub> + 1<br>V <sub>CS</sub> = 0 V                       | V @ tr = 10 μs,              | <sup>t</sup> START_DEL   |      | 75   | 125  | μs       |
| Current Consumption,                               | C <sub>DRV</sub> = 0 nF, f <sub>CS</sub> = 500 kHz                                                    | A, C                         | I <sub>CC</sub>          | 3.0  | 4.0  | 5.6  | mA       |
| $R_{MIN\_TON} = R_{MIN\_TOFF} = 0 \text{ k}\Omega$ |                                                                                                       | B, D, Q                      |                          | 3.5  | 4.5  | 6.0  |          |
|                                                    | C <sub>DRV</sub> = 1 nF, f <sub>CS</sub> = 500 kHz                                                    | A, C                         |                          | 4.5  | 6.0  | 7.5  |          |
|                                                    |                                                                                                       | B, D, Q                      |                          | 7.7  | 9.0  | 10.7 |          |
|                                                    | C <sub>DRV</sub> = 10 nF, f <sub>CS</sub> = 500 kHz                                                   | A, C                         | -                        | 20   | 25   | 30   |          |
|                                                    |                                                                                                       | B, D, Q                      |                          | 40   | 50   | 60   |          |
| Current Consumption                                | No switching, $V_{CS} = 0$ V, $R_{MIN\_TON} = R_{MIN\_TOFF}$<br>= 0 k $\Omega$                        |                              | Icc                      | 1.5  | 2.0  | 2.5  | mA       |
|                                                    | No switching, $V_{CS} = 0 \text{ V}$ , $R_{MIN\_TON} = R_{MIN\_TOFF}$<br>= 0 k $\Omega$ , DFN8, WDFN8 |                              | Icc                      | 1.0  | 2.0  | 2.5  | mA       |
| Current Consumption below UVLO                     | No switching, V <sub>CC</sub> = V <sub>CCOFF</sub> -                                                  | 0.1 V, V <sub>CS</sub> = 0 V | I <sub>CC_UVLO</sub>     |      | 75   | 125  | μΑ       |
| DRIVER OUTPUT                                      |                                                                                                       |                              |                          |      |      | 1    | <u> </u> |
| Output Voltage Rise-Time                           | C <sub>DRV</sub> = 10 nF, 10% to 90% V <sub>DR</sub>                                                  | RVMAX                        | t <sub>r</sub>           |      | 40   | 55   | ns       |
| Output Voltage Fall-Time                           | $C_{DRV} = 10 \text{ nF}, 90\% \text{ to } 10\% \text{ V}_{DR}$                                       |                              | t <sub>f</sub>           |      | 20   | 35   | ns       |
| Driver Source Resistance                           |                                                                                                       |                              | R <sub>DRV_SOURCE</sub>  |      | 1.2  |      | Ω        |
| Driver Sink Resistance                             |                                                                                                       |                              | R <sub>DRV_SINK</sub>    |      | 0.5  |      | Ω        |
| Output Peak Source Current                         |                                                                                                       |                              | I <sub>DRV</sub> SOURCE  |      | 4    |      | Α        |
| Output Peak Sink Current                           |                                                                                                       |                              | I <sub>DRV_SINK</sub>    |      | 8    |      | Α        |
| Maximum Driver Output Voltage                      | V <sub>CC</sub> = 35 V, C <sub>DRV</sub> > 1 nF (ver. B, D and Q)                                     |                              | V <sub>DRVMAX</sub>      | 9.0  | 9.5  | 10.5 | V        |
|                                                    | V <sub>CC</sub> = 35 V, C <sub>DRV</sub> > 1 nF (ver. A, C)                                           |                              |                          | 4.3  | 4.7  | 5.5  |          |
| Minimum Driver Output Voltage                      | $V_{CC} = V_{CCOFF} + 200 \text{ mV (ver. B}$                                                         |                              | V <sub>DRVMIN</sub>      | 7.2  | 7.8  | 8.5  | V        |
|                                                    | $V_{CC} = V_{CCOFF} + 200 \text{ mV (ver. 0)}$                                                        | C)                           |                          | 4.2  | 4.7  | 5.3  | 1        |
|                                                    | $V_{CC} = V_{CCOFF} + 200 \text{ mV (ver. } A$                                                        | •                            |                          | 3.6  | 4.0  | 4.4  |          |
| CS INPUT                                           | ,                                                                                                     |                              |                          |      |      |      | <u> </u> |
| Total Propagation Delay From CS to DRV Output On   | V <sub>CS</sub> goes down from 4 to −1 V,                                                             | $t_{f\_CS} = 5 \text{ ns}$   | t <sub>PD_ON</sub>       |      | 35   | 60   | ns       |
| Total Propagation Delay From CS to DRV Output Off  | V <sub>CS</sub> goes up from -1 to 4 V, t <sub>r_CS</sub> = 5 ns                                      |                              | t <sub>PD_OFF</sub>      |      | 12   | 23   | ns       |
| CS Bias Current                                    | V <sub>CS</sub> = -20 mV                                                                              |                              | I <sub>CS</sub>          | -105 | -100 | -95  | μΑ       |
| Turn On CS Threshold Voltage                       |                                                                                                       |                              | V <sub>TH_CS_ON</sub>    | -120 | -75  | -40  | mV       |
| Turn Off CS Threshold Voltage                      | Guaranteed by Design                                                                                  |                              | V <sub>TH_CS_OFF</sub>   | -1   |      | 0    | mV       |
| Turn Off Timer Reset Threshold Voltage             |                                                                                                       |                              | V <sub>TH_CS_RESET</sub> | 0.4  | 0.5  | 0.6  | V        |
| CS Leakage Current                                 | V <sub>CS</sub> = 150 V                                                                               |                              | I <sub>CS_LEAKAGE</sub>  |      |      | 0.4  | μΑ       |

**ELECTRICAL CHARACTERISTICS**  $-40^{\circ}C \le T_J \le 125^{\circ}C$ ;  $V_{CC} = 12$  V;  $C_{DRV} = 0$  nF;  $R_{MIN\_TON} = R_{MIN\_TOFF} = 10$  k $\Omega$ ;  $V_{CS} = -1$  to +4 V;  $f_{CS} = 100$  kHz,  $DC_{CS} = 50\%$ , unless otherwise noted. Typical values are at  $T_J = +25^{\circ}C$ 

| Parameter                              | Test Conditions                          | Symbol               | Min  | Тур  | Max  | Unit |
|----------------------------------------|------------------------------------------|----------------------|------|------|------|------|
| MINIMUM ton and toff ADJUST            | •                                        | •                    |      | •    | •    |      |
| Minimum t <sub>ON</sub> time           | $R_{MIN\_TON} = 0 \Omega$                | t <sub>ON_MIN</sub>  | 35   | 55   | 75   | ns   |
|                                        | $R_{MIN\_TON} = 0 \Omega$ , DFN8, WDFN8  | t <sub>ON_MIN</sub>  | 25   | 50   | 75   | ns   |
| Minimum t <sub>OFF</sub> time          | $R_{MIN\_TOFF} = 0 \Omega$               | t <sub>OFF_MIN</sub> | 190  | 245  | 290  | ns   |
|                                        | $R_{MIN\_TOFF} = 0 \Omega$ , DFN8, WDFN8 | t <sub>OFF_MIN</sub> | 160  | 245  | 290  | ns   |
| Minimum t <sub>ON</sub> time           | $R_{MIN\_TON} = 10 \text{ k}\Omega$      | t <sub>ON_MIN</sub>  | 0.92 | 1.00 | 1.08 | μs   |
| Minimum t <sub>OFF</sub> time          | $R_{MIN\_TOFF} = 10 \text{ k}\Omega$     | t <sub>OFF_MIN</sub> | 0.92 | 1.00 | 1.08 | μs   |
| Minimum t <sub>ON</sub> time           | $R_{MIN\_TON} = 50 \text{ k}\Omega$      | t <sub>ON_MIN</sub>  | 4.62 | 5.00 | 5.38 | μs   |
| Minimum t <sub>OFF</sub> time          | $R_{MIN\_TOFF} = 50 \text{ k}\Omega$     | t <sub>OFF_MIN</sub> | 4.62 | 5.00 | 5.38 | μs   |
| MAXIMUM t <sub>ON</sub> ADJUST         |                                          |                      |      |      |      |      |
| Maximum t <sub>ON</sub> Time           | V <sub>MAX_TON</sub> = 3 V               | t <sub>ON_MAX</sub>  | 4.3  | 4.8  | 5.3  | μs   |
| Maximum t <sub>ON</sub> Time           | V <sub>MAX_TON</sub> = 0.3 V             | t <sub>ON_MAX</sub>  | 41   | 48   | 55   | μs   |
| Maximum t <sub>ON</sub> Output Current | $V_{MAX\_TON} = 0.3 V$                   | I <sub>MAX TON</sub> | -105 | -100 | -95  | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.





Figure 8.  $V_{CCON}$  and  $V_{CCOFF}$  Levels,  $V_{CS} = 0 \text{ V, ver. B, C}$ 





Figure 9. Current Consumption,  $C_{DRV} = 0$  nF,  $f_{CS} = 500$  kHz, ver. D

Figure 10. Current Consumption,  $V_{CC} = V_{CCOFF} - 0.1 \text{ V}, V_{CS} = 0 \text{ V}, \text{ ver. D}$ 





Figure 11. Current Consumption,  $V_{CC}$  = 12 V,  $V_{CS}$  = -1 to 4 V,  $f_{CS}$  = 500 kHz, ver. A

Figure 12. Current Consumption,  $V_{CC}$  = 12 V,  $V_{CS}$  = -1 to 4 V,  $f_{CS}$  = 500 kHz, ver. D

#### TYPICAL CHARACTERISTICS



Figure 18. CS Reset Threshold

Figure 17. CS Turn-off Threshold



200 180 160 140 CS\_LEAKAGE (nA) 120 100 80 60 40 20 20 40 80 -20 0 60 100 120 -40 T<sub>J</sub> (°C)

Figure 19. CS Reset Threshold

Figure 20. CS Leakage, V<sub>CS</sub> = 150 V





Figure 21. Propagation Delay from CS to DRV Output On

Figure 22. Propagation Delay from CS to DRV Output Off





Figure 23. Minimum On–time  $\rm R_{MIN\_TON}$  = 0  $\Omega$ 

Figure 24. Minimum On–time  $R_{MIN\_TON}$  = 10  $k\Omega$ 





Figure 25. Minimum On–time  $R_{MIN\_TON}$  = 50 k $\Omega$ 

Figure 26. Minimum Off–time  $R_{MIN\_TOFF}$  = 0  $\Omega$ 





Figure 27. Minimum Off–time R<sub>MIN\_TOFF</sub> =  $10 \text{ k}\Omega$ 

Figure 28. Minimum Off–time  $R_{MIN\_TOFF} = 50 \text{ k}\Omega$ 





Figure 29. Minimum On–time  $R_{MIN\ TON}$  = 10  $k\Omega$ 

Figure 30. Minimum Off–time R<sub>MIN\_TOFF</sub> = 10  $k\Omega$ 



5.5  $V_{CC} = 12 \text{ V}, C_{DRV} = 0 \text{ nF}$  $V_{CC} = 12 \text{ V}, C_{DRV} = 1 \text{ nF}$ 5.3  $V_{CC} = 12 \text{ V}, C_{DRV} = 10 \text{ nF}$  $V_{CC} = 35 \text{ V}, C_{DRV} = 0 \text{ nF}$   $V_{CC} = 35 \text{ V}, C_{DRV} = 1 \text{ nF}$ 5.1 V<sub>DRV</sub> (V)  $V_{CC} = 35 \text{ V}, C_{DRV} = 10 \text{ nF}$ 4.9 4.7 4.5 4.3 -20 0 20 40 60 80 100 120 -40 T<sub>J</sub> (°C)

Figure 31. Driver and Output Voltage, ver. B, D and Q

Figure 32. Driver Output Voltage, ver. A and C





Figure 33. Maximum On-time, ver. Q

Figure 34. Maximum On-time, V<sub>MAX\_TON</sub> = 3 V, ver. Q



Figure 35. Maximum On–time,  $V_{MAX\_TON} = 0.3 \text{ V, ver. Q}$ 

#### APPLICATION INFORMATION

#### **General description**

The NCP4308 is designed to operate either as a standalone IC or as a companion IC to a primary side controller to help achieve efficient synchronous rectification in switch mode power supplies. This controller features a high current gate driver along with high–speed logic circuitry to provide appropriately timed drive signals to a synchronous rectification MOSFET. With its novel architecture, the NCP4308 has enough versatility to keep the synchronous rectification system efficient under any operating mode.

The NCP4308 works from an available voltage with range from 4 V (A, D & Q options) or 8 V (B & C options) to 35 V (typical). The wide  $V_{CC}$  range allows direct connection to the SMPS output voltage of most adapters such as notebooks, cell phone chargers and LCD TV adapters.

Precise turn-off threshold of the current sense comparator together with an accurate offset current source allows the user to adjust for any required turn-off current threshold of the SR MOSFET switch using a single resistor. Compared to other SR controllers that provide turn-off thresholds in the range of -10 mV to -5 mV, the NCP4308 offers a turn-off threshold of 0 mV. When using a low  $R_{DS(on)}$  SR (1 m $\Omega$ ) MOSFET our competition, with a -10 mV turn off, will turn off with 10 A still flowing through the SR FET, while our 0 mV turn off turns off the FET at 0 A; significantly reducing the turn-off current threshold and improving efficiency. Many of the competitor parts maintain a drain source voltage across the MOSFET causing the SR MOSFET to operate in the linear region to reduce turn-off time. Thanks to the 8 A sink current of the NCP4308 significantly reduces turn off time allowing for a minimal drain source voltage to be utilized and efficiency maximized.

To overcome false triggering issues after turn-on and turn-off events, the NCP4308 provides adjustable minimum on-time and off-time blanking periods. Blanking times can be adjusted independently of IC VCC using external

resistors connected to GND. If needed, blanking periods can be modulated using additional components.

An extremely fast turn-off comparator, implemented on the current sense pin, allows for NCP4308 implementation in CCM applications without any additional components or external triggering.

An output driver features capability to keep SR transistor closed even when there is no supply voltage for NCP4308. SR transistor drain voltage goes up and down during SMPS operation and this is transferred through drain gate capacitance to gate and may turn on transistor. NCP4308 uses this pulsing voltage at SR transistor gate (DRV pin) and uses it internally to provide enough supply to activate internal driver sink transistor. DRV voltage is pulled low (not to zero) thanks to this feature and eliminate the risk of turned on SR transistor before enough  $V_{\rm CC}$  is applied to NCP4308.

Some IC versions include a MAX\_TON circuit that helps a quasi resonant (QR) controller to work in CCM mode when a heavy load is present like in the example of a printer's motor starting up.

#### **Current Sense Input**

Figure 36 shows the internal connection of the CS circuitry on the current sense input. When the voltage on the secondary winding of the SMPS reverses, the body diode of M1 starts to conduct current and the voltage of M1's drain drops approximately to -1 V. The CS pin sources current of  $100~\mu A$  that creates a voltage drop on the  $R_{SHIFT\_CS}$  resistor (resistor is optional, we recommend shorting this resistor). Once the voltage on the CS pin is lower than  $V_{TH\_CS\_ON}$  threshold, M1 is turned—on. Because of parasitic impedances, significant ringing can occur in the application. To overcome false sudden turn—off due to mentioned ringing, the minimum conduction time of the SR MOSFET is activated. Minimum conduction time can be adjusted using the  $R_{MIN\_TON}$  resistor.



Figure 36. Current Sensing Circuitry Functionality

The SR MOSFET is turned-off as soon as the voltage on the CS pin is higher than  $V_{TH\_CS\_OFF}$  (typically -0.5~mV minus any voltage dropped on the optional  $R_{SHIFT\_CS}$ ). For the same ringing reason, a minimum off-time timer is asserted once the  $V_{CS}$  goes above  $V_{TH\_CS\_RESET}$ . The minimum off-time can be externally adjusted using  $R_{MIN\_TOFF}$  resistor. The minimum off-time generator can be re–triggered by MIN\_TOFF reset comparator if some spurious ringing occurs on the CS input after SR MOSFET turn–off event. This feature significantly simplifies SR system implementation in flyback converters.

In an LLC converter the SR MOSFET M1 channel conducts while secondary side current is decreasing (refer to

Figure 37). Therefore the turn-off current depends on MOSFET R<sub>DSON</sub>. The -0.5 mV threshold provides an optimum switching period usage while keeping enough time margin for the gate turn-off. The R<sub>SHIFT\_CS</sub> resistor provides the designer with the possibility to modify (increase) the actual turn-on and turn-off secondary current thresholds. To ensure proper switching, the min\_t<sub>OFF</sub> timer is reset, when the V<sub>DS</sub> of the MOSFET rings and falls down past the V<sub>TH\_CS\_RESET</sub>. The minimum off-time needs to expire before another drive pulse can be initiated. Minimum off-time timer is started again when V<sub>DS</sub> rises above V<sub>TH\_CS\_RESET</sub>.



Figure 37. CS Input Comparators Thresholds and Blanking Periods Timing in LLC



The  $t_{MIN\_TON}$  and  $t_{MIN\_TOFF}$  are adjustable by  $R_{MIN\_TON}$  and  $R_{MIN\_TOFF}$  resistors

Figure 38. CS Input Comparators Thresholds and Blanking Periods Timing in Flyback

If no  $R_{SHIFT\_CS}$  resistor is used, the turn-on, turn-off and  $V_{TH\_CS\_RESET}$  thresholds are fully given by the CS input specification (please refer to electrical characteristics table). The CS pin offset current causes a voltage drop that is equal to:

$$V_{RSHIFT\_CS} = R_{SHIFT\_CS} * I_{CS}$$
 (eq. 1)

Final turn-on and turn off thresholds can be then calculated as:

$$V_{CS\_TURN\_ON} = V_{TH\_CS\_ON} - (R_{SHIFT\_CS} * I_{CS})$$
 (eq. 2)

$$V_{CS\_TURN\_OFF} = V_{TH\_CS\_OFF} - (R_{SHIFT\_CS} * I_{CS}) (eq. 3)$$

$$V_{CS\_RESET} = V_{TH\_CS\_RESET} - (R_{SHIFT\_CS} * I_{CS})$$
 (eq. 4)

Note that  $R_{SHIFT\_CS}$  impact on turn-on and  $V_{TH\_CS\_RESET}$  thresholds is less critical than its effect on the turn-off threshold.

It should be noted that when using a SR MOSFET in a through hole package the parasitic inductance of the MOSFET package leads (refer to Figure 39) causes a turn–off current threshold increase. The current that flows through the SR MOSFET experiences a high  $\Delta i(t)/\Delta t$  that induces an error voltage on the SR MOSFET leads due to their parasitic inductance. This error voltage is proportional to the derivative of the SR MOSFET current; and shifts the CS input voltage to zero when significant current still flows through the MOSFET channel. As a result, the SR MOSFET is turned–off prematurely and the efficiency of the SMPS is not optimized – refer to Figure 40 for a better understanding.



Figure 39. SR System Connection Including MOSFET and Layout Parasitic Inductances in LLC Application



Figure 40. Waveforms From SR System Implemented in LLC Application and Using MOSFET in TO220 Package
With Long Leads – SR MOSFET channel Conduction Time is Reduced

Note that the efficiency impact caused by the error voltage due to the parasitic inductance increases with lower MOSFETs  $R_{DS(on)}$  and/or higher operating frequency.

It is thus beneficial to minimize SR MOSFET package leads length in order to maximize application efficiency. The optimum solution for applications with high secondary current  $\Delta i/\Delta t$  and high operating frequency is to use lead–less SR MOSFET i.e. SR MOSFET in SMT package. The parasitic inductance of a SMT package is negligible causing insignificant CS turn–off threshold shift and thus minimum impact to efficiency (refer to Figure 41).



Figure 41. Waveforms from SR System Implemented in LLC Application and Using MOSFET in SMT Package with Minimized Parasitic Inductance – SR MOSFET Channel Conduction Time is Optimized

It can be deduced from the above paragraphs on the induced error voltage and parameter tables that turn-off threshold precision is quite critical. If we consider a SR MOSFET with  $R_{DS(on)}$  of 1 m $\Omega$ , the 1 mV error voltage on the CS pin results in a 1 A turn-off current threshold difference; thus the PCB layout is very critical when implementing the SR system. Note that the CS turn-off comparator is referred to the GND pin. Any parasitic impedance (resistive or inductive - even on the magnitude of m $\Omega$  and nH values) can cause a high error voltage that is then evaluated by the CS comparator. Ideally the CS turn-off comparator should detect voltage that is caused by secondary current directly on the SR MOSFET channel resistance. In reality there will be small parasitic impedance on the CS path due to the bonding wires, leads and soldering. To assure the best efficiency results, a Kelvin connection of the SR controller to the power circuitry should be implemented. The GND pin should be connected to the SR MOSFET source soldering point and current sense pin should be connected to the SR MOSFET drain soldering point - refer to Figure 39. Using a Kelvin connection will avoid any impact of PCB layout parasitic elements on the SR controller functionality; SR MOSFET parasitic elements will still play a role in attaining an error voltage. Figure 42 and Figure 43 show examples of SR system layouts using MOSFETs in TO220 and SMT packages. It is evident that the MOSFET leads should be as short as possible to minimize parasitic inductances when using packages with leads (like TO220). Figure 43 shows how to layout design with two SR MOSFETs in parallel. It has to be noted that it

is not easy task and designer has to paid lot of attention to do symmetric Kelvin connection.



Figure 42. Recommended Layout When Using SR MOSFET in TO220 Package



Figure 43. Recommended Layout When Using SR MOSFET in SMT Package (2x SO8 FL)



Figure 44. NCP4308 Operation after Start-Up Event

#### **Self Synchronization**

Self synchronization feature during start—up can be seen at Figure 44. Figure 44 shows how the minimum off—time timer is reset when CS voltage is oscillating through V<sub>TH\_CS\_RESET</sub> level. The NCP4308 starts operation at time t1. Internal logic waits for one complete minimum off—time period to expire before the NCP4308 can activate the driver after a start—up event. The minimum off—time timer starts to run at time t1, because V<sub>CS</sub> is higher than V<sub>TH\_CS\_RESET</sub>. The timer is then reset, before its set minimum off—time period expires, at time t2 thanks to CS voltage lower than V<sub>TH\_CS\_RESET</sub> threshold. The aforementioned reset situation can be seen again at time t3, t4, t5 and t6. A complete minimum off—time period elapses between times

t7 and t8 allowing the IC to activate a driver output after time t8.

#### Minimum toN and toFF Adjustment

The NCP4308 offers an adjustable minimum on–time and off–time blanking periods that ease the implementation of a synchronous rectification system in any SMPS topology. These timers avoid false triggering on the CS input after the MOSFET is turned on or off.

The adjustment of minimum  $t_{ON}$  and  $t_{OFF}$  periods are done based on an internal timing capacitance and external resistors connected to the GND pin – refer to Figure 45 for a better understanding.



Figure 45. Internal Connection of the MIN\_TON Generator (the MIN\_TOFF Works in the Same Way)

Current through the MIN\_TON adjust resistor can be calculated as:

$$I_{R\_MIN\_TON} = \frac{V_{ref}}{R_{MIN\_TON}}$$
 (eq. 5)

If the internal current mirror creates the same current through  $R_{MIN\_TON}$  as used the internal timing capacitor (Ct) charging, then the minimum on–time duration can be calculated using this equation.

$$t_{\text{MIN\_TON}} = C_t \frac{V_{\text{ref}}}{I_{\text{R\_MIN\_TON}}} = C_t \frac{V_{\text{ref}}}{V_{\text{ref}}} = C_t \cdot R_{\text{MIN\_TON}}^{\text{(eq. 6)}}$$

The internal capacitor size would be too large if  $I_{R\_MIN\_TON}$  was used. The internal current mirror uses a proportional current, given by the internal current mirror ratio. One can then calculate the MIN\_TON and MIN\_TOFF blanking periods using below equations:

$$t_{MIN\_TON} = 1.00 * 10^{-4} * R_{MIN\_TON} [\mu s]$$
 (eq. 7)

$$t_{MIN\ TOFF} = 1.00*10^{-4}*R_{MIN\ TOFF}[\mu s]$$
 (eq. 8)

Note that the internal timing comparator delay affects the accuracy of Equations 7 and 8 when MIN\_TON/MIN\_TOFF times are selected near to their minimum possible values. Please refer to Figures 46 and 47 for measured minimum on and off time charts.



Figure 46. MIN\_TON Adjust Characteristics



Figure 47. MIN\_TOFF Adjust Characteristics

The absolute minimum  $t_{ON}$  duration is internally clamped to 55 ns and minimum  $t_{OFF}$  duration to 245 ns in order to prevent any potential issues with the MIN\_TON and/or MIN\_TOFF pins being shorted to GND.

The NCP4308 features dedicated anti-ringing protection system that is implemented with a MIN\_TOFF blank generator. The minimum off-time one-shot generator is restarted in the case when the CS pin voltage crosses  $V_{\rm TH\ CS\ RESET}$  threshold and MIN\_TOFF period is active.

The total off-time blanking period is prolonged due to the ringing in the application (refer to Figure 37).

Some applications may require adaptive minimum on and off time blanking periods. With NCP4308 it is possible to modulate blanking periods by using an external NPN transistor – refer to Figure 48. The modulation signal can be derived based on the load current, feedback regulator voltage or other application parameter.



#### Maximum toN adjustment

The NCP4308Q offers an adjustable maximum on-time (like the min\_t<sub>ON</sub> and min\_t<sub>OFF</sub> settings shown above) that can be very useful for QR controllers at high loads. Under high load conditions the QR controller can operate in CCM thanks to this feature. The NCP4308Q version has the ability to turn-off the DRV signal to the SR MOSFET before the secondary side current reaches zero. The DRV signal from the NCP4308Q can be fed to the primary side through a pulse transformer (see Figure 4 for detail) to a transistor on the primary side to emulate a ZCD event before an actual ZCD event occurs. This feature helps to keep the minimum switching frequency up so that there is better energy transfer through the transformer (a smaller transformer core can be used). Also another advantage is that the IC controls the SR MOSFET and turns off from secondary side before the primary side is turned on in CCM to ensure no cross conduction. By controlling the SR MOSFET's turn off before the primary side turn off, producing a zero cross conduction operation, this will improve efficiency.

The Internal connection of the MAX\_TON feature is shown in Figure 49. Figure 49 shows a method that allows for a modification of the maximum on–time according to output voltage. At a lower V<sub>OUT</sub>, caused by hard overload or at startup, the maximum on–time should be longer than at nominal voltage. Resistor R<sub>A</sub> can be used to modulate maximum on–time according to V<sub>OUT</sub> or any other parameter.

The operational waveforms at heavy load in QR type SMPS are shown in Figure 50. After t<sub>MAX\_TON</sub> time is exceeded, the synchronous switch is turned off and the secondary current is conducted by the diode. Information about turned off SR MOSFET is transferred by the DRV pin through a small pulse transformer to the primary side where it acts on the ZCD detection circuit to allow the primary switch to be turned on. Secondary side current disappears before the primary switch is turned on without a possibility of cross current condition.



Figure 49. Internal Connection of the MAX\_TON Generator, NCP4308Q



The  $t_{\text{MIN\_TON}}$  and  $t_{\text{MIN\_TOFF}}$  are adjustable by  $R_{\text{MIN\_TON}}$  and  $R_{\text{MIN\_TOFF}}$  resistors,  $t_{\text{MAX\_TON}}$  is adjustable by  $R_{\text{MAX\_TON}}$ 

Figure 50. Function of MAX\_TON Generator in Heavy Load Condition

#### **Power Dissipation Calculation**

It is important to consider the power dissipation in the MOSFET driver of a SR system. If no external gate resistor is used and the internal gate resistance of the MOSFET is very low, nearly all energy losses related to gate charge are dissipated in the driver. Thus it is necessary to check the SR driver power losses in the target application to avoid over temperature and to optimize efficiency.

In SR systems the body diode of the SR MOSFET starts conducting before SR MOSFET is turned—on, because there is some delay from  $V_{TH\_CS\_ON}$  detect to turn—on the driver. On the other hand, the SR MOSFET turn off process always starts before the drain to source voltage rises up significantly. Therefore, the MOSFET switch always operates under Zero Voltage Switching (ZVS) conditions when in a synchronous rectification system.

The following steps show how to approximately calculate the power dissipation and DIE temperature of the NCP4308 controller. Note that real results can vary due to the effects of the PCB layout on the thermal resistance.

#### Step 1 - MOSFET Gate-to Source Capacitance:

During ZVS operation the gate to drain capacitance does not have a Miller effect like in hard switching systems because the drain to source voltage does not change (or its change is negligible).



GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)



Figure 51. Typical MOSFET Capacitances Dependency on V<sub>DS</sub> and V<sub>GS</sub> Voltages

Therefore, the input capacitance of a MOSFET operating in ZVS mode is given by the parallel combination of the gate to source and gate to drain capacitances (i.e.  $C_{iss}$  capacitance for given gate to source voltage). The total gate charge,  $Q_{g\_total}$ , of most MOSFETs on the market is defined for hard switching conditions. In order to accurately calculate the driving losses in a SR system, it is necessary to determine the gate charge of the MOSFET for operation specifically in a ZVS system. Some manufacturers define this parameter as  $Q_{g\_ZVS}$ . Unfortunately, most datasheets do not provide this data. If the  $C_{iss}$  (or  $Q_{g\_ZVS}$ ) parameter is not available then it will need to be measured. Please note that the input capacitance is not linear (as shown Figure 51) and it needs to be characterized for a given gate voltage clamp level.

#### Step 2 - Gate Drive Losses Calculation:

Gate drive losses are affected by the gate driver clamp voltage. Gate driver clamp voltage selection depends on the type of MOSFET used (threshold voltage versus channel resistance). The total power losses (driving loses and conduction losses) should be considered when selecting the gate driver clamp voltage. Most of today's MOSFETs for SR systems feature low R<sub>DS(on)</sub> for 5 V V<sub>GS</sub> voltage. The NCP4308 offers both a 5 V gate clamp and a 10 V gate clamp for those MOSFET that require higher gate to source voltage.

The total driving loss can be calculated using the selected gate driver clamp voltage and the input capacitance of the MOSFET:

$$P_{DRV\_total} = V_{CC} \cdot V_{CLAMP} \cdot C_{g\_ZVS} \cdot f_{SW}$$
 (eq. 9)

Where:

 $V_{CC}$  is the NCP4308 supply voltage  $V_{CLAMP}$  is the driver clamp voltage

 $C_{g\_ZVS}$  is the gate to source capacitance of the

MOSFET in ZVS mode

f<sub>sw</sub> is the switching frequency of the target

application

The total driving power loss won't only be dissipated in the IC, but also in external resistances like the external gate resistor (if used) and the MOSFET internal gate resistance (Figure 50). Because NCP4308 features a clamped driver, it's high side portion can be modeled as a regular driver switch with equivalent resistance and a series voltage source. The low side driver switch resistance does not drop immediately at turn–off, thus it is necessary to use an equivalent value (R<sub>DRV\_SIN\_EQ</sub>) for calculations. This method simplifies power losses calculations and still provides acceptable accuracy. Internal driver power dissipation can then be calculated using Equation 10:



Figure 52. Equivalent Schematic of Gate Drive Circuitry

$$\begin{split} \mathsf{P}_{\mathsf{DRV\_IC}} &= \frac{1}{2} \cdot \mathsf{C}_{\mathsf{g\_ZVS}} \cdot \mathsf{V}_{\mathsf{CLAMP}} \, ^2 \cdot \mathsf{f}_{\mathsf{SW}} \cdot \left( \frac{\mathsf{R}_{\mathsf{DRV\_SINK\_EQ}}}{\mathsf{R}_{\mathsf{DRV\_SINK\_EQ}} + \mathsf{R}_{\mathsf{g\_int}}} \right) + \mathsf{C}_{\mathsf{g\_ZVS}} \cdot \mathsf{V}_{\mathsf{CLAMP}} \cdot \mathsf{f}_{\mathsf{SW}} \cdot \left( \mathsf{V}_{\mathsf{CC}} - \mathsf{V}_{\mathsf{CLAMP}} \right) \right. \\ & + \frac{1}{2} \cdot \mathsf{C}_{\mathsf{g\_ZVS}} \cdot \mathsf{V}_{\mathsf{CLAMP}} \, ^2 \cdot \mathsf{f}_{\mathsf{SW}} \cdot \left( \frac{\mathsf{R}_{\mathsf{DRV\_SOURCE\_EQ}}}{\mathsf{R}_{\mathsf{DRV\_SOURCE\_EQ}} + \mathsf{R}_{\mathsf{g\_int}}} \right) \end{split}$$
 (eq. 10

Where:

 $R_{DRV\_SINK\_EQ}$  is the NCP4308x driver low side switch

equivalent resistance  $(0.5 \Omega)$ 

 $R_{DRV\_SOURCE\_EQ}$  is the NCP4308x driver high side switch

equivalent resistance (1.2  $\Omega$ )

 $R_{G\_EXT}$  is the external gate resistor (if used)  $R_{g\_int}$  is the internal gate resistance of the

**MOSFET** 

#### Step 3 - IC Consumption Calculation:

In this step, power dissipation related to the internal IC consumption is calculated. This power loss is given by the  $I_{CC}$  current and the IC supply voltage. The  $I_{CC}$  current depends on switching frequency and also on the selected min  $t_{ON}$  and  $t_{OFF}$  periods because there is current flowing out from the min  $t_{ON}$  and  $t_{OFF}$  pins. The most accurate method for calculating these losses is to measure the  $I_{CC}$  current when  $C_{DRV} = 0$  nF and the IC is switching at the target frequency with given MIN\_TON and MIN\_TOFF adjust resistors. IC consumption losses can be calculated as:

$$P_{CC} = V_{CC} \cdot I_{CC}$$
 (eq. 11)

#### **Step 4 - IC Die Temperature Arise Calculation:**

The die temperature can be calculated now that the total internal power losses have been determined (driver losses plus internal IC consumption losses). The package thermal resistance is specified in the maximum ratings table for a 35  $\mu$ m thin copper layer with no extra copper plates on any pin (i.e. just 0.5 mm trace to each pin with standard soldering points are used).

The DIE temperature is calculated as:

$$T_{DIE} = (P_{DRV\_IC} + P_{CC}) \cdot R_{\theta J-A} + T_A$$
 (eq. 12)

Where:

P<sub>DRV\_IC</sub> is the IC driver internal power dissipation

P<sub>CC</sub> is the IC control internal power

dissipation

 $R_{\theta IA}$  is the thermal resistance from junction to

ambient

T<sub>A</sub> is the ambient temperature

#### **PRODUCT OPTIONS**

| OPN           | Package | UVLO [V] | DRV clamp [V] | Pin 5 function | Usage                                                               |
|---------------|---------|----------|---------------|----------------|---------------------------------------------------------------------|
| NCP4308ADR2G  | SOIC8   | 4.5      | 4.7           | NC             |                                                                     |
| NCP4308AMTTWG | WDFN8   | 4.5      | 4.7           | NC             |                                                                     |
| NCP4308DDR2G  | SOIC8   | 4.5      | 9.5           | NC             | LLC, CCM flyback, DCM flyback, QR, QR with primary side CCM control |
| NCP4308DMNTWG | DFN8    | 4.5      | 9.5           | NC             |                                                                     |
| NCP4308DMTTWG | WDFN8   | 4.5      | 9.5           | NC             |                                                                     |
| NCP4308QDR2G  | SOIC8   | 4.5      | 9.5           | MAX_TON        | QR with forced CCM from secondary side                              |

#### **ORDERING INFORMATION**

| Device        | Package | Package marking | Packing            | Shipping <sup>†</sup> |
|---------------|---------|-----------------|--------------------|-----------------------|
| NCP4308ADR2G  | SOIC8   | NCP4308A        | SOIC-8             | 2500 /Tape & Reel     |
| NCP4308DDR2G  |         | NCP4308D        | (Pb-Free)          |                       |
| NCP4308QDR2G  |         | NCP4308Q        |                    |                       |
| NCP4308DMNTWG | DFN8    | 4308D           | DFN-8<br>(Pb-Free) | 4000 /Tape & Reel     |
| NCP4308AMTTWG | WDFN8   | EA              | WDFN-8             | 3000 /Tape & Reel     |
| NCP4308DMTTWG |         | ED              | (Pb-Free)          |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

**DATE 15 JAN 2009** 







#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### NOTES:

- DIMENSIONS AND TOLERANCING PER
- DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30MM FROM TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS.
  DETAILS A AND B SHOW OPTIONAL CON-STRUCTIONS FOR TERMINALS.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 0.80        | 1.00 |  |  |
| A1  | 0.00        | 0.05 |  |  |
| А3  | 0.20 REF    |      |  |  |
| b   | 0.25        | 0.35 |  |  |
| D   | 4.00 BSC    |      |  |  |
| D2  | 1.91        | 2.21 |  |  |
| E   | 4.00        | BSC  |  |  |
| E2  | 2.09        | 2.39 |  |  |
| е   | 0.80        | BSC  |  |  |
| K   | 0.20        |      |  |  |
| L   | 0.30        | 0.50 |  |  |
| L1  |             | 0.15 |  |  |

#### **GENERIC MARKING DIAGRAM\***



XXXX = Specific Device Code Α = Assembly Location

= Wafer Lot Т Υ = Year W = Work Week = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98AON15232D     | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DFN8, 4X4, 0.8P |                                                                                                                                                                             | PAGE 1 OF 1 |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



WDFN8 2x2, 0.5P CASE 511AT-01 **ISSUE O** 

**DATE 26 FEB 2010** 







ALTERNATE TERMINAL CONSTRUCTIONS

**DETAIL B** ALTERNATE CONSTRUCTIONS





#### NOTES:

- TIES:
  DIMENSIONING AND TOLERANCING PER
  ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION 6 APPLIES TO PLATED
  TERMINAL AND 1S MEASURED BETWEEN
  0.15 AND 0.30 MM FROM TERMINAL TIP.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 0.70        | 0.80 |  |
| A1  | 0.00        | 0.05 |  |
| A3  | 0.20        | REF  |  |
| b   | 0.20        | 0.30 |  |
| D   | 2.00        | BSC  |  |
| E   | 2.00        | BSC  |  |
| е   | 0.50        | BSC  |  |
| L   | 0.40        | 0.60 |  |
| L1  |             | 0.15 |  |
| L2  | 0.50        | 0.70 |  |

#### **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

= Date Code

= Pb-Free Device

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

#### **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON48654E       | Electronic versions are uncontrolled except when accessed directly from the Document R-<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | WDFN8, 2X2, 0.5 P |                                                                                                                                                                            | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the





SOIC-8 NB CASE 751-07 **ISSUE AK** 

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |       | INC       | HES   |  |
|-----|-------------|-------|-----------|-------|--|
| DIM | MIN         | MAX   | MIN       | MAX   |  |
| Α   | 4.80        | 5.00  | 0.189     | 0.197 |  |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |  |
| С   | 1.35        | 1.75  | 0.053     | 0.069 |  |
| D   | 0.33        | 0.51  | 0.013     | 0.020 |  |
| G   | 1.27        | 7 BSC | 0.050 BSC |       |  |
| Н   | 0.10        | 0.25  | 0.004     | 0.010 |  |
| J   | 0.19        | 0.25  | 0.007     | 0.010 |  |
| K   | 0.40        | 1.27  | 0.016     | 0.050 |  |
| М   | 0 °         | 8 °   | 0 °       | 8 °   |  |
| N   | 0.25        | 0.50  | 0.010     | 0.020 |  |
| S   | 5.80        | 6.20  | 0.228     | 0.244 |  |

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week

= Pb-Free Package



XXXXXX = Specific Device Code = Assembly Location Α

= Year ww = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

#### SOIC-8 NB CASE 751-07 ISSUE AK

#### **DATE 16 FEB 2011**

|                                                                                                                                                                    |                                                                                                                                                                                                     |                                                                                                                                                                                                       | D, 11 2 10 1 2 D 2                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1                                                         | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                                                                              | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE                                                                                           |
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                                                              | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                                                                      | STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1                                              |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                                                                        | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                                                                                 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                                 |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                                                               | 8. DRAIN 1  STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON                                                     | STYLE 16:  PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1                |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5           | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE |
| <ul><li>6. COMMON ANODE</li><li>7. COMMON ANODE</li><li>8. CATHODE 6</li></ul> STYLE 25:                                                                           | 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND                                                                                                                                | 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT STYLE 27:                                                                                                                                       | 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE STYLE 28:                                                                                                                              |
| PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT STYLE 29:                                                                                         | 2. dv/dt 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC STYLE 30:                                                                                                                | PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                                                                                        | PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                                                  |
| PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                                  | PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                                                                               |                                                                                                                                                                                                       |                                                                                                                                                                                         |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|---------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                 | PAGE 2 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative