### TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

# **T6B08**

### ROW DRIVER FOR A DOT MATRIX LCD

The T6B08 is a 68-channel-output row driver for an STN dot matrix LCD. The T6B08 features a -28-V LCD drive voltage. The T6B08 is able to drive LCD panels with a duty ratio of up to 1/240. It is recommended for use with the T6B07.

### **Features**

Display duty application : to 1/240
LCD drive signal : 68

• Data transfer : 1-bit bidirectional

(1)  $068 \leftarrow 01$ (2)  $068 \rightarrow 01$ 

(3)  $O1 \rightarrow O34, O68 \rightarrow O35$ 

● LCD drive voltage : -11 to -28 V (max -30 V)

Operating voltage : 3.0 to 5.5 V
 Operating temperature : -20 to 75°C

• LCD drive output resistance : 1.2 k $\Omega$  (max) (12.8 V, 1/9 bias)

Display-off function : When/

• DSPOF is L, all LCD drive outputs (O1 to O68) remain at the V<sub>DD</sub> level.

• LCD drive output timing : Change on falling edge of LP

# **Block Diagram**





Weight: 1.45 g (typ.)



### **Pin Assignment**



2 2001-12-04



# **Pin Functions**

| Pin Name        | 1/0    | Functions                                                                                                                                                                | Level                |
|-----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| O1 to O68       | Output | Output for LCD drive signal                                                                                                                                              | $V_{DD}$ to $V_5$    |
| DIO1, DIO2      | 1/0    | Input / output for shift data                                                                                                                                            |                      |
| LP              | Input  | (Shift Clock Pulse) Input for shift clock pulse                                                                                                                          |                      |
| FR              | Input  | (Frame) Input for frame signal                                                                                                                                           |                      |
| DUAL            | Input  | (Dual Mode) Terminal for dual input mode or single input mode select                                                                                                     |                      |
| DIR             | Input  | (Direction) Input for data flow direction select                                                                                                                         | $V_{DD}$ to $V_{SS}$ |
| TSW             | Input  | (Terminal Switch) When tied to V <sub>SS</sub> : (O1 to O68) output on the rising edge of LP When tied to V <sub>DD</sub> : (O1 to O68) output on the falling edge of LP |                      |
| / DSPOF         | Input  | (Display Off)  / DSPOF = L : Display-off mode, (O1 to O68) remain at the V <sub>DD</sub> level.  / DSPOF = H : Display-on mode, (O1 to O68) are operational.             |                      |
| $V_{DD}$        | _      | Power supply for internal logic (5 V)                                                                                                                                    |                      |
| V <sub>SS</sub> | _      | Power supply for internal logic (0 V)                                                                                                                                    |                      |
| V <sub>1</sub>  | _      | Power supply for LCD drive circuit                                                                                                                                       |                      |
| V <sub>4</sub>  | _      | Power supply for LCD drive circuit                                                                                                                                       |                      |
| V <sub>5</sub>  | _      | Power supply for LCD drive circuit                                                                                                                                       |                      |

# Relation Between FR, Data Input and Output Level

| FR | Data Input (DIO1, DIO2) | / DSPOF | Output Level   |
|----|-------------------------|---------|----------------|
| L  | L                       | Н       | V <sub>1</sub> |
| L  | Н                       | Н       | V <sub>5</sub> |
| Н  | L                       | Н       | V <sub>4</sub> |
| Н  | Н                       | Н       | $V_{DD}$       |
| *  | *                       | L       | $V_{DD}$       |

<sup>\*:</sup> Don't Care

# **Data Input Format**

| DUAL            | DID      | Data Input |      |      |  |
|-----------------|----------|------------|------|------|--|
| DUAL            | DIR      | Data Flow  | DIO1 | DIO2 |  |
| Voo             | $V_{DD}$ | O1 → O34   | IN   | IN   |  |
| $V_{DD}$        | V DD     | O68 → O35  | IIV  | IIV  |  |
| V <sub>SS</sub> | $V_{DD}$ | O1 → O68   | IN   | OUT  |  |
| $V_{DD}$        | $V_{SS}$ | O68 → O1   | OUT  | N    |  |
| V <sub>SS</sub> | $V_{SS}$ | 000 → 01   | 0    | IIV  |  |



4



### **Absolute Maximum Ratings** (Ensure that the Following Conditions are Maintained, $V_{DD} \ge V_1 \ge V_4 \ge V_5$ , $V_{SS} = 0$ )

| Item                  | Symbol                                             | Pin Name                                           | Rating                                          | Unit |
|-----------------------|----------------------------------------------------|----------------------------------------------------|-------------------------------------------------|------|
| Supply Voltage 1      | $V_{DD}$                                           | $V_{DD}$                                           | -0.3 to 7.0                                     | V    |
| Supply Voltage 2      | V <sub>1</sub><br>V <sub>4</sub><br>V <sub>5</sub> | V <sub>1</sub><br>V <sub>4</sub><br>V <sub>5</sub> | V <sub>DD</sub> - 30.0 to V <sub>DD</sub> + 0.3 | V    |
| Input Voltage         | V <sub>IN</sub>                                    | (Note 1)                                           | -0.3 to V <sub>DD</sub> + 0.3                   | V    |
| Operating Temperature | T <sub>opr</sub>                                   | _                                                  | −20 to 75                                       | °C   |
| Storage Temperature   | T <sub>stg</sub>                                   | _                                                  | -55 to 125                                      | °C   |

Note 1: LP, FR, / DSPOF, TSW, DUAL, DIR, DIO1, DIO2

**Electrical Characteristics DC Characteristics** 

Test Conditions (1) Unless Otherwise Noted,  $V_{SS} = 0 \text{ V}$ ,  $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ ,  $V_5 = (V_{DD} - 28) \text{ to } (V_{DD} - 11) \text{ V}$ ,  $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ 

| Item                |         | Symbol          | Test<br>Cir-<br>cuit | Test Condition                                                                                                                                                                              |         | lin       | Тур. | Max                    | Unit | Pin Name                         |  |
|---------------------|---------|-----------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------|------|------------------------|------|----------------------------------|--|
| Supply Voltage 1    |         | _               | _                    | _                                                                                                                                                                                           |         | .5        | 5.0  | 5.5                    | V    | $V_{DD}$                         |  |
| Supply Voltage 2    |         | _               | _                    | _                                                                                                                                                                                           |         | OD<br>28  | _    | V <sub>DD</sub><br>-11 | V    | V <sub>5</sub>                   |  |
| Input voltage       | H Level | V <sub>IH</sub> |                      | _                                                                                                                                                                                           |         | OD<br>).8 | _    | V <sub>DD</sub>        | V    | LP, FR,<br>/ DSPOF,              |  |
|                     | L Level | $V_{IL}$        |                      | _                                                                                                                                                                                           | (       | 0         |      | 0.8                    | V    | TSW, DUAL,<br>DIR, DIO1,<br>DIO2 |  |
| Output              | H Level | V <sub>OH</sub> | _                    | I <sub>OH</sub> = −0.5 mA                                                                                                                                                                   |         | OD<br>).5 | _    | V <sub>DD</sub>        | V    | DIO1, DIO2                       |  |
| voltage             | L Level | V <sub>OL</sub> |                      | I <sub>OL</sub> = 0.5 mA                                                                                                                                                                    | (       | 0         | 1    | 0.5                    | ·    | 2.01, 2.02                       |  |
|                     | H Level | R <sub>OH</sub> |                      | $V_{OUT} = V_{DD} - 0.5 V$ (No                                                                                                                                                              | te 2) - | -         | 0.65 | 1.2                    |      |                                  |  |
| Output              |         | R <sub>OM</sub> |                      | $V_{OUT} = V_1 \pm 0.5 V$ (No                                                                                                                                                               | te 2) - | -         | 0.65 | 1.2                    | ΚΩ   | O1 to O68                        |  |
| Resistance          |         | R <sub>OM</sub> |                      | $V_{OUT} = V_4 \pm 0.5 V$ (No                                                                                                                                                               | te 2) - | -         | 0.65 | 1.2                    |      |                                  |  |
|                     | L Level | R <sub>OL</sub> |                      | $V_{OUT} = V_5 + 0.5 V$ (No                                                                                                                                                                 | te 2) - | -         | 0.65 | 1.2                    |      |                                  |  |
| Current Consumption |         | lss             | _                    | V <sub>DD</sub> = 5.5 V<br>V <sub>5</sub> = -22.5 V<br>f <sub>FR</sub> = 35.5 Hz<br>f <sub>LP</sub> = 7.1 kHz<br>f <sub>DIO</sub> = 71 Hz<br>V <sub>IH</sub> = 5.5 V, V <sub>IL</sub> = 0 V | -       | _         | 2.0  | 4.0                    | μΑ   | V <sub>SS</sub>                  |  |

5

Note 2:  $V_{DD} = 5.0 \text{ V}$ ,  $V_5 = -7.8 \text{ V}$ ,  $V_1 = V_{DD} - 1 / 9 (V_{DD} - V_5)$ ,  $V_4 = V_{DD} - 8 / 9 (V_{DD} - V_5)$ 

Test Conditions (2) Unless Otherwise Noted,  $V_{SS}$  = 0 V,  $V_{DD}$  = 3.0 to 5.5 V,  $V_5$  = ( $V_{DD}$  - 28) to ( $V_{DD}$  - 11) V,  $V_5$  = -20 to 75°C

| Item                |           | Symbol          | Test<br>Cir-<br>cuit | Test Condition                                                                                                                                                                              |                         | Тур. | Max                    | Unit | Pin Name                         |
|---------------------|-----------|-----------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------------------------|------|----------------------------------|
| Supply Voltage 1    |           | _               | _                    | _                                                                                                                                                                                           |                         | 3.3  | 5.5                    | V    | $V_{DD}$                         |
| Supply Voltage 2    |           | _               | _                    | _                                                                                                                                                                                           | V <sub>DD</sub><br>-28  | _    | V <sub>DD</sub><br>−11 | V    | V <sub>5</sub>                   |
| Input               | H Level   | V <sub>IH</sub> |                      | _                                                                                                                                                                                           | V <sub>DD</sub><br>-0.6 | _    | V <sub>DD</sub>        | V    | LP, FR,<br>/ DSPOF,              |
| voltage             | L Level   | $V_{IL}$        | _                    | _                                                                                                                                                                                           | 0                       | _    | 0.6                    | V    | TSW, DUAL,<br>DIR, DIO1,<br>DIO2 |
| Output              | H Level   | V <sub>OH</sub> | _                    | I <sub>OH</sub> = −0.5 mA                                                                                                                                                                   | V <sub>DD</sub><br>-0.5 | _    | V <sub>DD</sub>        | V    | DIO1, DIO2                       |
| voltage             | L Level   | $V_{OL}$        |                      | I <sub>OL</sub> = 0.5 mA                                                                                                                                                                    | 0                       | _    | 0.5                    | v    | 5101, 5102                       |
|                     | H Level   | R <sub>OH</sub> |                      | $V_{OUT} = V_{DD} - 0.5 V$ (Note                                                                                                                                                            | 3) —                    | 0.65 | 1.2                    |      |                                  |
| Output              | M Level   | R <sub>OM</sub> |                      | $V_{OUT} = V_1 \pm 0.5 V$ (Note                                                                                                                                                             | 3) —                    | 0.65 | 1.2                    | kΩ   | O1 to O68                        |
| Resistance          | IVI LEVEI | R <sub>OM</sub> |                      | $V_{OUT} = V_4 \pm 0.5 V$ (Note                                                                                                                                                             | 3) —                    | 0.65 | 1.2                    | K22  | 0110000                          |
|                     | L Level   | R <sub>OL</sub> |                      | $V_{OUT} = V_5 + 0.5 V$ (Note                                                                                                                                                               | 3) —                    | 0.65 | 1.2                    |      |                                  |
| Current Consumption |           | Iss             | _                    | V <sub>DD</sub> = 5.5 V<br>V <sub>5</sub> = -22.5 V<br>f <sub>FR</sub> = 35.5 Hz<br>f <sub>LP</sub> = 7.1 kHz<br>f <sub>DIO</sub> = 71 Hz<br>V <sub>IH</sub> = 5.5 V, V <sub>IL</sub> = 0 V | _                       | 2.0  | 4.0                    | μА   | V <sub>SS</sub>                  |

Note 3:  $V_{DD} = 3.0 \text{ V}$ ,  $V_5 = -9.8 \text{ V}$ ,  $V_1 = V_{DD} - 1 / 9 (V_{DD} - V_5)$ ,  $V_4 = V_{DD} - 8 / 9 (V_{DD} - V_5)$ 



### **AC Characteristics**



Test Conditions (1)  $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, V_5 = (V_{DD} - 28) \text{ to } (V_{DD} - 11) \text{ V}, Ta = -20 \text{ to } 75^{\circ}\text{C})$ 

| Item                     |          | Symbol                          | Test Condition     | Min | Max      | Unit |
|--------------------------|----------|---------------------------------|--------------------|-----|----------|------|
| SCP Pulse Width H        |          | t <sub>CWH</sub>                | LP                 | 40  | _        | ns   |
| SCP Pulse Width L        |          | t <sub>CWL</sub>                | LP                 | 1   | _        | μs   |
| Input Rise / Fall Time   |          | t <sub>r</sub> , t <sub>f</sub> | LP, FR, DIO1, DIO2 | _   | (Note 6) | ns   |
| Data Set-up Time         |          | t <sub>DSU</sub>                | DIO1, DIO2         | 40  | _        | ns   |
| Data Hold Time           |          | t <sub>DHD</sub>                | DIO1, DIO2         | 40  | _        | ns   |
| Output Data Delay Time A | (Note 5) | tpdA                            | DIO1, DIO2         | 500 | _        | ns   |
| Output Data Delay Time B | (Note 5) | tpdB                            | DIO1, DIO2         | ı   | 1        | μs   |

Test Conditions (2)  $(V_{SS} = 0 \text{ V}, V_{DD} = 3.0 \text{ to } 5.5 \text{ V}, V_5 = (V_{DD} - 28) \text{ to } (V_{DD} - 11) \text{ V}, Ta = -20 \text{ to } 75^{\circ}\text{C})$ 

| Item                     |          | Symbol                          | Test Condition     | Min | Max      | Unit |
|--------------------------|----------|---------------------------------|--------------------|-----|----------|------|
| SCP Pulse Width H        |          | t <sub>CWH</sub>                | LP                 | 50  | _        | ns   |
| SCP Pulse Width L        |          | t <sub>CWL</sub>                | LP                 | 1   | _        | μs   |
| Input Rise / Fall Time   |          | t <sub>r</sub> , t <sub>f</sub> | LP, FR, DIO1, DIO2 | _   | (Note 6) | ns   |
| Data Set-up Time         |          | t <sub>DSU</sub>                | DIO1, DIO2         | 50  | _        | ns   |
| Data Hold Time           |          | t <sub>DHD</sub>                | DIO1, DIO2         | 50  | _        | ns   |
| Output Data Delay Time A | (Note 5) | tpdA                            | DIO1, DIO2         | 700 | _        | ns   |
| Output Data Delay Time B | (Note 5) | tpdB                            | DIO1, DIO2         | -   | 1        | μs   |

Note 5:  $C_L = 10 pF$ 

Note 6:  $t_r$ ,  $t_f \le (t_C - t_{CWH} - t_{CWL}) / 2$  or  $t_r$ ,  $t_f \le 50$  ns

Note: Insert the bypass capacitor (0.1  $\mu$ F) between V<sub>DD</sub> and V<sub>SS</sub> to decrease the power supply noise. Place the bypass capacitor as close to the LSI as possible.



# **Package Dimensions**

QFP92-P-1818-0.70B Unit: mm





Weight: 1.45 g (Typ.)

#### RESTRICTIONS ON PRODUCT USE

000707EBA

- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- The information contained herein is presented only as a guide for the applications of our products. No
  responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other
  rights of the third parties which may result from its use. No license is granted by implication or otherwise under
  any intellectual property or other rights of TOSHIBA CORPORATION or others.
- The information contained herein is subject to change without notice.