# SN74SSTV16859 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL 2 INPUTS AND OUTPUTS **DGG PACKAGE** (TOP VIEW) SCES297D - FEBRUARY 2000 - REVISED AUGUST 2004 🛮 V<sub>DDQ</sub> 63 | GND 62 **∏** D13 **∏** D12 61 54 ∏ GND 49 TCLK #### **Member of the Texas Instruments** Widebus™ Family # 1-to-2 Outputs to Support Stacked DDR - Supports SSTL\_2 Data Inputs - **Outputs Meet SSTL 2 Class II Specifications** - Differential Clock (CLK and CLK) Inputs - Supports LVCMOS Switching Levels on the **RESET** Input - **RESET** Input Disables Differential Input Receivers, Resets All Registers, and **Forces All Outputs Low** - **Pinout Optimizes DIMM PCB Layout** - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) #### description/ordering information This 13-bit to 26-bit registered buffer is designed for 2.3-V to 2.7-V V<sub>CC</sub> operation. All inputs are SSTL\_2, except the LVCMOS reset (RESET) input. All outputs are SSTL\_2, Class II compatible. The SN74SSTV16859 operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low. # Q12A 2 Q11A 🛮 3 Q10A $\Pi$ 4 Q9A 🛮 5 V<sub>DDQ</sub> **[**] 6 GND 17 Q8A [] 8 Q7A 🛮 9 Q5A [] 11 Q1A Π 16 Q13A #### 60 VCC 59 V<sub>DDO</sub> 58 | GND 57 **∏** D11 56 **∏** D10 Q6A 1 10 55 D9 53 **D** D8 Q4A | 12 Q3A ∏ 13 52 **∏** D7 Q2A [ 14 51 RESET GND [] 15 50 | GND Q13B **1**7 48 ∏ CLK 47 🛮 V<sub>DDQ</sub> $V_{DDQ}$ $\cup{L}$ 18 46 🛮 V<sub>CC</sub> Q12B [] 19 45 🛮 V<sub>REF</sub> Q11B ¶ 20 Q10B 21 44 | D6 Q9B [ 22 43 | GND Q8B [ 23 42 D5 Q7B **1** 24 41 **∏** D4 Q6B ¶ 25 40 T D3 39 | GND GND **1** 26 38 [] V<sub>DDQ</sub> V<sub>DDQ</sub> [] 27 37 🛮 V<sub>CC</sub> Q5B [] 28 Q4B **1** 29 36 **∏** D2 Q3B [] 30 35 D1 Q2B **∏** 31 34 | GND Q1B 32 33 🛮 V<sub>DDQ</sub> #### ORDERING INFORMATION | TA | PACKAG | GE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |-------------|---------------------------------|-----------------|--------------------------|---------------------| | | QFN – RGQ<br>(Tin–Pb Finish) | Topo and real | SN74SSTV16859RGQR | SS859 | | 0°C to 70°C | QFN – RGQ<br>(Matte–Tin Finish) | Tape and reel | SN74SSTV16859RGQ8 | 33039 | | | TSSOP – DGG | Tape and reel | SN74SSTV16859DGGR | SSTV16859 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus is a trademark of Texas Instruments. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2004, Texas Instruments Incorporated # SN74SSTV16859 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL 2 INPUTS AND OUTPUTS SCES297D - FEBRUARY 2000 - REVISED AUGUST 2004 ### description/ordering information (continued) The device supports low-power standby operation. When $\overline{\text{RESET}}$ is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage ( $V_{\text{REF}}$ ) inputs are allowed. In addition, when $\overline{\text{RESET}}$ is low, all registers are reset, and all outputs are forced low. The LVCMOS $\overline{\text{RESET}}$ input always must be held at a valid logic high or low level. To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up. #### RGQ PACKAGE (TOP VIEW) <sup>†</sup> The center die pad must be connected to GND. #### **FUNCTION TABLE** | | INP | UTS | | OUTPUT | |-------|---------------|---------------|---------------|--------| | RESET | CLK | Q | | | | Н | 1 | $\downarrow$ | Н | Н | | Н | $\uparrow$ | $\downarrow$ | L | L | | Н | L or H | L or H | Χ | $Q_0$ | | L | X or floating | X or floating | X or floating | L | SCES297D - FEBRUARY 2000 - REVISED AUGUST 2004 # logic diagram (positive logic) Pin numbers shown are for the DGG package. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> or V <sub>DDQ</sub> | –0.5 V to 3.6 V | |--------------------------------------------------------------------------------------------------|---------------------------------------------| | Input voltage range, V <sub>I</sub> (see Notes 1 and 2) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Output voltage range, V <sub>O</sub> (see Notes 1 and 2) | $-0.5 \text{ V to V}_{DDQ} + 0.5 \text{ V}$ | | Input clamp current, $I_{ K }(V_{ C } < 0)$ | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DDQ</sub> ) | ±50 mA | | Continuous output current, $I_O(V_O = 0 \text{ to } V_{DDQ})$ | ±50 mA | | Continuous current through each V <sub>CC</sub> , V <sub>DDQ</sub> , or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package | 55°C/W | | (see Note 4): RGQ package | 22°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This value is limited to 3.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. - 4. The package thermal impedance is calculated in accordance with JESD 51-5. # SN74SSTV16859 13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL 2 INPUTS AND OUTPUTS SCES297D - FEBRUARY 2000 - REVISED AUGUST 2004 #### recommended operating conditions (see Note 5) | | | | MIN | NOM | MAX | UNIT | |--------------------|---------------------------------------------|-------------|---------------------------|------|---------------------------|------| | Vcс | Supply voltage | | $V_{DDQ}$ | | 2.7 | V | | $V_{DDQ}$ | Output supply voltage | 2.3 | | 2.7 | V | | | V <sub>REF</sub> | Reference voltage ( $V_{REF} = V_{DDQ}/2$ ) | | 1.15 | 1.25 | 1.35 | V | | VTT | Termination voltage | | V <sub>REF</sub> - 40 mV | VREF | V <sub>REF</sub> + 40 mV | V | | ٧ <sub>I</sub> | Input voltage | | 0 | | VCC | V | | VIH | AC high-level input voltage | Data inputs | V <sub>REF</sub> + 310 mV | | | V | | V <sub>IL</sub> | AC low-level input voltage | Data inputs | | | V <sub>REF</sub> -310 mV | V | | ٧ <sub>IH</sub> | DC high-level input voltage | Data inputs | V <sub>REF</sub> + 150 mV | | | V | | $V_{IL}$ | DC low-level input voltage | Data inputs | | | V <sub>REF</sub> - 150 mV | V | | VIH | High-level input voltage | RESET | 1.7 | | | V | | V <sub>IL</sub> | Low-level input voltage | RESET | | | 0.7 | V | | VICR | Common-mode input voltage range | CLK, CLK | 0.97 | | 1.53 | V | | V <sub>I(PP)</sub> | Peak-to-peak input voltage | CLK, CLK | 360 | | | mV | | IOH | High-level output current | • | | | -20 | | | lOL | Low-level output current | | | | 20 | mA | | TA | Operating free-air temperature | | 0 | | 70 | °C | NOTE 5: The RESET input of the device must be held at valid logic voltage levels (not floating) to ensure proper device operation. The differential inputs must not be floating unless RESET is low. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | v <sub>CC</sub> † | MIN | TYP‡ | MAX | UNIT | | |-------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|------|------|------|---------------------------------| | VIK | | $I_{I} = -18 \text{ mA}$ | 2.3 V | | | -1.2 | V | | | V | | $I_{OH} = -100 \mu\text{A}$ | 2.3 V to 2.7 V | V <sub>DDQ</sub> - | 0.2 | | V | | | VOH | | I <sub>OH</sub> = -16 mA | 2.3 V | 1.95 | | | V | | | \/ - · | | I <sub>OL</sub> = 100 μA | | 2.3 V to 2.7 V | | | 0.2 | V | | V <sub>OL</sub> | | I <sub>OL</sub> = 16 mA | | 2.3 V | | | 0.35 | V | | lį | All inputs | $V_I = V_{CC}$ or GND | | 2.7 V | | | ±5 | μΑ | | la a | Static standby | RESET = GND | ] | 2.7 V | | | 10 | μΑ | | ICC | Static operating | $\overline{RESET} = V_{CC}, V_I = V_{IH(AC)} \text{ or } V_{IL(AC)}$ | IO = 0 | 2.7 V | | | 40 | mA | | | Dynamic operating – clock only | RESET = V <sub>CC</sub> , V <sub>I</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub> ,<br>CLK and CLK switching 50% duty cycle | | | | 30 | | μΑ/<br>MHz | | ICCD | Dynamic operating – per each data input | RESET = VCC, VI = VIH(AC) or VIL(AC), CLK and CLK switching 50% duty cycle, One data input switching at one-half clock frequency, 50% duty cycle | IO = 0 | 2.5 V | | 10 | | μΑ/<br>clock<br>MHz/<br>D input | | rОН | Output high | I <sub>OH</sub> = -20 mA | | 2.3 V to 2.7 V | 7 | | 20 | Ω | | rOL | Output low | I <sub>OL</sub> = 20 mA | | 2.3 V to 2.7 V | 7 | | 20 | Ω | | r <sub>O(∆)</sub> | rOH - rOL | $I_O = 20$ mA, $T_A = 25$ °C, One output | | 2.5 V | | | 6 | Ω | | | Data inputs | V <sub>I</sub> = V <sub>REF</sub> ± 310 mV | | | 2.5 | 3 | 3.5 | | | c <sub>i</sub> § | CLK, CLK | $V_{ICR} = 1.25 \text{ V}, V_{I(PP)} = 360 \text{mV}$ | 2.5 V | 2.5 | 3 | 3.5 | pF | | | | RESET | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3 | | | | | <sup>†</sup>For this test condition, V<sub>DDQ</sub> always is equal to V<sub>CC</sub>. <sup>§</sup> Measured with 50-MHz input frequency for the QFN package and 10-MHz input frequency for the TSSOP package <sup>‡</sup> All typical values are at $V_{CC} = 2.5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ## timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | V <sub>CC</sub> = ± 0.2 | 2.5 V<br>V† | UNIT | | |--------------------|---------------------------------------------------------------|------------------------|-------------------------|-------------|------|--| | | | | MIN | MAX | | | | fclock | Clock frequency | | | 200 | MHz | | | t <sub>W</sub> | Pulse duration, CLK, CLK high or low | | | | | | | t <sub>act</sub> | t <sub>act</sub> Differential inputs active time (see Note 6) | | | | | | | <sup>t</sup> inact | Differential inputs inactive time (see Note 7) | | | 22 | ns | | | | Setup time, fast slew rate (see Notes 8 and 10) | Pote hafara QUICT QUIC | 0.75 | | | | | t <sub>su</sub> | Setup time, slow slew rate (see Notes 9 and 10) | Data before CLK↑, CLK↓ | 0.9 | | ns | | | 4. | Hold time, fast slew rate (see Notes 8 and 10) | | 0.75 | | | | | <sup>t</sup> h | Hold time, slow slew rate (see Notes 9 and 10) | Data after CLK↑, CLK↓ | | | ns | | $^{\dagger}$ For this test condition, $V_{\mbox{\scriptsize DDQ}}$ always is equal to $V_{\mbox{\scriptsize CC}}.$ NOTES: 6. VREF must be held at a valid input level, and data inputs must be held low for a minimum time of tact max, after RESET is taken high. - 7. V<sub>REF</sub>, data, and clock inputs must be held at valid voltage levels (not floating) for a minimum time of t<sub>inact</sub> max, after RESET is taken - 8. For data signal input slew rate ≥ 1 V/ns - 9. For data signal input slew rate ≥ 0.5 V/ns and < 1 V/ns - 10. CLK, CLK signals input slew rates are ≥ 1 V/ns. #### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = ± 0.2 | UNIT | | |------------------|-------------|----------|-------------------------|------|-----| | | (INPUT) | (OUTPUT) | MIN | MAX | | | fmax | | | 200 | | MHz | | <sup>t</sup> pd | CLK and CLK | Q | 1.1 | 2.8 | ns | | <sup>t</sup> PHL | RESET | Q | | 5 | ns | $<sup>^{\</sup>dagger}$ For this test condition, $V_{\mbox{\scriptsize DDQ}}$ always is equal to $V_{\mbox{\scriptsize CC}}.$ #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. $I_{CC}$ tested with clock and data inputs held at $V_{CC}$ or GND, and $I_{O}$ = 0 mA. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , input slew rate = 1 V/ns $\pm$ 20% (unless otherwise noted). - D. The outputs are measured one at a time, with one transition per measurement. - E. $V_{TT} = V_{REF} = V_{DDQ}/2$ - F. $V_{IH} = V_{REF} + 310 \text{ mV}$ (ac voltage levels) for differential inputs. $V_{IH} = V_{CC}$ for LVCMOS input. - G. $V_{IL} = V_{REF} 310$ mV (ac voltage levels) for differential inputs. $V_{IL} = GND$ for LVCMOS input. - H. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### PACKAGE OPTION ADDENDUM 9-Feb-2018 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | 74SSTV16859DGGRG4 | ACTIVE | TSSOP | DGG | 64 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | SSTV16859 | Samples | | 74SSTV16859RGQ8G3 | ACTIVE | VQFN | RGQ | 56 | 2000 | Green (RoHS<br>& no Sb/Br) | CU | Level-3-260C-168 HR | 0 to 70 | SS859 | Samples | | HPA00022DGGR | ACTIVE | TSSOP | DGG | 64 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | SSTV16859 | Samples | | HPA00022RGQ8 | ACTIVE | VQFN | RGQ | 56 | 2000 | Green (RoHS<br>& no Sb/Br) | CU | Level-3-260C-168 HR | 0 to 70 | SS859 | Samples | | SN74SSTV16859DGGR | ACTIVE | TSSOP | DGG | 64 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | SSTV16859 | Samples | | SN74SSTV16859RGQ8 | ACTIVE | VQFN | RGQ | 56 | 2000 | Green (RoHS<br>& no Sb/Br) | CU | Level-3-260C-168 HR | 0 to 70 | SS859 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## PACKAGE OPTION ADDENDUM 9-Feb-2018 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 12-May-2017 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74SSTV16859DGGR | TSSOP | DGG | 64 | 2000 | 330.0 | 24.4 | 8.4 | 17.3 | 1.7 | 12.0 | 24.0 | Q1 | # PACKAGE MATERIALS INFORMATION www.ti.com 12-May-2017 #### \*All dimensions are nominal | ĺ | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | I | SN74SSTV16859DGGR | TSSOP | DGG | 64 | 2000 | 367.0 | 367.0 | 45.0 | - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - E. Package complies to JEDEC MO-220 variation VLLD-2. # RGQ (S-PVQFN-N56) #### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # RGQ (S-PVQFN-N56) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - ES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-SM-782 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. # DGG (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated