

# NX5P3363

USB PD and Type-C current-limited power switch

Rev. 1.1 — 7 June 2019

Product data sheet

## 1. General description

The NX5P3363 is a precision adjustable current-limited power switch for USB PD application. The device includes under voltage lockout, over-temperature protection, and reverse current protection circuits to automatically isolate the switch terminals when a fault condition occurs. The 29 V tolerance on VBUS pin ensures the device is able to work on a USB PD port; a current limit input (ILIM) pin defines the overcurrent limit threshold; an open-drain fault output (FLT) indicates when a fault condition has occurred.

The overcurrent limit threshold can be programmed from 400 mA to 3.3 A, using an external resistor between the ILIM pin and GND pin. In the over current condition, the device will clamp the output current to the value set by ILIM and keep the switch on while asserting the FLT flag.

To minimize current surges during normal turn on, the device has built in soft start by limiting the power switch turn on slew rate. However, user can disable the soft start and request a fast output by pulling FO pin HIGH.

A fast RCP recovery circuit has been added to the switch to prevent reverse current flowing back to power source at all times. When exiting from reverse current protection state, the power MOSFET will turn on within 50 us. The fast RCP recovery ensures the voltage on VBUS doesn't drop too much in a power source swap application.

NX5P3363 is offered in a 2.2 x 2.2 mm, 16 bump WLCSP package.

## 2. Features and benefits

- VIN supply voltage range from 4.0 V to 5.5 V
- All time reverse current protection with ultra fast RCP recovery
- Adjustable current limit from 400 mA to 3.3 A
- Clamped current output in overcurrent condition
- 29 V high voltage tolerance on VBUS pin
- Low ON resistance of the power FETs: 35 mΩ (typical) in total
- Surge protection: IEC61000-4-5 exceeds ±80 V on VBUS
- Over temperature protection
- Safety approvals
  - ◆ UL 62368-1, 2nd edition, file no. 20170804-E470128
  - ◆ IEC 62368-1, 2nd edition, file no. DK-65509-UL
- ESD protection
  - ◆ IEC61000-4-2 contact discharge exceeds 8 kV on VBUS
  - ◆ HBM ANSI/ESDA/JEDEC JS-001 Class 2 exceeds 2 kV
  - ◆ CDM AEC standard Q100-01 (JESD22-C101E) exceeds 500 V



- Specified from  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  ambient temperature

### 3. Applications

- Notebook, ultrabook and desktop
- USB PD and Type C port/hubs
- Tablet and smart phone

### 4. Ordering information

Table 1. Ordering information

| Type number | Topside marking | Package |                                                                                               |  | Version   |
|-------------|-----------------|---------|-----------------------------------------------------------------------------------------------|--|-----------|
|             |                 | Name    | Description                                                                                   |  |           |
| NX5P3363UK  | X5PT6           | WLCSP16 | wafer level chip-scale package; 16 bumps; 2.2 x 2.2 mm x 0.555 mm (backside coating included) |  | SOT1394-3 |

#### 4.1 Ordering options

Table 2. Ordering options

| Type number | Orderable part number | Package | Packing method                             | Minimum order quantity | Temperature                                                     |
|-------------|-----------------------|---------|--------------------------------------------|------------------------|-----------------------------------------------------------------|
| NX5P3363UK  | NX5P3363UKZ           | WLCSP16 | REEL 7" Q1/T1<br>*SPECIAL MARK<br>CHIPS DP | 3000                   | $T_{\text{amb}} = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ |

### 5. Marking

Table 3. Marking

| Line | Marking  | Description                                                                                                                                              |
|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| A    | X5PT6    | basic type name                                                                                                                                          |
| B    | mmmmmmmn | wafer lot code (mmmmmm) and wafer number (nn)                                                                                                            |
| C    | XtDYYWW  | manufacturing code:<br>X = foundry location<br>t = assembly location<br>D = RoHS code (dark green)<br>YY = assembly year code<br>WW = assembly week code |

## 6. Functional diagram



Fig 1. Block diagram

## 7. Pinning information

### 7.1 Pinning



Transparent top view  
aaa-027543

Fig 2. Pin configuration for WLCSP16

|   | 1    | 2    | 3    | 4    |
|---|------|------|------|------|
| A | VIN  | VIN  | ILIM | /FLT |
| B | VCP  | VCP  | GND  | EN   |
| C | VCP  | VBUS | GND  | FO   |
| D | VBUS | VBUS | GND  | CAP  |

Transparent top view  
aaa-023807

Fig 3. Ball mapping for WLCSP16

### 7.2 Pin description

Table 4. Pin description

| Symbol     | Pin        | Description                                                                                          |
|------------|------------|------------------------------------------------------------------------------------------------------|
| VIN        | A1, A2     | input voltage                                                                                        |
| VCP        | B1, B2, C1 | Central point of two power MOSFETs.                                                                  |
| VBUS       | C2, D1, D2 | output voltage                                                                                       |
| ILIM       | A3         | current limiter. connect a resistor to GND to adjust the current limit level                         |
| <u>FLT</u> | A4         | fault condition indicator (open-drain output)                                                        |
| EN         | B4         | enable input (active HIGH with internal 1 MΩ pull down resistor)                                     |
| GND        | B3, C3, D3 | ground (0 V)                                                                                         |
| FO         | C4         | Fast turn on. Pull this pin HIGH to enable fast turn-on feature. 1 MΩ pull down resistor integrated. |
| CAP        | D4         | connect a capacitor to GND                                                                           |

## 8. Functional description

Table 5. Function table<sup>[1]</sup>

| EN | FO | VIN                            | FLT | Main Power Switch                                                |
|----|----|--------------------------------|-----|------------------------------------------------------------------|
| X  | X  | < 4.0 V                        | Z   | under voltage lockout, Switch open                               |
| L  | X  | 4.0 V to 5.5 V                 | Z   | disabled; switch open                                            |
| H  | L  | 4.0 V to 5.5 V                 | Z   | enabled; switch turns on with slew rate control                  |
| H  | H  | 4.0 V to 5.5 V                 | Z   | enabled; switch turns on without slew rate control; fast turn on |
| H  | X  | 4.0 V to 5.5 V                 | L   | In current limit condition or over temperature protection        |
| X  | X  | 4.0 V to 5.5 V and VIN <= VBUS | Z   | Reverse protection; switch open                                  |

[1] H = HIGH voltage level; L = LOW voltage level.

### 8.1 EN input

When the EN is set LOW, all the FETs will be disabled, the device will enter low-power mode disabling all protection circuits and setting the FLT output high impedance. When EN is set HIGH, all protection circuits will be enabled and then, if no fault condition exists, the main power MOSFETs will be turn on.

### 8.2 Fast recovery Reverse-Current Protection (RCP)

NX5P3363 uses dynamic gate drive control loop to implement reverse-current protection. During normal operation, device will always try to regulate the VBUS output voltage to be VIN - 70 mV.

When the load current produces a drop voltage greater than 70 mV, the gate control loop will drive the power MOS to lower its Rdson to try to achieve the 70 mV. In the heavy load condition, the gate control loop will keep increasing the gate driving current of the MOSFET until it is fully on and will remain fully on if the voltage drop at that time still exceeds 70 mV.

In light load condition, when the drop voltage is below 70 mV, the gate control loop will reduce the gate driving current to increase the Rdson to try to achieve the 70 mV drop voltage, which leads to the complete shutdown of the power MOSFET in reverse voltage condition.

If VBUS voltage is higher than VIN when enabling the device, the power MOSFET will never turn on. The device will always do pre-check before switching on the power MOSFETs.

In the RCP state, EN is HIGH; when the VBUS drops below VIN, the device will exit the RCP state and turn on the power FET again within 50 us. The fast recovery of the power MOSFET is assisted by the external boost capacitor at CAP pin. The boost capacitor will be charged whenever EN is pulled HIGH.

The input voltage level of FO pin has nothing to do with RCP recovery time.

### 8.3 VBUS Hot Plug in Reverse Current Protection

The RCP circuit, together with dynamic gate drive control circuit, act like an “ideal diode”. That protects the VIN lift by the reverse current when VBUS have a hot plug in as following conditions and limit the VIN voltage lift <400mV refer to NX5P3363 ground pin,

- VBUS<24V, plug in when NX5P3363 is on
- $C_{IN}$  is in the range of 57uF - 100uF
- $C_{BUS}$  is in the range of 10uF - 22uF

If the VBUS,  $C_{IN}$ ,  $C_{BUS}$  are not in the range or conditions, there may have more reverse current and the VIN voltage lift depends on the conditions.

### 8.4 Fast Turn ON

In order to reduce the power on inrush current, NX5P3363 has deployed slew rate control for normal turn on; there will be around 2 ms rising time. However, in the fast role swap application, fast turn on is requested. The customer can achieve this by pulling FO pin “High”. By doing this, rise time will be reduced to the 100 us level. There is an internal 1 MΩ pull-down resister on this pin. The fast turn on is achieved by turn off short circuit protection and OCP feature in the fast start stage, that is typically 220μs. It is recommended to add 10uF capacitor close to VIN pin to limit the inrush current in fast turn on mode.

The feature is only applied for fast role swap, and FO pin should be controlled by USB PD PHY. When a fast role swap event is detected by USB PD PHY, the FO pin should be pull “High” first, then enable the EN pin of NX5P3363 when the FRS is requested. Depending on the voltage on VBUS, there will be two scenarios:

- $V(VBUS) > V(VIN)$

The switch will enter RCP mode. Once the voltage on VBUS drops below VIN voltage, switch will be immediately turn on within 50 us.

- $V(VBUS) \leq V(VIN)$

The switch will perform a fast turn ON as the FO is HIGH; the turn on time is 150 us.

When fast role swap is finished and NX5P3363 is in all the other conditions, FO pin should be remaining as “Low” to limit the inrush current.

### 8.5 Under-voltage lock-out

Independently of the logic level on the EN pin, the under-voltage lockout (UVLO) circuit disables the N-channel MOSFET and enters low power mode until the input voltage reaches the UVLO turn-on threshold VUVLO.

### 8.6 ILIM

The overcurrent protection circuit's (OCP) trigger value  $I_{OCP}$  can be set using an external resistor  $R_{ILIM}$  connected between ILIM pin and GND pin. When EN is set HIGH and the ILIM pin is grounded, the N-channel MOSFET will be disabled. The  $I_{OCP}$  setting is given in [Table 12](#).

## 8.7 Main Power FET Overcurrent protection (OCP)

The device offer over current protection when enabled, three possible overcurrent conditions can occur. These conditions are:

- Overcurrent at start-up,  $I_{SW} > I_{OCP}$  when enabling the N-channel MOSFET.
- Overcurrent when enabled,  $I_{SW} > I_{OCP}$  when the N-channel MOSFET is enabled.
- Short circuit when enabled,  $I_{SW}$  exceeds short circuit conditions

In the over current condition, because the device clamps the output current rather than completely shut down the switch, the power dissipation on the device might be increased which could lead to over temperature protection (see [Section 8.9](#)).

### 8.7.1 Overcurrent at start-up

If the device senses a VBUS short to GND or overcurrent while enabling the N-channel MOSFET, OCP is triggered. It limits the output current to  $I_{OCP}$  and after the de-glitch time sets the  $\overline{FLT}$  output LOW.

### 8.7.2 Overcurrent when enabled

If the device senses  $I_{SW}$  exceeds  $I_{OCP}$  when enabled, OCP is triggered. It limits the output current to  $I_{OCP}$  and after the de-glitch time sets the  $\overline{FLT}$  output LOW. As a consequence, limiting the output current will reduce  $V_{O(VBUS)}$ .

### 8.7.3 Short circuit when enabled

If the current through switch exceeds 7.5A (typical), the short circuit protection is triggered. That disables the N-channel MOSFET immediately. It then enables the N-channel MOSFET again, output current is limited to  $I_{OCP}$  and after the de-glitch time the  $\overline{FLT}$  output is set LOW. Thermal protection will be triggered due to the big power consumption on the device.

In the customer specific application case, the short circuit protection ensures the VIN voltage keeping above 4.5V at the following short circuit testing.

- $C_{IN} = 57\mu F$ , VBUS short to GND directly by a metal tweezer, that means the short resistor to ground is typically  $40m\Omega$
- VIN connected to customer specified DC-DC

## 8.8 $\overline{FLT}$ output

The  $\overline{FLT}$  output is an open-drain output that requires an external pull-up resistor. The  $\overline{FLT}$  output will be set LOW to indicate an OCP or OTP condition has occurred. The  $\overline{FLT}$  output will return to the high impedance state automatically once the fault condition is removed. An internal 8 ms de-glitch circuit for the overcurrent protection is used when entering fault conditions. Over-temperature condition doesn't have de-glitch time, the  $\overline{FLT}$  signal will be asserted immediately. The RCP circuit won't trigger  $\overline{FLT}$  signal.

## 8.9 Over-temperature protection

If the device temperature exceeds 140 °C when EN is set HIGH, the over-temperature protection (OTP) circuit will disable the Power MOSFET and indicate a fault condition by setting the FLT pin LOW. Any transition on the EN pin will have no effect. Once the device temperature decreases to below 115 °C the device will return to the defined state.

In the overcurrent limiting condition, the increased power dissipation on the device will result the OTP, especially in the output-short-to-GND error.

## 9. Application diagram



A 0.1  $\mu$ F ceramic capacitor ( $C_{INT}$ ) is required for local decoupling. Higher capacitor values  $C_{INT}$  further reduce the voltage drop at the input. When driving inductive loads, a larger capacitance  $C_{INT}$  prevents voltage spikes from exceeding absolute maximum voltage of VIN. The CBUS capacitor should be placed as closer as possible to VBUS pin.

The recommended  $C_b$  is 1 nF with at least 16 V voltage tolerance.

The external Schottky diode is optional, NX5P3363 works well without it. To improve the lowest VBUS voltage during fast role swap, it is recommended to add a lower forward voltage diode, for example  $V_F = 0.3$  V.

**Fig 4. Application diagram**

## 10. Limiting values

**Table 6. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol                 | Parameter                            | Conditions                                                   | Min | Max  | Unit |
|------------------------|--------------------------------------|--------------------------------------------------------------|-----|------|------|
| V <sub>I</sub>         | input voltage                        | V <sub>BUS</sub>                                             | [1] | -0.5 | +29  |
|                        |                                      | V <sub>IN</sub> ; V <sub>C</sub> ; I <sub>LIM</sub> ; EN; FO | [1] | -0.5 | +6   |
|                        |                                      | CAP                                                          | [1] | -0.5 | +12  |
|                        | peak voltage tolerance               | V <sub>BUS</sub> ; 20 $\mu$ s pulse width, 1s interval       | [1] | -0.5 | +34  |
| V <sub>O</sub>         | output voltage                       | $\overline{V_O}$                                             | [1] | -0.5 | +6   |
| I <sub>IK</sub>        | input clamping current               | input EN: V <sub>I(EN)</sub> < -0.5 V                        | -50 | -    | mA   |
| I <sub>I(source)</sub> | input source current                 | input I <sub>LIM</sub>                                       | -   | 1    | mA   |
| I <sub>SK</sub>        | switch clamping current              | input V <sub>IN</sub> : V <sub>I(VIN)</sub> < -0.5 V         | -50 | -    | mA   |
|                        |                                      | output V <sub>O</sub> : V <sub>O(VBUS)</sub> < -0.5 V        | -50 | -    | mA   |
| I <sub>sw</sub>        | Main Power switch continuous current | V <sub>sw</sub> > -0.5 V                                     | [2] | -    | 3.6  |
| T <sub>j(max)</sub>    | maximum junction temperature         |                                                              | -40 | +125 | °C   |
| T <sub>stg</sub>       | storage temperature                  |                                                              | -65 | +150 | °C   |
| P <sub>tot</sub>       | total power dissipation              |                                                              | [3] | -    | 1.7  |

[1] The minimum input voltage rating may be exceeded if the input current rating is observed.

[2] Internally limited.

[3] The (absolute) maximum power dissipation depends on the junction temperature T<sub>j</sub>. Higher power dissipation is allowed in conjunction with lower ambient temperatures. The conditions to determine the specified values are T<sub>amb</sub> = 25 °C and the use of a two layer PCB.

## 11. Recommended operating conditions

Table 7. Recommended operating conditions

| Symbol               | Parameter                           | Conditions                          | Min  | Max | Unit |
|----------------------|-------------------------------------|-------------------------------------|------|-----|------|
| V <sub>I</sub>       | input voltage                       | VIN                                 | 4.0  | 5.5 | V    |
|                      |                                     | EN; FO                              | 0    | 5.5 | V    |
|                      |                                     | V <sub>BUS</sub> (OFF state)        | 0    | 23  | V    |
| V <sub>O</sub>       | Output voltage                      | V <sub>BUS</sub> ; $\overline{FLT}$ | 0    | 5   | V    |
| I <sub>SW</sub>      | switch current                      | T <sub>amb</sub> = -40 °C to +85 °C | 0    | 3   | A    |
| I <sub>O(sink)</sub> | output sink current                 | $\overline{FLT}$                    | 0    | 10  | mA   |
| R <sub>ILIM</sub>    | current limit resistance            | ILIM pin to GND                     | 14.3 | 140 | kΩ   |
| C <sub>Bus</sub>     | V <sub>BUS</sub> output capacitance | V <sub>BUS</sub> to GND             | 10   | 100 | μF   |
| T <sub>amb</sub>     | ambient temperature                 |                                     | -40  | +85 | °C   |

## 12. Thermal characteristics

Table 8. Thermal characteristics

| Symbol               | Parameter                                   | Conditions | Typ      | Unit |
|----------------------|---------------------------------------------|------------|----------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient |            | [1] 58.4 | K/W  |

[1] R<sub>th(j-a)</sub> is dependent upon board layout. To minimize R<sub>th(j-a)</sub>, ensure all pins have a solid connection to larger copper layer areas. In multi-layer PCBs, the second layer should be used to create a large heat spreader area below the device. Avoid using solder-stop varnish under the device.

## 13. Static characteristics

**Table 9. Static characteristics**

At recommended operating conditions;  $V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; Voltages are referenced to GND (ground = 0 V). See [Figure 9](#)

| Symbol          | Parameter                                | Conditions                                                                                         | Min | Typ <sup>[1]</sup> | Max | Unit             |
|-----------------|------------------------------------------|----------------------------------------------------------------------------------------------------|-----|--------------------|-----|------------------|
| $V_{IH}$        | HIGH-level input voltage                 | EN; FO; $V_{I(VIN)} = 4.0 \text{ V}$ to $5.5 \text{ V}$ ;                                          | 1.2 | -                  | -   | V                |
| $V_{IL}$        | LOW-level input voltage                  | EN; FO; $V_{I(VIN)} = 4.0 \text{ V}$ to $5.5 \text{ V}$ ;                                          | -   | -                  | 0.4 | V                |
| $I_I$           | input leakage current                    | EN; FO; $V_{I(VIN)} = 5.0 \text{ V}$ ;                                                             | -   | -                  | 7   | $\mu\text{A}$    |
| $I_{(VIN)}$     | supply current                           | VBUS open; $V_{I(VIN)} = 5.0 \text{ V}$                                                            |     |                    |     |                  |
|                 |                                          | EN = GND (low power mode);                                                                         | -   | 3                  | 55  | $\mu\text{A}$    |
|                 |                                          | $EN = V_{I(VIN)}$ ; $R_{ILIM} = 33 \text{ k}\Omega$                                                | -   | 1.3                | 1.7 | mA               |
|                 |                                          | $EN = V_{I(VIN)}$ ; $R_{ILIM} = 16 \text{ k}\Omega$                                                | -   | 1.35               | 1.7 | mA               |
| $I_{S(OFF)}$    | VBUS OFF-State leakage current           | $V_{I(VIN)} = 5.0 \text{ V}$ ; $V_{I(VBUS)} = 0 \text{ V}$ ; EN = LOW <sup>[2]</sup>               | -5  | -0.1               | -   | $\mu\text{A}$    |
|                 | VIN OFF-state leakage current            | $V_{I(VBUS)} = 5.0 \text{ V}$ ; $V_{I(VIN)} = 0 \text{ V}$ ; EN = LOW <sup>[2]</sup>               | -2  | -0.1               | -   | $\mu\text{A}$    |
|                 |                                          | $V_{I(VBUS)} = 20 \text{ V}$ ; $V_{I(VIN)} = 0 \text{ V}$ ; EN = LOW <sup>[2]</sup>                | -2  | -0.1               | -   | $\mu\text{A}$    |
| $I_{S(ON)}$     | FET-B leakage current in RCP             | $V_{I(VIN)} = 5 \text{ V}$ ; $V_{I(VBUS)} = 20 \text{ V}$ ; EN = 5 V <sup>[2]</sup> <sup>[3]</sup> | -2  | -0.1               | -   | $\mu\text{A}$    |
| $R_{pd}$        | Pull-down resistance                     | EN; FO; $V_{I(VIN)} = 5 \text{ V}$                                                                 | -   | 1                  | -   | $\text{M}\Omega$ |
| $V_{UVLO}$      | under voltage lockout voltage            | VIN pin                                                                                            | -   | 3.6                | 3.8 | V                |
| $V_{hys(UVLO)}$ | under voltage lockout hysteresis voltage |                                                                                                    | -   | 100                | -   | mV               |
| $V_{OL}$        | LOW-level output voltage                 | FLT; $I_O = 4 \text{ mA}$                                                                          | -   | -                  | 0.3 | V                |
| $C_{I(EN)}$     | EN pin                                   |                                                                                                    | -   | 3                  | -   | pF               |
| $C_{I(FO)}$     | FO pin                                   |                                                                                                    | -   | 4                  | -   | pF               |

[1] Typical values are measured at  $T_j = 25 \text{ }^\circ\text{C}$ .

[2] Currents are defined with respect to conventional current flow into the respective terminal. Negative value means the current flows out of the respective terminal of the chip.

[3] Guaranteed by design

### 13.1 Graphs





$V_{I(\text{EN})} = \text{GND}$ ;  $V_{I(\text{VBUS})} = 0 \text{ V}$ ;  $R_{I\text{LIM}} = 14.3 \text{ k}$  (3.3 A)  
 $X = V_{I(\text{VIN})}$  from 2.5 V to 5.5 V;  $Y = -I_{(\text{VBUS})}$

Fig 7. VBUS off state leakage versus temperature



$V_{I(\text{EN})} = \text{GND}$ ;  $V_{I(\text{VIN})} = 0 \text{ V}$ ;  $R_{I\text{LIM}} = 14.3 \text{ k}$  (3.3 A)  
 $X = V_{I(\text{VBUS})}$  from 2.5 V to 5.5 V;  $Y = -I_{(\text{VIN})}$

Fig 8. VIN off state leakage versus temperature



Fig 9. Typical characteristics reference schematic

### 13.2 Thermal shutdown

Table 10. Thermal shutdown

$V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                                                       | Conditions                                     | Min | Typ | Max | Unit |
|------------------|-----------------------------------------------------------------|------------------------------------------------|-----|-----|-----|------|
| $T_{th(ots)}$    | over temperature shutdown threshold temperature                 | $V_{I(VIN)} = 4.0 \text{ V to } 5.5 \text{ V}$ | -   | 140 | -   | °C   |
| $T_{th(otp)hys}$ | hysteresis of over temperature protection threshold temperature | $V_{I(VIN)} = 4.0 \text{ V to } 5.5 \text{ V}$ | -   | 25  | -   | °C   |

### 13.3 ON resistance

**Table 11. ON resistance**

$V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; Voltages are referenced to GND (ground = 0 V). See [Figure 9](#)

| Symbol   | Parameter     | Conditions                                                                           | Min | Typ | Max | Unit             |
|----------|---------------|--------------------------------------------------------------------------------------|-----|-----|-----|------------------|
| $R_{ON}$ | ON resistance | $R_{FETA} + R_{FETB}$ ; $V_{I(VIN)} = 4.0$ to $5.5$ V; see <a href="#">Figure 10</a> |     |     |     |                  |
|          |               | $T_{amb} = 25$ °C                                                                    | -   | 35  | 42  | $\text{m}\Omega$ |
|          |               | $T_{amb} = -40$ °C to $+85$ °C                                                       | -   | -   | 49  | $\text{m}\Omega$ |

### 13.4 ON resistance graphs



$X = T_{amb}$ ,  $Y = R_{on}$ ;  $V_{I(VIN)} = 5.0$  V

**Fig 10. Typical ON resistance versus temperature**

### 13.5 Current limit

**Table 12. Current limit**

$V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; Voltages are referenced to GND (ground = 0 V). See [Figure 9](#)

| Symbol           | Parameter                       | Conditions                                                                                                                                                  | Min  | Typ <sup>[1]</sup> | Max  | Unit |
|------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|------|
| I <sub>OCP</sub> | over current protection current | $V_{I(VIN)} = 4.0 \text{ to } 5.5 \text{ V}$ ; $T_{amb} = -40 \text{ }^{\circ}\text{C}$ to $+85 \text{ }^{\circ}\text{C}$ ; see <a href="#">Figure 11</a> , |      |                    |      |      |
|                  |                                 | $R_{ILIM} = 140 \text{ k}\Omega$                                                                                                                            | 330  | 400                | 465  | mA   |
|                  |                                 | $R_{ILIM} = 97.6 \text{ k}\Omega$                                                                                                                           | 480  | 550                | 625  | mA   |
|                  |                                 | $R_{ILIM} = 51 \text{ k}\Omega$                                                                                                                             | 915  | 1000               | 1107 | mA   |
|                  |                                 | $R_{ILIM} = 30 \text{ k}\Omega$                                                                                                                             | 1505 | 1640               | 1780 | mA   |
|                  |                                 | $R_{ILIM} = 22.1 \text{ k}\Omega$                                                                                                                           | 2024 | 2200               | 2398 | mA   |
|                  |                                 | $R_{ILIM} = 18.2 \text{ k}\Omega$                                                                                                                           | 2450 | 2640               | 2820 | mA   |
|                  |                                 | $R_{ILIM} = 14.3 \text{ k}\Omega$                                                                                                                           | 3100 | 3300               | 3531 | mA   |
|                  |                                 | I <sub>LIM</sub> shorted to VIN                                                                                                                             | 168  | 210                | 273  | mA   |

[1] 1% tolerance resistor is recommended for  $R_{ILIM}$

### 13.6 Current limit graphs



$V_{I(VIN)} = 5.0 \text{ V}$ ;  $X = R_{ILIM}$ ,  $I_{OCP} = 39156R_{ILIM}^{-0.93}$

**Fig 11. Typical over current protection current versus external resistor value  $R_{ILIM}$**

## 14. Dynamic characteristics

**Table 13. Dynamic characteristics**

At recommended operating conditions;  $V_{I(VIN)} = V_{I(EN)}$ ,  $R_{FAULT} = 10 \text{ k}\Omega$  unless otherwise specified; voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                                  | Conditions                                                                                                                                                  | Min | Typ <sup>[1]</sup> | Max | Unit          |
|------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|---------------|
| $t_{TLH}$        | LOW to HIGH output transition time         | $V_{BUS}$ ; $V_{I(VIN)} = 5.0 \text{ V}$ ; $C_L = 10 \text{ uF}$ ; $R_L = 100 \Omega$ ; see <a href="#">Figure 12</a> and <a href="#">Figure 13</a>         |     |                    |     |               |
|                  |                                            | $V_{I(FO)} = \text{GND}$                                                                                                                                    | -   | 1.5                | -   | ms            |
|                  |                                            | $V_{I(FO)} = 5.0 \text{ V}$                                                                                                                                 | -   | 50                 | 100 | $\mu\text{s}$ |
| $t_{THL}$        | HIGH to LOW output transition time         | $V_{OUT}$ ; $C_L = 10 \text{ uF}$ ; $R_L = 100 \Omega$ ; see <a href="#">Figure 12</a> and <a href="#">Figure 13</a>                                        |     |                    |     |               |
|                  |                                            | $V_{I(VIN)} = 5.0 \text{ V}$                                                                                                                                | -   | 2.2                | -   | ms            |
| $t_{en}$         | enable time                                | $EN$ to $V_{OUT}$ ; $C_L = 10 \text{ uF}$ ; $R_L = 100 \Omega$ ; see <a href="#">Figure 14</a> and <a href="#">Figure 15</a>                                |     |                    |     |               |
|                  |                                            | $V_{I(VIN)} = 5.0 \text{ V}$ ; $V_{I(FO)} = \text{GND}$                                                                                                     | -   | 0.75               | -   | ms            |
|                  |                                            | $V_{I(VIN)} = 5.0 \text{ V}$ ; $V_{I(FO)} = 5.0 \text{ V}$                                                                                                  | -   | 60                 | -   | $\mu\text{s}$ |
| $t_{dis}$        | disable time                               | $EN$ to $V_{OUT}$ ; $V_{I(VIN)} = 5.0 \text{ V}$ ; $C_L = 10 \text{ uF}$ ; $R_L = 100 \Omega$ ; see <a href="#">Figure 16</a> and <a href="#">Figure 17</a> | -   | 90                 | -   | $\mu\text{s}$ |
| $t_{on(RCP)}$    | RCP recovery time                          | $V_{I(VIN)} = 5.0 \text{ V}$ ; $EN = \text{HIGH}$ ; From $V_{BUS}$ drops below $V_{IN}$ to FET-B ON; $C_L = 10 \text{ uF}$                                  | -   | 15                 | 50  | $\mu\text{s}$ |
| $t_{dis(RCP)}$   | RCP turn off time                          | FET-B RCP turn OFF time                                                                                                                                     | [2] | -                  | 0.3 | -             |
| $t_{degl}$       | de-glitch time                             | FLT in OCP; $V_{I(VIN)} = 5 \text{ V}$ ; see <a href="#">Figure 20</a> to <a href="#">Figure 21</a>                                                         | -   | 8                  | -   | ms            |
| $t_{short(OCP)}$ | OCP short circuit protection response time | $V_{I(VIN)} = 5.0 \text{ V}$ ; $C_{BUS} = 10 \text{ uF}$ ; Measure current at $V_{BUS}$ side                                                                | -   | 5                  | -   | $\mu\text{s}$ |

[1] Typical values are measured at  $T_j = 25 \text{ }^\circ\text{C}$ .

[2] Guaranteed by design

### 14.1 Waveform and test circuits



Measurement points are given in [Table 14](#).

Logic level:  $V_{OH}$  is the typical output voltage that occurs with the output load.

**Fig 12. Switching times and rise and fall times**

Table 14. Measurement points

| Supply voltage | EN Input               | Output              |                     |
|----------------|------------------------|---------------------|---------------------|
| $V_{I(VIN)}$   | $V_M$                  | $V_X$               | $V_Y$               |
| 5.0 V          | $0.5 \times V_{I(EN)}$ | $0.9 \times V_{OH}$ | $0.1 \times V_{OH}$ |



Test data is given in [Table 15](#).

Definitions test circuit:

$R_L$  = Load resistance.

$C_L$  = Load capacitance including jig and probe capacitance.

$V_{EXT}$  = External voltage for measuring switching times.

Fig 13. Test circuit for measuring switching times

Table 15. Test data

| Supply voltage | EN Input          | Load       |              |
|----------------|-------------------|------------|--------------|
| $V_{EXT}$      | $V_{I(EN)}$       | $C_L$      | $R_L$        |
| 5.0 V          | 0 to $V_{I(VIN)}$ | 10 $\mu$ F | 100 $\Omega$ |



$V_{I(VIN)} = 5$  V;  $R_L = 5$   $\Omega$ ;  $C_L = 10$   $\mu$ F;  $R_{ILIM} = 33$  k $\Omega$  (1.5 A)

Fig 14. Typical 10  $\mu$ F enable time versus inrush current

$V_{I(VIN)} = 5$  V;  $R_L = 5$   $\Omega$ ;  $C_L = 100$   $\mu$ F;  $R_{ILIM} = 33$  k $\Omega$  (1.5 A)

Fig 15. Typical 100  $\mu$ F enable time versus inrush current



$V_I(VIN) = 5 \text{ V}$ ;  $R_L = 5 \Omega$ ;  $C_L = 10 \mu\text{F}$ ;  $R_{ILIM} = 33 \text{ k}\Omega$  (1.5 A)

Fig 16. Typical 10  $\mu\text{F}$  disable time



$V_I(VIN) = 5 \text{ V}$ ;  $R_L = 5 \Omega$ ;  $C_L = 100 \mu\text{F}$ ;  $R_{ILIM} = 33 \text{ k}\Omega$  (1.5 A)

Fig 17. Typical 100  $\mu\text{F}$  disable time



$V_I(VIN) = 5 \text{ V}$ ;  $R_{ILIM} = 33 \text{ k}\Omega$

Fig 18. Reverse-current protection response



$V_I(VIN) = 5 \text{ V}$ ;  $R_{ILIM} = 33 \text{ k}\Omega$

Fig 19. Reverse-current protection recovery



## 15. Package outline



DIMENSIONS (mm are the original dimensions)

| UNIT |      | A     | A <sub>1</sub> | A <sub>2</sub> | b    | D    | E    | e   | e <sub>1</sub> | e <sub>2</sub> | v    | w     | y    |
|------|------|-------|----------------|----------------|------|------|------|-----|----------------|----------------|------|-------|------|
| mm   | MAX. | 0.595 | 0.26           | 0.350          | 0.35 | 2.23 | 2.23 |     |                |                |      |       |      |
|      | NOM. | 0.555 | 0.23           | 0.325          | 0.32 | 2.20 | 2.20 | 0.5 | 1.5            | 1.5            | 0.05 | 0.015 | 0.03 |
|      | MIN. | 0.515 | 0.20           | 0.300          | 0.29 | 2.17 | 2.17 |     |                |                |      |       |      |

NOTE: Backside coating 25 µm

Fig 22. Package outline SOT1394-3 (WLCSP16)

## 16. Abbreviations

**Table 16. Abbreviations**

| Acronym | Description                  |
|---------|------------------------------|
| ESD     | ElectroStatic Discharge      |
| CDM     | Charged Device Model         |
| HBM     | Human Body Model             |
| USB     | Universal Serial Bus         |
| VOIP    | Voice over Internet Protocol |

## 17. Revision history

**Table 17. Revision history**

| Document ID    | Release date                                                                                    | Data sheet status  | Change notice | Supersedes   |
|----------------|-------------------------------------------------------------------------------------------------|--------------------|---------------|--------------|
| NX5P3363 v.1.1 | 20190607                                                                                        | Product data sheet | -             | NX5P3363 v.1 |
| Modifications: | • <a href="#">Table 6 "Limiting values"</a> , V <sub>i</sub> : Created separate row for pin CAP |                    |               |              |
| NX5P3363 v.1   | 20170904                                                                                        | Product data sheet | -             | -            |

## 18. Legal information

### 18.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <http://www.nxp.com>.

### 18.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet** — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 18.3 Disclaimers

**Limited warranty and liability** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <http://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 19. Contact information

For more information, please visit: <http://www.nxp.com>

For sales office addresses, please send an email to: [salesaddresses@nxp.com](mailto:salesaddresses@nxp.com)

## 20. Contents

|           |                                                |           |             |                            |           |
|-----------|------------------------------------------------|-----------|-------------|----------------------------|-----------|
| <b>1</b>  | <b>General description</b>                     | <b>1</b>  | <b>18.3</b> | Disclaimers                | 24        |
| <b>2</b>  | <b>Features and benefits</b>                   | <b>1</b>  | <b>18.4</b> | Trademarks                 | 25        |
| <b>3</b>  | <b>Applications</b>                            | <b>2</b>  | <b>19</b>   | <b>Contact information</b> | <b>25</b> |
| <b>4</b>  | <b>Ordering information</b>                    | <b>2</b>  | <b>20</b>   | <b>Contents</b>            | <b>26</b> |
| 4.1       | Ordering options                               | 2         |             |                            |           |
| <b>5</b>  | <b>Marking</b>                                 | <b>2</b>  |             |                            |           |
| <b>6</b>  | <b>Functional diagram</b>                      | <b>3</b>  |             |                            |           |
| <b>7</b>  | <b>Pinning information</b>                     | <b>4</b>  |             |                            |           |
| 7.1       | Pinning                                        | 4         |             |                            |           |
| 7.2       | Pin description                                | 4         |             |                            |           |
| <b>8</b>  | <b>Functional description</b>                  | <b>5</b>  |             |                            |           |
| 8.1       | EN input                                       | 5         |             |                            |           |
| 8.2       | Fast recovery Reverse-Current Protection (RCP) | 5         |             |                            |           |
| 8.3       | VBUS Hot Plug in Reverse Current Protection    | 6         |             |                            |           |
| 8.4       | Fast Turn ON                                   | 6         |             |                            |           |
| 8.5       | Under-voltage lock-out                         | 6         |             |                            |           |
| 8.6       | ILIM                                           | 6         |             |                            |           |
| 8.7       | Main Power FET Overcurrent protection (OCP)    | 7         |             |                            |           |
| 8.7.1     | Overcurrent at start-up                        | 7         |             |                            |           |
| 8.7.2     | Overcurrent when enabled                       | 7         |             |                            |           |
| 8.7.3     | Short circuit when enabled                     | 7         |             |                            |           |
| 8.8       | FLT output                                     | 7         |             |                            |           |
| 8.9       | Over-temperature protection                    | 8         |             |                            |           |
| <b>9</b>  | <b>Application diagram</b>                     | <b>9</b>  |             |                            |           |
| <b>10</b> | <b>Limiting values</b>                         | <b>10</b> |             |                            |           |
| <b>11</b> | <b>Recommended operating conditions</b>        | <b>10</b> |             |                            |           |
| <b>12</b> | <b>Thermal characteristics</b>                 | <b>10</b> |             |                            |           |
| <b>13</b> | <b>Static characteristics</b>                  | <b>12</b> |             |                            |           |
| 13.1      | Graphs                                         | 13        |             |                            |           |
| 13.2      | Thermal shutdown                               | 15        |             |                            |           |
| 13.3      | ON resistance                                  | 16        |             |                            |           |
| 13.4      | ON resistance graphs                           | 16        |             |                            |           |
| 13.5      | Current limit                                  | 17        |             |                            |           |
| 13.6      | Current limit graphs                           | 17        |             |                            |           |
| <b>14</b> | <b>Dynamic characteristics</b>                 | <b>18</b> |             |                            |           |
| 14.1      | Waveform and test circuits                     | 18        |             |                            |           |
| <b>15</b> | <b>Package outline</b>                         | <b>22</b> |             |                            |           |
| <b>16</b> | <b>Abbreviations</b>                           | <b>23</b> |             |                            |           |
| <b>17</b> | <b>Revision history</b>                        | <b>23</b> |             |                            |           |
| <b>18</b> | <b>Legal information</b>                       | <b>24</b> |             |                            |           |
| 18.1      | Data sheet status                              | 24        |             |                            |           |
| 18.2      | Definitions                                    | 24        |             |                            |           |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.