### 3.3V/5V 1 GHz Differential PECL/ECL Receiver/Buffer ### **Features** - Maximum Frequency >1.0 GHz - · 3.3V and 5V Power Supply Options - · 250 ps Typical Propagation Delay - · High Bandwidth Output Transitions - Internal 75 kΩ Input Pull-Down Resistors - 100k PECL/ECL Compatible - · Open Input Default State - Industrial Temperature Range: -40°C to +85°C - Available in an Ultra-Small 8-Pin 2 mm x 2 mm VDFN Package ### **Package Type** ### **General Description** The SY89206V is a differential PECL/ECL receiver/buffer in a space-saving (2 mm x 2 mm) VDFN package. The device is functionally equivalent to the SY100EL16V, but features a 70% smaller footprint. The SY89206V provides a VBB output for either single-ended use or as a DC bias for AC-coupling to the device. The VBB pin should be used only as a bias for the SY89206V as its current sink/source capability is limited. Whenever used, the VBB pin should be bypassed with a 0.01 $\mu F$ capacitor to VCC. Under open input conditions (pulled to VEE), internal input clamps will force the Q output LOW. ### **Block Diagram** ### 1.0 ELECTRICAL CHARACTERISTICS ### **Absolute Maximum Ratings †** | PECL Power Supply Voltage (V <sub>CC</sub> ) (Note 1) | +8V | |-------------------------------------------------------|-----| | NECL Power Supply Voltage (V <sub>EE</sub> ) (Note 2) | | | PECL Mode Input Voltage (V <sub>IN</sub> ) (Note 3) | | | NECL Mode Input Voltage (V <sub>IN</sub> ) (Note 4) | | | Continuous Output Current (I <sub>OUT</sub> ) | | | Surge Output Current (I <sub>OUT</sub> ) | | **† Notice:** Stresses above those listed under "Absolute Maximum ratings" may cause permanent damage to the device. Exposure to maximum rating conditions for extended periods may affect device reliability. Note 1: $V_{EE} = 0V$ . **2:** $V_{CC} = 0V$ . 3: $V_{EE} = 0V, V_{IN} \le V_{CC}$ . **4:** $V_{CC} = 0V, V_{IN} \ge V_{EE}$ . 5: Mil Std. 883 Human Body Model, all pins ### DC ELECTRICAL CHARACTERISTICS (Note 1) **Electrical Characteristics:** $V_{CC} = 3.0V$ to 5.5V; $V_{EE} = 0V$ or $V_{EE} = -5.5V$ to -3.0V; $V_{CC} = 0V$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise stated. | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | |------------------------------------------|--------------------|-------------------------|------|-------------------------|-------|------------| | Power Supply Current | I <sub>EE</sub> | _ | 21 | 26 | mA | _ | | Output High Voltage (Note 2) | V <sub>OH</sub> | V <sub>CC</sub> - 1.085 | _ | V <sub>CC</sub> - 0.88 | V | _ | | Output Low Voltage (Note 2) | $V_{OL}$ | V <sub>CC</sub> - 1.830 | _ | V <sub>CC</sub> - 1.555 | V | _ | | Input High Voltage (Single-Ended) | $V_{IH}$ | V <sub>CC</sub> - 1.165 | _ | V <sub>CC</sub> - 0.880 | V | _ | | Input Low Voltage (Single-Ended) | $V_{IL}$ | V <sub>CC</sub> - 1.810 | _ | V <sub>CC</sub> - 1.475 | V | _ | | Output Reference Voltage V <sub>BB</sub> | | V <sub>CC</sub> - 1.38 | _ | V <sub>CC</sub> - 1.26 | V | _ | | Common Mode Range (Note 3) | V <sub>IHCMR</sub> | V <sub>EE</sub> + 2.0 | _ | V <sub>CC</sub> - 0.4 | V | _ | | Input High Current I <sub>IH</sub> | | _ | _ | 150 | μA | _ | | Input Low Current | I <sub>IL</sub> | 0.5 | _ | _ | μA | _ | - **Note 1:** Devices are designed to meet the DC specifications shown in the above table after thermal equilibration has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained. - 2: Outputs are terminated through a $50\Omega$ resistor to $V_{CC}$ 2.0V. - 3: The CMR range is referenced to the most positive side of the differential input voltage. Normal operation is obtained if the high level falls within the specified range and the peak-to-peak voltage lies between 150 mV and 1V. ### **AC ELECTRICAL CHARACTERISTICS** **Electrical Characteristics:** $V_{CC}$ = 3.3V to 5.5V, $V_{EE}$ = 0V or $V_{EE}$ = -5.5V to -3.0V; $V_{CC}$ = 0V; $T_A$ = -40°C to +85°C, unless otherwise stated. $R_L$ = 50 $\Omega$ to $V_{CC}$ - 2.0V | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | |-----------------------------------------|-------------------------------------|------|------|------|-------|---------------------------| | Maximum Frequency | f <sub>MAX</sub> | 1.0 | | _ | GHz | V <sub>OUT</sub> ≥ 400 mV | | Propagation Delay D to Q (Differential) | t <sub>PLH</sub> , t <sub>PHL</sub> | 125 | 250 | 375 | ps | _ | | Propagation Delay D to Q (Single-Ended) | t <sub>PLH</sub> , t <sub>PHL</sub> | 75 | 250 | 425 | ps | _ | | Duty Cycle Skew (Note 1) | t <sub>SKEW</sub> | _ | 5 | 20 | ps | _ | | Input Swing (Note 2) | V <sub>PP</sub> | 150 | _ | 1000 | mV | _ | | Output Rise/Fall Time Q (20% to 80%) | t <sub>r</sub> /t <sub>f</sub> | 100 | 225 | 350 | ps | _ | **Note 1:** Duty cycle skew is the difference between a t<sub>PLH</sub> and t<sub>PHL</sub> propagation delay through a device. ### **TEMPERATURE SPECIFICATIONS** | Parameters | Symbol | Min. | Тур. | Max. | Units | Conditions | | |----------------------------------|----------------------------------|--------------|-----------|------|-------|--------------------|--| | Temperature Ranges | | | | | | | | | Operating Temperature Range | T <sub>A</sub> | -40 | _ | +85 | °C | _ | | | Storage Temperature Range | T <sub>S</sub> | -65 | _ | +150 | °C | _ | | | Lead Temperature | T <sub>LEAD</sub> | _ | _ | +260 | °C | Soldering, 20 sec. | | | Package Thermal Resistance (DFN) | Package Thermal Resistance (DFN) | | | | | | | | lunction to Ambient | 0 | 93 — Still-A | Still-Air | | | | | | Junction-to-Ambient | $\theta_{JA}$ | _ | 87 | _ | °C/W | 500 lfpm | | | Junction-to-Case | $\theta_{JC}$ | _ | 45 | _ | °C/W | _ | | <sup>2:</sup> Input swing for which AC parameters are ensured. The device has a DC gain of ≈40. ### 2.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 2-1. TABLE 2-1: PIN FUNCTION TABLE | Pin<br>Number | Pin Name | Туре | Description | |---------------|--------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2, 3 | D, /D | 100K ECL Input | Differential PECL/ECL Input: The signal inputs include internal 75 kΩ pull-down resistors. If inputs are left open, Q output will default to LOW. See <b>Section 3.0 "Input Interface Application"</b> for single-ended inputs. | | 7, 6 | Q, /Q | 100K ECL Output | Differential PECL/ECL Output: Q output defaults to LOW if D inputs left open. See <b>Section 4.0 "Termination Recommendations"</b> for recommendations on terminations. | | 8 | VCC | Positive Power<br>Supply | Positive Power Supply: Bypass with 0.1 μF//0.01 μF low ESR capacitors. | | 5 | VEE<br>Exposed Pad | Negative Power<br>Supply | Negative Power Supply: VEE and exposed pad must be tied to most negative supply. For PECL/LVPECL connect to ground. | | 4 | VBB | Reference Voltage<br>Output | Bias Voltage: V <sub>CC</sub> - 1.32V. Used as reference voltage when AC coupling to the D, /D inputs. Max sink/source is ±0.5 mA. | | 1 | NC | _ | No connection. | ### 3.0 INPUT INTERFACE APPLICATION FIGURE 3-1: Single-Ended LVPECL Input (Terminating Unused Input). ### 4.0 TERMINATION RECOMMENDATIONS FIGURE 4-1: Parallel Thevenin-Equivalent Termination. FIGURE 4-2: Three Resistor Y -Termination. FIGURE 4-3: Terminating Unused I/O. ### 5.0 PACKAGING INFORMATION ### 5.1 Package Marking Information 8-Lead VDFN\* ▼ XXX NNN Example <del>20</del>6 160 **Legend:** XX...X Product code or customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code Pb-free JEDEC® designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator This package is Pb-free. The Pb-free JEDEC designator ((e3)) can be found on the outer packaging for this package. •, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark). **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo. Underbar (\_) and/or Overbar (\_) symbol may not be to scale. ## 8-Lead Very Thin Plastic Dual Flat, No Lead Package (6XW) - 2x2x1.0 mm Body [VDFN] With 1.20x0.6 mm Exposed Pad For the most current package drawings, please see the Microchip Packaging Specification located at Note: http://www.microchip.com/packaging D В Ν (DATUM A) -(DATUM B) -NOTE1 -0.10 C ○ 0.10 C **TOP VIEW** 0.10 C - (A3) 0.08 C **SEATING PLANE** SIDE VIEW ⊕ 0.10M C A B NOTE 1 ♦ 0.10M C A B E2 (K) L Ν 8X b е 0.10M C A B 0.05M C **BOTTOM VIEW** Microchip Technology Drawing C04-00637 Rev B Sheet 1 of 2 # 8-Lead Very Thin Plastic Dual Flat, No Lead Package (6XW) - 2x2x1.0 mm Body [VDFN] With 1.20x0.6 mm Exposed Pad **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | N | IILLIMETER: | S | |-------------------------|--------|----------|-------------|------| | Dimension | Limits | MIN | NOM | MAX | | Number of Terminals | N | | 8 | | | Pitch | е | | 0.50 BSC | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Terminal Thickness | A3 | 0.20 REF | | | | Overall Length | D | 2.00 BSC | | | | Exposed Pad Length | D2 | 1.10 | 1.20 | 1.30 | | Overall Width | Е | 2.00 BSC | | | | Exposed Pad Width | E2 | 0.50 | 0.60 | 0.70 | | Terminal Width | b | 0.20 | 0.25 | 0.30 | | Terminal Length | L | 0.30 | 0.35 | 0.40 | | Terminal-to-Exposed-Pad | K | 0.35 REF | | | #### Notes: - 1. Pin 1 visual index feature may vary but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-00637 Rev B Sheet 2 of 2 # 8-Lead Very Thin Plastic Dual Flat, No Lead Package (6XW) - 2x2x1.0 mm Body [VDFN] With 1.20x0.6 mm Exposed Pad **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | N | /ILLIMETER | S | | |--------------------------------|-----|------------|-----|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | E | | | | | Optional Center Pad Width | X2 | 1. | | | | Optional Center Pad Length | Y2 | | | 0.70 | | Contact Pad Spacing | С | | | | | Contact Pad Width (X8) | X1 | | | 0.30 | | Contact Pad Length (X8) | Y1 | | | 0.80 | | Contact Pad to Center Pad (X8) | G1 | 0.20 | | | ### Notes: - Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 2. For best soldering results, please refer to current industry standard IPC-7093 Microchip Technology Drawing C04-02637 Rev. B ### APPENDIX A: REVISION HISTORY ### Revision A (June 2019) - Converted Micrel document SY89206V to Microchip data sheet DS20006210A. - · Minor text changes throughout. - · Removed all reference to the EOL SY89216V. - Updated DC and AC parameter tables in the 1.0 "Electrical Characteristics" section. ### **Revision B (August 2019)** Updated minimum value for Common Mode Range in DC Electrical Characteristics (Note 1). ### Revision C (July 2025) • Updated the package outline drawing and changed all instances of DFN to VDFN. NOTES: ### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office. | PART NO. Device | X<br>Voltage<br>Option | X<br> <br>Package | X<br> <br>Temperature<br>Range | -XX<br>Special<br>Processing | a) SY892 | <b>es:</b><br>206VMG-T | |------------------------|------------------------|-------------------|--------------------------------|------------------------------|----------|------------------------------------| | Device: | SY89206 | 6: 1 GHz Diffe | erential PECL/ECL | Receiver/Buffer | | | | Voltage Option: | V = | : 3.3V, 5V | | | Note 1: | Tape and catalog pused for | | Package: | M = | = 8-Lead VDF | N | | | the device<br>Sales Of<br>Tape and | | Temperature<br>Range: | G = | = -40°C to +8 | 5°C (NiPdAu Pb-F | ree) | | • | | Special<br>Processing: | TR = | = 1,000/Reel | | | | | | | | | | | | | TR: 1 GHz Differential PECL/ECL Receiver/Buffer, 3.3V/5V, -40°C to +85°C, 8-Lead VDFN, 1,000/Reel and Reel identifier only appears in the g part number description. This identifier is or ordering purposes and is not printed on vice package. Check with your Microchip Office for package availability with the and Reel option. NOTES: ### **Microchip Information** ### **Trademarks** The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at <a href="https://www.microchip.com/en-us/about/legalinformation/microchip-trademarks">https://www.microchip.com/en-us/about/legalinformation/microchip-trademarks</a>. ISBN: 979-8-3371-1646-4 ### **Legal Notice** This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at www.microchip.com/en-us/support/design-help/client-support-services. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. ### Microchip Devices Code Protection Feature Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions. - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.