### PI3PCIE3215 # 3.3V, PCI Express® 3.0, 1-Lane, 2:1 Mux/DeMux Switch w/ Single Enable #### **Features** → 2 Differential Channel, 2:1 Mux/DeMux → PCI Express<sup>®</sup> 3.0 performance, 8.0Gbps → Bi-directional operation → Low Bit-to-Bit Skew, 10ps max → Low channel-to-channel skew: 20ps max → Low insertion loss: -1.8dB @4GHz (8.0Gbps) → Return loss: -14dB @4GHz (8.0Gbps) → Low Crosstalk: -35dB@4GHz (8.0Gbps) → Low Off Isolation: -21dB@4GHz (8.0Gbps) → V<sub>DD</sub> Operating Range: 3.3V ± 10% → ESD Tolerance: 1kV HBM → Packaging (Pb-free & Green): □ – 20-contact TQFN (2.5 × 4.5mm) ### **Description** Pericom Semiconductor's PI3PCIE3215 is a 4 to 2 differential, bi-directional channel multiplexer/demultiplexer switch. Due to its low bit-to-bit skew, high channel-to-channel noise isolation and bandwidth, this product is ideal for PCI Express\* 3.0 signal switching at 8.0Gbps. ### **Application** Switch a PCI Express 3.0 lane output between two PCI Express lane inputs ### **Block Diagram** #### **Truth Table** | Function | SEL | |-------------|-----| | xIy to xOay | L | | xIy to xOby | Н | ### Pin Description (Top-side view) 12-0193 1 www.pericom.com P-0.1 05/16/12 ### PI3PCIE3215 3.3V, PCI Express<sup>®</sup> 3.0, 1-Lane, 2:1 Mux/DeMux Switch w/ Single Enable | Pin Number | Pin Name | Туре | Description | |---------------------------|-------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 3 | AI+<br>AI- | Differential input | Differential input pair from PCIE signal source. Signal is passed through to the AOa+, AOa- pin respectively when SEL=0. Signal is passed through to the AOb+, AOb- pin respectively when SEL = 1. | | 18<br>17 | AOa+<br>AOa- | Differential pass-through input | Differential analog pass-through output. Signal from AI+ and AI- is passed through AOa+ and AOa- respectively when SEL=0. | | 4 5 | AOb+<br>AOb- | Differential pass-through input | Differential analog pass-through output. Signal from AI+ and AI- is passed through AOa+ and AOa- respectively when SEL=1. | | 6<br>7 | BI+<br>BI- | Differential input | Differential input pair from PCIE signal source. Signal is passed through to the BOa+, BOa- pin respectively when SEL=0. Signal is passed through to the BOb+, BOb- pin respectively when SEL = 1. | | 14<br>13 | BOa+<br>BOa- | Differential pass-through input | Differential analog pass-through output. Signal from BI+ and BI- is passed through BOa+ and BOa- respectively when SEL=0. | | 8<br>9 | BOb+<br>BOb- | Differential pass-through input | Differential analog pass-through output. Signal from BI+ and BI- is passed through BOb+ and BOb- respectively when SEL=1. | | 1, 10, 15<br>(center pad) | GND | Ground input | Ground | | 19 | PD | Input | Power Down. When PD = '1', all paths are switched off and supply current is very low. PD = '0' for normal operation. | | 12 | SEL | Input | SEL controls the mux through a flow-through latch. | | 11, 16, 20 | $V_{\mathrm{DD}}$ | Power supply | Power, 3.3V ±10% | ### **Maximum Ratings** (Above which useful life may be impaired. For user guidelines, not tested.) | 65°C to +150°C | |----------------| | 0.5V to +4.6V | | 0.5V to 1.5V | | 120mA | | 0.5W | | 0.5V to 4.6V | | | Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **Recommended Operating Conditions** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------|---------------------------------------------------|---------------------------------------|-----|------|-----|---------| | $V_{\mathrm{DD}}$ | 3.3V Power Supply | | 3.0 | 3.3 | 3.6 | V | | $I_{\mathrm{DD}}$ | Total current from V <sub>DD</sub> 3.3V supply | $SEL = OV \text{ or } V_{DD}, PD = 0$ | | 0.13 | 1 | mA | | $I_{\mathrm{DD\_PD}}$ | Power down current | PD = 1 | | 20 | 40 | μΑ | | T <sub>CASE</sub> | Case temperature range for operation within spec. | | -40 | | 85 | Celsius | ## DC Electrical Characteristics $(T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, V_{DD} = 3.3\text{V} \pm 10\%)$ | Parameter | Description | <b>Test Conditions</b> | Min | Typ <sup>(1)</sup> | Max | Units | |------------------|-----------------------------------------|---------------------------------------------------------------------|-----|--------------------|-----|-------| | V <sub>IH</sub> | Input high level, SEL, PD input | | 2.0 | | 3.6 | V | | V <sub>IL</sub> | Input Low Level, SEL, PD input | | 0 | | 0.8 | V | | I <sub>IN</sub> | Input Leakage Current,<br>SEL, PD input | Measured with input at VIH-SEL max and VIL-SEL min | -10 | | 10 | uA | | $I_{IH}$ | Input High Current,<br>xI, xO | $V_{\mathrm{DD}} = \mathrm{Max}, V_{\mathrm{IN}} = 1.5 \mathrm{V}$ | -10 | | 10 | uA | | $I_{IL}$ | Input Low Current,<br>xI, xO | $V_{DD} = Max, V_{IN} = 0V$ | -10 | | 10 | uA | | I <sub>IH</sub> | Input High Current,<br>SEL, PD | $V_{DD} = Max, V_{IN} = V_{DD}$ | -5 | | 5 | uA | | $I_{IL}$ | Input Low Current,<br>SEL, PD | $V_{DD} = Max, V_{IN} = 0V$ | -5 | | 5 | uA | | I <sub>OZH</sub> | HighZ High Current<br>xOa, xOb | $V_{\mathrm{DD}} = \mathrm{Max}, V_{\mathrm{IN}} = 1.5 \mathrm{V}$ | -10 | | 10 | uA | | I <sub>OZL</sub> | HighZ Low Current<br>xOa, xOb | $V_{DD} = Max, V_{IN} = 0V$ | -10 | | 10 | uA | #### Note: <sup>1.</sup> Typical values are at $V_{DD}$ = 3.3V, $T_A$ = 25°C ambient and maximum loading. ### PI3PCIE3215 3.3V, PCI Express® 3.0, 1-Lane, 2:1 Mux/DeMux Switch w/ Single Enable ### Dynamic Electrical Characteristics for xI+/-, xOy+/- | Parameter | Description | <b>Test Conditions</b> | Min. | Typ.(1) | Max. | Units | |---------------------|-----------------------------|------------------------|------|---------|------|-------| | | | f=1.2GHz | | -0.8 | | | | | | f=2.5GHz | | -1.0 | | | | DDIL | Differential Insertion Loss | f=4.0GHz | | -1.8 | | | | | | f=5.0GHz | | -2.3 | | | | | | f=7.5GHz | | -2.8 | | | | DDIL <sub>OFF</sub> | Differential Off Isolation | f= 0 to 4.0GHz | | -23 | | dB | | | | f= 0 to 2.8GHz | | -30 | | ав | | DDRL | Differential Return Loss | f= 2.8 to 5.0GHz | | -9.1 | | | | | | f= 5.0 to 8.0GHz | | -5.9 | | | | | | f= 0 to 2.8GHz | | -37 | | | | DDNEXT | Near End Crosstalk | f= 2.8 to 5.0GHz | | -35 | | | | | | f= 5.0 to 8.0GHz | | -32 | | | | BW | Bandwidth -3dB | | | 8.1 | | GHz | ### **Switching Characteristics** | Parameter | Description | <b>Test Conditions</b> | Min. | Тур. | Max. | Units | |---------------------------------------------------------------|----------------------------------------------|-----------------------------|------|------|------|-------| | $t_{PZH}$ , $t_{PZI}$ Line Enable Time - SEL to xI+/-, xOv+/- | | See "Test Circuit for | | 25 | 30 | ns | | | | Electrical Characteristics" | | 25 | | | | L. D. H. T. CEL. L./ O./ | | See "Test Circuit for | | _ | 25 | | | $t_{PHZ}$ , $t_{PLZ}$ Line Disable Time - SEL to | Line Disable Time - SEL to xI+/-, xOy+/- | Electrical Characteristics" | | 5 | 25 | ns | | | Bit-to-bit skew within the same differential | See "Test Circuit for | | 5 | 10 | | | t <sub>b-b</sub> pair | | Electrical Characteristics" | | 3 | 10 | ps | | t <sub>ch-ch</sub> | Channel-to-channel skew | See "Test Circuit for | | 10 | 20 | ps | | | | Electrical Characteristics" | | 10 | | | 5.0 Gbps RX signal eye without PI3PCIE3215 5.0 Gbps RX signal eye with PI3PCIE3215 8.0 Gbps RX signal eye without PI3PCIE3215 8.0 Gbps RX signal eye with PI3PCIE3215 ### 2:1 Mux/DeMux Switch w/ Single Enable Continuous Single Hold Restart #### **Differential Insertion Loss** ### **Differential Return Loss** #### **Differential Off Isolation** #### **Differential Crosstalk** ### Test Circuit for Electrical Characteristics<sup>(1-5)</sup> #### Notes: - 1. $C_L = Load$ capacitance: includes jig and probe capacitance. - 2. $R_T$ = Termination resistance: should be equal to $Z_{OUT}$ of the Pulse Generator - 3. Output 1 is for an output with internal conditions such that the output is low except when disabled by the output control. output 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - 4. All input impulses are supplied by generators having the following characteristics: $PRR \le MHz$ , $Z_O = 50\Omega$ , $t_R \le 2.5 ns$ , $t_F \le 2.5 ns$ . - 5. The outputs are measured one at a time with one transition per measurement. ### **Switch Positions** | Test | Switch | |--------------------------------------|--------| | $t_{\mathrm{PLZ}}, t_{\mathrm{PZL}}$ | 3.0V | | t <sub>PHZ</sub> , t <sub>PZH</sub> | GND | | Prop Delay | Open | ### **Switching Waveforms** ### **Voltage Waveforms Enable and Disable Times** **Differential Insertion Loss and Return Test Circuit** **Differential Off Isolation Test Circuit** Differential Near End Xtalk Test Circuit ### **Packaging Information** #### Note: For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php ### **Ordering Information** | Ordering Code | Package Code | Package Description | |----------------|--------------|---------------------------------| | PI3PCIE3215ZBE | ZB | Pb-free & Green, 20-contact QFN | #### Notes: - Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ - "E" denotes Pb-free and Green - Adding an "X" at the end of the ordering code denotes tape and reel packaging