

# R1WV6416R Series

## 64Mb Advanced LPSRAM (4M word x 16bit / 8M word x 8bit)

REJ03C0368-0100 Rev.1.00 2009.05.07

### Description

The R1WV6416R Series is a family of low voltage 64-Mbit static RAMs organized as 4,194,304-word by 16-bit, fabricated by Renesas's high-performance 0.15um CMOS and TFT technologies.

The R1WV6416R Series is suitable for memory applications where a simple interfacing, battery operating and battery backup are the important design objectives.

The R1WV6416R Series is provided in 48-pin thin small outline package [TSOP (I): 12mm x 20mm with pin pitch of 0.5mm], 52-pin micro thin small outline package [µTSOP (II): 10.79mm x 10.49mm with pin pitch of 0.4mm] and 48-ball fine pitch ball grid array [f-BGA] package. It gives the best solution for compaction of mounting area as well as flexibility of wiring pattern of printed circuit boards.

### **Features**

- Single 2.7~3.6V power supply
- Small stand-by current: 8 µA (3.0V, typical)
- No clocks, No refresh
- All inputs and outputs are TTL compatible.
- Easy memory expansion by CS1#, CS2, LB# and UB#
- Common Data I/O
- Three-state outputs: OR-tie Capability
- OE# prevents data contention on the I/O bus

## Ordering Information

| Type No.        | Access time | Package                             |
|-----------------|-------------|-------------------------------------|
| R1WV6416RSA-5S% | 55 ns       | 12mm x 20mm 48-pin plastic TSOP (I) |
| R1WV6416RSA-7S% | 70 ns       | (normal-bend type) (48P3R)          |
| R1WV6416RSD-5S% | 55 ns       | 350 mil 52-pin plastic μ-TSOP (II)  |
| R1WV6416RSD-7S% | 70 ns       | (normal-bend type) (52PTG)          |
| R1WV6416RBG-5S% | 55 ns       | f DCA 0.75mm nitch 40 hall          |
| R1WV6416RBG-7S% | 70 ns       | f-BGA 0.75mm pitch 48-ball          |

% - Temperature version; see table below

| % | Temperature Range |
|---|-------------------|
| R | 0 ~ +70 °C        |
| I | -40 ~ +85 °C      |



## Pin Arrangement



## Pin Description

| Pin name    | Function                  |
|-------------|---------------------------|
| Vcc         | Power supply              |
| Vss         | Ground                    |
| A0 to A21   | Address input (word mode) |
| A-1 to A21  | Address input (byte mode) |
| DQ0 to DQ15 | Data input/output         |
| CS1#        | Chip select 1             |
| CS2         | Chip select 2             |
| WE#         | Write enable              |
| OE#         | Output enable             |
| LB#         | Lower byte enable         |
| UB#         | Upper byte enable         |
| BYTE#       | Byte control mode enable  |
| NC          | Non connection            |

Note: BYTE# pin is supported for 48-pin TSOP (I) and 52-pin  $\mu$ TSOP (II) packages.

## **Block Diagram**



Note: BYTE# pin is supported for 48-pin TSOP (I) and 52-pin  $\mu$ TSOP (II) packages.

## **Operation Table**

| CS1# | CS2 | BYTE# | LB# | UB# | WE# | OE# | DQ0~7  | DQ8~14 | DQ15   | Operation           |
|------|-----|-------|-----|-----|-----|-----|--------|--------|--------|---------------------|
| Н    | Χ   | Χ     | Х   | X   | Х   | Х   | High-Z | High-Z | High-Z | Stand-by            |
| Х    | L   | Х     | Х   | Х   | Х   | Х   | High-Z | High-Z | High-Z | Stand-by            |
| Х    | Х   | Н     | Н   | Н   | Х   | Х   | High-Z | High-Z | High-Z | Stand-by            |
| L    | Н   | Н     | L   | Н   | L   | Х   | Din    | High-Z | High-Z | Write in lower byte |
| L    | Η   | Н     | L   | Η   | Н   | L   | Dout   | High-Z | High-Z | Read in lower byte  |
| L    | Н   | Н     | L   | Н   | Н   | Н   | High-Z | High-Z | High-Z | Output disable      |
| L    | Н   | Н     | Н   | L   | L   | Х   | High-Z | Din    | Din    | Write in upper byte |
| L    | Η   | Н     | Ι   | L   | Н   | L   | High-Z | Dout   | Dout   | Read in upper byte  |
| L    | Н   | Н     | Η   | L   | Н   | Н   | High-Z | High-Z | High-Z | Output disable      |
| L    | Η   | Н     | L   | L   | L   | Χ   | Din    | Din    | Din    | Word write          |
| L    | Η   | Н     | L   | L   | Н   | L   | Dout   | Dout   | Dout   | Word read           |
| L    | Н   | Н     | L   | L   | Н   | Н   | High-Z | High-Z | High-Z | Output disable      |
| L    | Н   | L     | Ĺ   | Ĺ   | L   | Х   | Din    | High-Z | A-1    | Byte write          |
| L    | Н   | L     | L   | L   | Н   | L   | Dout   | High-Z | A-1    | Byte read           |
| L    | Н   | L     | L   | L   | Н   | Н   | High-Z | High-Z | A-1    | Output disable      |

Note1. H:  $V_{IH}$  L: $V_{IL}$  X:  $V_{IH}$  or  $V_{IL}$ 

## **Absolute Maximum Ratings**

| Parameter                                   | Symbol             |        | unit                                        |    |
|---------------------------------------------|--------------------|--------|---------------------------------------------|----|
| Power supply voltage relative to Vss        | Vcc                |        | -0.5 to +4.6                                | V  |
| Terminal voltage on any pin relative to Vss | V <sub>T</sub>     |        | -0.5 <sup>*1</sup> to Vcc+0.3 <sup>*2</sup> | V  |
| Power dissipation                           | P <sub>T</sub>     |        | 0.7                                         | W  |
| On anti-se town and we                      | Topr <sup>*3</sup> | R ver. | 0 to +70                                    | °C |
| Operation temperature                       | ТОРГ               | I ver. | -40 to +85                                  | °C |
| Storage temperature range                   | Tstg               |        | -65 to 150                                  | °C |
| Storage temperature range under bias        | Tbias*3            | R ver. | 0 to +70                                    | °C |
|                                             | iblas              | I ver. | -40 to +85                                  | °C |

Note 1. -2.0V in case of AC (Pulse width ≤30ns)

<sup>2.</sup> BYTE# pin is supported for 48-pin TSOP (I) and 52-pin µTSOP (II) packages.

<sup>3.</sup> When apply BYTE# ="L", please assign LB#=UB#="L".

<sup>2.</sup> Maximum voltage is +4.6V.

<sup>3.</sup> Ambient temperature range depends on R/I-version. Please see table on page 1.

## **Recommended Operating Conditions**

| Parameter                        |        | Symbol   | Min. | Тур. | Max.    | Unit     | Note |
|----------------------------------|--------|----------|------|------|---------|----------|------|
| Supply voltage                   |        | Vcc      | 2.7  | 3.0  | 3.6     | V        |      |
|                                  |        | Vss      | 0    | 0    | 0       | <b>V</b> |      |
| Input high voltage               |        | $V_{IH}$ | 2.4  | -    | Vcc+0.2 | V        |      |
| Input low voltage                |        | $V_{IL}$ | -0.2 | 1    | 0.4     | V        | 1    |
| Ambient temperature range        | R ver. | Ta       | 0    | -    | +70     | °C       | 2    |
| Ambient temperature range I ver. |        | Ia       | -40  | 1    | +85     | °C       | 2    |

Note 1. –2.0V in case of AC (Pulse width ≤ 30ns)

## **DC** Characteristics

| Parameter                 | Symbol           | Min. | Тур.             | Max. | Unit | Test conditions*3                                                                                                                                                                                                           |
|---------------------------|------------------|------|------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input leakage current     |                  | 1    | -                | 1    | μΑ   | Vin = Vss to Vcc                                                                                                                                                                                                            |
| Output leakage current    | I <sub>LO</sub>  | •    | -                | 1    | μΑ   | BYTE# $\geq$ Vcc -0.2V or BYTE# $\leq$ 0.2V<br>CS1# =V <sub>IH</sub> or CS2 =V <sub>IL</sub> or<br>OE# =V <sub>IH</sub> or WE# =V <sub>IL</sub> or<br>LB# = UB# =V <sub>IH</sub> , VI/O =Vss to Vcc                         |
| Average operating current | Icc1             | -    | 45 <sup>*1</sup> | 60   | mA   | Min. cycle, duty =100%, II/O = 0mA<br>BYTE# $\geq$ Vcc -0.2V or BYTE# $\leq$ 0.2V<br>CS1# =V <sub>IL</sub> , CS2 =V <sub>IH</sub> , Others = V <sub>IH</sub> /V <sub>IL</sub>                                               |
|                           | I <sub>CC2</sub> | -    | 5 <sup>*1</sup>  | 10   | mA   | Cycle =1 $\mu$ s, duty =100%, II/O = 0mA<br>BYTE# $\geq$ Vcc -0.2V or BYTE# $\leq$ 0.2V<br>CS1# $\leq$ 0.2V, CS2 $\geq$ V <sub>CC</sub> -0.2V,<br>V <sub>IH</sub> $\geq$ V <sub>CC</sub> -0.2V, V <sub>IL</sub> $\leq$ 0.2V |
| Standby current           | I <sub>SB</sub>  | -    | 0.1*1            | 0.3  | mA   | BYTE# ≥ Vcc -0.2V or BYTE# ≤ 0.2V<br>CS2 =V <sub>IL</sub>                                                                                                                                                                   |
| Standby current           |                  | -    | 8 <sup>*1</sup>  | 24   | μΑ   | ~+25°C                                                                                                                                                                                                                      |
|                           |                  | -    | 14 <sup>*2</sup> | 48   | μА   | BYTE# $\leq$ 0.2V<br>(1) 0V $\leq$ CS2 $\leq$ 0.2V or<br>(2) CS1# $\geq$ V <sub>CC</sub> -0.2V,                                                                                                                             |
|                           | I <sub>SB1</sub> | -    | -                | 100  | μΑ   | $\sim +70^{\circ}\text{C}$ (2) C31# $\geq$ V <sub>CC</sub> -0.2V,<br>CS2 $\geq$ V <sub>CC</sub> -0.2V or<br>(3) LB# = UB# $\geq$ V <sub>CC</sub> -0.2V,                                                                     |
|                           |                  | -    | -                | 160  | μΑ   | ~+85°C                                                                                                                                                                                                                      |
| Output high voltage       | V <sub>OH</sub>  | 2.4  | -                | -    | V    | BYTE# $\geq$ Vcc -0.2V or BYTE# $\leq$ 0.2V $I_{OH} = -0.5$ mA                                                                                                                                                              |
| Output low voltage        | V <sub>OL</sub>  | -    | -                | 0.4  | V    | BYTE# ≥ Vcc -0.2V or BYTE# ≤ 0.2V<br>I <sub>OL</sub> = 2mA                                                                                                                                                                  |

Note 1. Typical parameter indicates the value for the center of distribution at 3.0V ( $Ta=25^{\circ}C$ ), and not 100% tested.

<sup>2.</sup> Ambient temperature range depends on R/I-version. Please see table on page 1.

<sup>2.</sup> Typical parameter indicates the value for the center of distribution at 3.0V ( $Ta=40^{\circ}C$ ), and not 100% tested.

<sup>3.</sup> BYTE# pin is supported for 48-pin TSOP (I) and 52-pin µTSOP (II) packages.

## Capacitance

(Ta = $25^{\circ}$ C, f =1MHz)

| Parameter                  | Symbol           | Min. | Тур. | Max. | Unit | Test conditions      | Note |
|----------------------------|------------------|------|------|------|------|----------------------|------|
| Input capacitance          | C in             | -    | -    | 20   | рF   | Vin =0V              | 1    |
| Input / output capacitance | C <sub>I/O</sub> | -    | -    | 20   | pF   | V <sub>I/O</sub> =0V | 1    |

Note1. This parameter is sampled and not 100% tested.

### **AC Characteristics**

Test Conditions (Vcc =  $2.7V \sim 3.6V$ , Ta =  $0 \sim +70^{\circ}C / -40 \sim +85^{\circ}C^{*1}$ )

- Input pulse levels:  $V_{IL} = 0.4V$ ,  $V_{IH} = 2.4V$
- Input rise and fall time: 5ns
- Input and output timing reference level: 1.4V
- Output load: See figures (Including scope and jig)



Note1. Ambient temperature range depends on R/I-version. Please see table on page 1.

## Read Cycle

| Parameter                          | Symbol            | R1WV64 | 16R**-5S | R1WV64 | 16R**-7S                                                                                                                                                                                                                                                                                                                                                                                                                     | Linit | Note  |
|------------------------------------|-------------------|--------|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|
| Faiailletei                        | Symbol            | Min.   | Max.     | Min.   | Max.  - ns  70 ns  70 ns  70 ns  70 ns  35 ns  - ns  70 ns  - ns | Note  |       |
| Read cycle time                    | t <sub>RC</sub>   | 55     | -        | 70     | ı                                                                                                                                                                                                                                                                                                                                                                                                                            | ns    |       |
| Address access time                | t <sub>AA</sub>   | -      | 55       | -      | 70                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |       |
| Chin coloct access time            | t <sub>ACS1</sub> | -      | 55       | -      | 70                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |       |
| Chip select access time            | t <sub>ACS2</sub> | -      | 55       | -      | 70                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |       |
| Output enable to output valid      | t <sub>OE</sub>   | -      | 25       | -      | 35                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |       |
| Output hold from address change    | tон               | 10     | -        | 10     | ı                                                                                                                                                                                                                                                                                                                                                                                                                            | ns    |       |
| LB#, UB# access time               | t <sub>BA</sub>   | -      | 55       | -      | 70                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |       |
| Chip select to output in low-Z     | t <sub>CLZ1</sub> | 10     | -        | 10     | -                                                                                                                                                                                                                                                                                                                                                                                                                            | ns    | 2,3   |
| Chip select to output in low-2     | t <sub>CLZ2</sub> | 10     | -        | 10     | -                                                                                                                                                                                                                                                                                                                                                                                                                            | ns    | 2,3   |
| LB#, UB# enable to low-Z           | t <sub>BLZ</sub>  | 5      | -        | 5      | -                                                                                                                                                                                                                                                                                                                                                                                                                            | ns    | 2,3   |
| Output enable to output in low-Z   | t <sub>OLZ</sub>  | 5      | -        | 5      | -                                                                                                                                                                                                                                                                                                                                                                                                                            | ns    | 2,3   |
| Chip deselect to output in high-Z  | t <sub>CHZ1</sub> | 0      | 20       | 0      | 25                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    | 1,2,3 |
| Chip deserect to output in high-2  | t <sub>CHZ2</sub> | 0      | 20       | 0      | 25                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    | 1,2,3 |
| LB#, UB# disable to high-Z         | t <sub>BHZ</sub>  | 0      | 20       | 0      | 25                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    | 1,2,3 |
| Output disable to output in high-Z | t <sub>OHZ</sub>  | 0      | 20       | 0      | 25                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    | 1,2,3 |

### Write Cycle

| Parameter                          | Symbol           | R1WV64 | 16R**-5S | R1WV64 | 16R**-7S | Unit | Note |
|------------------------------------|------------------|--------|----------|--------|----------|------|------|
| Farantetei                         | Symbol           | Min.   | Max.     | Min.   | Max.     | Oill | Note |
| Write cycle time                   | twc              | 55     | -        | 70     | -        | ns   |      |
| Address valid to end of write      | t <sub>AW</sub>  | 50     | -        | 65     | -        | ns   |      |
| Chip select to end of write        | t <sub>CW</sub>  | 50     | -        | 65     | -        | ns   | 5    |
| Write pulse width                  | t <sub>WP</sub>  | 40     | -        | 55     | -        | ns   | 4    |
| LB#, UB# valid to end of write     | t <sub>BW</sub>  | 50     | -        | 65     | -        | ns   |      |
| Address setup time                 | t <sub>AS</sub>  | 0      | -        | 0      | -        | ns   | 6    |
| Write recovery time                | t <sub>WR</sub>  | 0      | -        | 0      | -        | ns   | 7    |
| Data to write time overlap         | t <sub>DW</sub>  | 25     | -        | 35     | -        | ns   |      |
| Data hold from write time          | t <sub>DH</sub>  | 0      | -        | 0      | -        | ns   |      |
| Output enable from end of write    | tow              | 5      | -        | 5      | -        | ns   | 2    |
| Output disable to output in high-Z | t <sub>OHZ</sub> | 0      | 20       | 0      | 25       | ns   | 1,2  |
| Write to output in high-Z          | t <sub>WHZ</sub> | 0      | 20       | 0      | 25       | ns   | 1,2  |

Note1.  $t_{CHZ}$ ,  $t_{OHZ}$ ,  $t_{WHZ}$  and  $t_{BHZ}$  are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels.

- 2. This parameter is sampled and not 100% tested.
- 3. At any given temperature and voltage condition,  $t_{HZ}$  max is less than  $t_{LZ}$  min both for a given device and from device to device.
- 4. A write occurs during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#.
- A write begins at the latest transition among CS1# going low, CS2 going high, WE# going low and LB# going low or UB# going low .
- A write ends at the earliest transition among CS1# going high, CS2 going low, WE# going high and LB# going high or UB# going high.  $t_{WP}$  is measured from the beginning of write to the end of write.
- 5. t<sub>CW</sub> is measured from the later of CS1# going low or CS2 going high to end of write.
- 6. t<sub>AS</sub> is measured the address valid to the beginning of write.
- 7.  $t_{WR}$  is measured from the earliest of CS1# or WE# going high or CS2 going low to the end of write cycle.

## BYTE# Timing Conditions

| Parameter          | Symbol          | R1WV64 | 16R**-5S | R1WV64 | 16R**-7S | Unit  | Note |
|--------------------|-----------------|--------|----------|--------|----------|-------|------|
|                    | Symbol          | Min.   | Max.     | Min.   | Max.     | Offic |      |
| Byte setup time    | t <sub>BS</sub> | 5      | -        | 5      | -        | ms    |      |
| Byte recovery time | t <sub>BR</sub> | 5      | -        | 5      | -        | ms    |      |

## BYTE# Timing Waveforms



## **Timing Waveforms**

## Read Cycle\*1



Note1. BYTE# ≥ Vcc – 0.2V or BYTE# ≤ 0.2V

## Write Cycle (1)\*1 (WE# CLOCK)



Note1. BYTE# ≥ Vcc - 0.2V or BYTE# ≤ 0.2V

## Write Cycle (2)\*1 (CS1#, CS2 CLOCK)



Note1. BYTE#  $\geq$  Vcc - 0.2V or BYTE#  $\leq$  0.2V

## Write Cycle (3)\*1 (LB#, UB# CLOCK)



Note1. BYTE# ≥ Vcc - 0.2V or BYTE# ≤ 0.2V

### Low Vcc Data Retention Characteristics

| Parameter                          | Symbol           | Min. | Тур              | Max. | Unit | Test conditions*3,4                                                                                                                                                                                                                     |  |  |  |
|------------------------------------|------------------|------|------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| $V_{\text{CC}}$ for data retention | $V_{DR}$         | 2.0  | -                | 3.6  | V    | Vin ≥ 0V<br>BYTE# ≥ Vcc -0.2V or BYTE# ≤ 0.2V<br>(1) 0V ≤ CS2 ≤ 0.2V or<br>(2) CS1# ≥ V <sub>CC</sub> -0.2V,<br>CS2 ≥ V <sub>CC</sub> -0.2V or<br>(3) LB# = UB# ≥ V <sub>CC</sub> -0.2V,<br>CS1# ≤ 0.2V,<br>CS2 ≥ V <sub>CC</sub> -0.2V |  |  |  |
|                                    |                  | ı    | 8 <sup>*1</sup>  | 24   | μΑ   | ~+25°C Vin ≥ 0V<br>BYTE# ≥ Vcc -0.2V or                                                                                                                                                                                                 |  |  |  |
| Data retention current             | Iccdr            | -    | 14 <sup>*2</sup> | 48   | μΑ   | 8YTE# ≤0.2V<br>(1) 0V ≤ CS2 ≤ 0.2V or<br>(2) CS1# > V-2 0.2V                                                                                                                                                                            |  |  |  |
| Data retention current             |                  | -    | -                | 100  | μΑ   | (2) CS1# $\geq$ V <sub>CC</sub> -0.2V,<br>CS2 $\geq$ V <sub>CC</sub> -0.2V or<br>(3) LB# = UB# $\geq$ V <sub>CC</sub> -0.2V,                                                                                                            |  |  |  |
|                                    |                  | ı    | ı                | 160  | μΑ   | ~+85°C                                                                                                                                                                                                                                  |  |  |  |
| Chip select to data retention time | t <sub>CDR</sub> | 0    | -                | -    | ns   | See retention waveform.                                                                                                                                                                                                                 |  |  |  |
| Operation recovery time            | t <sub>R</sub>   | 5    | -                | -    | ms   |                                                                                                                                                                                                                                         |  |  |  |

Note 1. Typical parameter indicates the value for the center of distribution at 3.0V (Ta= 25°C), and not 100% tested.

<sup>2.</sup> Typical parameter indicates the value for the center of distribution at 3.0V (Ta= 40°C), and not 100% tested.

<sup>3.</sup> BYTE# pin is supported for 48-pin TSOP (I) and 52-pin µTSOP (II) packages.

<sup>4.</sup> CS2 also controls address buffer, WE# buffer ,CS1# buffer ,OE# buffer ,LB# ,UB# buffer and Din buffer. If CS2 controls data retention mode, Vin levels (address, WE# ,OE#,CS1#,LB#,UB#,I/O) can be in the high impedance state. If CS1# controls data retention mode, CS2 must be CS2 ≥ Vcc-0.2V or0V ≤ CS2 ≤ 0.2V. The other input levels (address, WE# ,OE#,CS1#,LB#,UB#,I/O) can be in the high impedance state.

Low Vcc Data Retention Timing Waveforms\*1



Note1. BYTE# ≥ Vcc - 0.2V or BYTE# ≤ 0.2V

# **Revision History**

## R1WV6416R Data Sheet

|      |              | Contents pf Revision |                                                                                       |  |  |  |
|------|--------------|----------------------|---------------------------------------------------------------------------------------|--|--|--|
| Rev. | Date         | Page                 | Description                                                                           |  |  |  |
| 0.01 | Mar.24, 2008 | -                    | Initial issue: Preliminary Data Sheet                                                 |  |  |  |
| 1.00 | May 07, 2009 | -                    | Finalized                                                                             |  |  |  |
|      |              | 5                    | Operation Table corrected                                                             |  |  |  |
|      |              | 6                    | Error corrected: I <sub>SB</sub> Test condition CS2=V <sub>IH</sub> ->V <sub>IL</sub> |  |  |  |

### Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes:

  1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information cinitarian in this document nor grants any license to any intellectual property girbs or any other rights of representations with respect to the information in this document in this document or the purpose of the respect to the information in this document in the property of the control intellectual property or the control in



### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

**Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.