| | | | | | | | | Г | REVISI | ONS | | | | | | | | | | | |------------------------------------------------------------------------|------------------------|----------------------|-------------|-------------------------------|------------------------------------------------|-----------------------------------------------|---------|---------|---------|--------------|-----------|---------|---------------------------|------------------------------|-----------------|-------------------------------|------------------------|------------------------|------------|------| | LTR | | | | | I | DESCF | RIPTIOI | N | | | | | | ATE ( | YR-MO-D | A) | | APPF | ROVED | l | | А | Updat<br>4.4.4. | te radia<br>2 – jak- | tion fea | atures i | in secti | on 1.5. | Add S | SEP tes | t table | IB and | paragr | aph | | 11-0 | )4-14 | | ı | David J. Corbet | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | REV<br>SHEET | | | | | | | | | | | | | | | | | | | | | | SHEET | A | A | A | A | A | A | | | | | | | | | | | | | | | | SHEET REV SHEET REV STATUS | 15 | A 16 | A 17 | A 18 REV | 19 | A 20 | A | A | A | A | A | A | A | A | A | A | A | A | A | A | | SHEET<br>REV<br>SHEET | 15 | | | 18 | 19 | | A 1 | A 2 | A 3 | A 4 | A 5 | A 6 | A 7 | A 8 | A 9 | A 10 | A 11 | A 12 | A 13 | A 14 | | SHEET REV SHEET REV STATUS | 15 | | | 18<br>REV<br>SHEI | 19<br>ET<br>PARED | 20 | 1 | | | | | 6 | 7<br>DLA I | 8<br>LAND | 9<br><b>ANE</b> | 10<br><b>MAF</b> | 11 | 12<br><b>E</b> | | - | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO | 15<br>NDAI | 16 RD CUIT | 17 | 18 REV SHEI | 19<br>ET<br>PARED<br>inh V. N | 20<br>BY<br>Nguyen | 1 | | | | | 6 | 7<br>DLA I | 8<br>LAND<br>IBUS, | 9<br>ANE | 10 | 11<br>RITIMI<br>218-39 | 12<br><b>E</b> | | - | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DRA THIS DRAWI | .NDAI<br>DCIR(<br>AWIN | RD<br>CUIT<br>IG | 17 | 18 REV SHEI PREF Tha CHEC | 19 ET PARED IN V. N CKED EIN V. N | 20<br>BY<br>Nguyen<br>BY<br>Nguyen | 1 | | | 4<br>MIC | 5<br>ROCI | 6<br>CC | 7 DLA I DLUM http | 8<br>LAND<br>IBUS,<br>0://ww | 9 ANE, OHIO | 10 MAF O 432 SCC.dla | 218-3:<br>a.mil | 12<br>E<br>990<br>MOS, | 13<br>16-B | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DRA | .NDAI OCIRO AWIN | RD<br>CUIT<br>IG | BLE<br>ENTS | 18 REV SHEI PREF Tha CHEC Tha | ET PARED Inh V. N CKED E Inh V. N ROVED Imas M | BY<br>Nguyen<br>BY<br>Nguyen<br>BY<br>I. Hess | 1 | 2 | | MICI<br>D-TY | 5<br>ROCI | 6<br>CC | 7 DLA I DLUM http T, DIC | 8<br>LAND<br>IBUS,<br>D://ww | 9 ANE, OHIO | 10<br>MAR<br>O 432<br>scc.dla | 218-3:<br>a.mil | 12<br>E<br>990<br>MOS, | 13<br>16-B | 14 | DSCC FORM 2233 APR 97 5962-E062-11 ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number | Circuit function | |-------------|----------------|----------------------------------------------| | 01 | 54AC16373 | 16-bit D-type latch with three-state outputs | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|---------------| | X | See figure 1 | 48 | Flat pack | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |----------------------------------------------------|-----------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 2 | | | Supply voltage range (V <sub>CC</sub> ) | 0.5 V dc to +7.0 V dc | |---|------------------------------------------------------|---------------------------------| | | DC input voltage range (V <sub>IN</sub> ) | 0.5 V dc to $V_{CC}$ + 0.5 V dc | | | DC output voltage range (V <sub>OUT</sub> ) | 0.5 V dc to $V_{CC}$ + 0.5 V dc | | | DC input clamp diode current (I <sub>IK</sub> ) | | | | DC output clamp diode current (IoK) | . ±20 mA | | | DC output current (I <sub>OUT</sub> ) | | | | DC V <sub>CC</sub> or GND current (per output pin) | | | | Maximum power dissipation (PD) | | | | Storage temperature range (T <sub>STG</sub> ) | | | | Lead temperature (soldering, 10 seconds) | | | | Thermal resistance, junction-to-case $(\theta_{JC})$ | | | | Junction temperature (T <sub>J</sub> ) | | | 4 | Recommended operating conditions. 2/ 3/ 5/ | | | | Supply voltage range (V <sub>CC</sub> ) | . +2.0 V dc to +6.0 V dc | | | Input voltage range (V <sub>in</sub> ) | 0.0 V dc to Vec | # 1.4 1.3 Absolute maximum ratings. 1/ 2/ 3/ | Supply voltage range (V <sub>CC</sub> ) | +2.0 V dc to +6.0 V dc | |------------------------------------------------------------------------------------------------|-----------------------------| | Input voltage range (V <sub>IN</sub> ) | 0.0 V dc to V <sub>CC</sub> | | Output voltage range (V <sub>OUT</sub> ) | | | Input rise or fall time rate ( $V_{IN}$ from 30% to 70% of $V_{CC}$ ) ( $\Delta t/\Delta v$ ): | | | V <sub>CC</sub> = 3.0 V, 45 V, and 5.5 V | 0 to 8 ns/V | | Case operating temperature range (T <sub>C</sub> ) | -55°C to +125°C | ## 1.5 Radiation features. Single event phenomenon (SEP): | Maximum total dose available (dose rate = 50 – 300 rads(Si)/s) | 300 krads (Si) | | |----------------------------------------------------------------|--------------------------------|------------| | effective LET, no SEL (see 4.4.4.2) | ≤ 93 MeV-cm <sup>2</sup> /mg 6 | <u>3</u> / | | effective LET, no SEU (see 4.4.4.2) | ≤ 93 MeV-cm <sup>2</sup> /mg 6 | <u>3</u> / | These limits were obtained during technology characterization and qualification, and are guaranteed by design or process, but not production tested unless specified by the customer through the purchase order or contract. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |----------------------------------------------------|-----------|------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL A | SHEET 3 | Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. Unless otherwise noted, all voltages are referenced to GND. The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C. Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. Operation from 2.0 V dc to 3.0 V dc is provided for compatibility with data retention and battery back-up systems. Data retention implies no input transition and no stored data loss with the following conditions: $V_{IH} \ge 70\%$ of $V_{CC}$ , $V_{IL} \le 30\%$ of $V_{CC},\ V_{OH} \ge 70\%$ of $V_{CC}$ at -20 $\mu A,\ V_{OL} \le 30\%$ of $V_{CC}$ at 20 $\mu A.$ ## 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. #### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at https://assist.daps.dla.mil/quicksearch/ or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DOD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. #### JEDEC - SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC) JESD-20 - Standard for Description of 54/74ACXXXX and 54/74ACTXXXX Advanced High-Speed CMOS Devices. (Copies of these documents are available online at <a href="http://www.jedec.org">http://www.jedec.org</a> or from JEDEC – Solid State Technology Association, 3103 North 10th Street, Suite 240–S, Arlington, VA 22201.) ## ASTM INTERNATIONAL (ASTM) ASTM F1192- Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of Semiconductor Devices. (Copies of this document is available online at <a href="http://www.astm.org/">http://www.astm.org/</a> or from ASTM International, P. O. Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959). (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ## 3. REQUIREMENTS 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |----------------------------------------------------|-----------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 4 | - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outline. The case outline shall be in accordance with 1.2.4 and figure 1 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table. The truth table shall be as specified on figure 3. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 4. - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 5. - 3.2.6 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post irradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DLA Land and Maritime -VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DLA Land and Maritime -VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. - 3.9 <u>Verification and review for device class M.</u> For device class M, DLA Land and Maritime, DLA Land and Maritime 's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 38 (see MIL-PRF-38535, appendix A). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |----------------------------------------------------|-----------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 5 | | Test and MIL-STD-883 | Symbol | ymbol Test conditions $\underline{2}/\underline{3}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>+3.0 V $\leq$ V <sub>CC</sub> $\leq$ +5.5 V | | | Device<br>type | V <sub>CC</sub> | Group A subgroups | Limits 4/ | | Unit | | |-----------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|------------------------|-----------------|-------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--| | test method 1/ | | +3.0 V ≤ V <sub>CC</sub><br>unless otherwis | | ı | and<br>device<br>class | | | Min | Max | | | | High level input | VIH | | | | All | 3.0 V | 1, 2, 3 | 2.1 | | V | | | voltage | <u>5</u> / | | | | All | 4.5 V | | 3.15 | | | | | | | | | | | 5.5 V | | 3.85 | | | | | Low level input | V <sub>IL</sub> | | | | All | 3.0 V | 1, 2, 3 | | 0.9 | V | | | voltage | <u>5</u> / | | | | All | 4.5 V | | | 1.35 | | | | | | | | | | 5.5 V | | | 1.65 | | | | High level output | V <sub>OH</sub> | For all inputs | $I_{OH} = -50$ | ОμΑ | All | 3.0 V | 1, 2, 3 | 2.9 | | V | | | voltage<br>3006 | | affecting output<br>under test | | | All | 4.5 V | 1, 2, 3 | 4.4 | | | | | | | $V_{IN} = V_{IH}$ or $V_{IL}$<br>For all other inputs | | | 5.5 V | 1, 2, 3 | 5.4 | | | | | | | | $V_{IN} = V_{CC}$ or GND | I <sub>OH</sub> = -12 | 2 mA | | 3.0 V | 1 2, 3 | 2.56 | | | | | | | | | | | | | 2.46 | | | | | | | | I <sub>OH</sub> = -24 | 4 mA | | 4.5 V | 1 | 3.86 | | | | | | | | | | | | 2, 3 | 3.76 | | | | | | | | | | | 5.5 V | 1 | 4.86 | | | | | | | | | | | | 2, 3 | 4.76 | | | | | | | | I <sub>OH</sub> = -50 | O mA | | 5.5 V | 1, 2, 3 | 3.85 | | | | | Low level output | V <sub>OL</sub> | For all inputs | I <sub>OL</sub> = 50 | μΑ | All | 3.0 V | 1, 2, 3 | | 0.1 | V | | | voltage<br>3007 | | affecting output under test | | | All | 4.5 V | 1, 2, 3 | | 0.1 | | | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | | | | 5.5 V | 1, 2, 3 | | 0.1 | | | | | | For all other inputs V <sub>IN</sub> = V <sub>CC</sub> or GND | I <sub>OL</sub> = 12 | mA | | 3.0 V | 1 | | 0.9<br>1.35<br>1.65<br>6<br>6<br>6<br>6<br>6<br>6<br>6<br>6<br>7<br>7<br>8<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9 | | | | | | | | | | | 2, 3 | | | | | | | | | I <sub>OL</sub> = 24 | mA | | 4.5 V | 1 | | 0.36 | | | | | | | | | | | 2, 3 | | 0.44 | | | | | | | | | | 5.5 V | 1 | | 0.36 | | | | | | | | | | | 2, 3 | | 0.44 | | | | | | | I <sub>OL</sub> = 50 | mA | | 5.5 V | 1, 2, 3 | | 1.65 | | | | Positive input clamp voltage 3022 | V <sub>IC+</sub> | For input under test, I | 1 | A | All<br>Q, V | 0.0 V | 1 | 0.4 | 1.5 | V | | | Negative input clamp voltage 3022 | V <sub>IC</sub> - | For input under test, I | I <sub>IN</sub> = -1.0 m | ıA | AII<br>Q, V | Open | 1 | -0.4 | -1.5 | V | | | See footnotes at end | d of table. | | | L | | • | | | | 1 | | | | STANI | | | | IZE<br>A | | | | 5962-04 | 4212 | | | DL | A LAND AN | IT DRAWING<br>D MARITIME<br>IIO 43218-3990 | - | | | REVIS | ION LEVEL | Sh | SHEET 6 | | | | Test and MIL-STD-883 test method <u>1</u> / | Symbol | Test condit $-55^{\circ}\text{C} \le \text{T}_{\text{C}}$ $+3.0 \text{ V} \le \text{V}_{\text{C}}$ | ; ≤ +125°C | Device<br>type<br>and | Vcc | Group A Li subgroups | | Limits 4/ | | | | | | |---------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------|------------------------------------|-----------------------|------------------|-----------------------------------|------------------------|---------------------------------------------------------------------|-------|---|--|-----|---| | test metriod <u>n</u> | | unless otherv | | device<br>class | | | Min | Max | | | | | | | Input leakage current high | I <sub>IH</sub> | For input under tes | | AII<br>AII | 5.5 V | 1 | | 0.1 | μΔ | | | | | | 3010 | | $V_{IN} = V_{CC}$ or GND | | All | | 2, 3 | | 1.0 | | | | | | | Input leakage current low | I <sub>IL</sub> | For input under tes | | AII<br>AII | 5.5 V | 1 | | -0.1 | μΔ | | | | | | 3009 | | $V_{IN} = V_{CC}$ or GND | | | | 2, 3 | | -1.0 | | | | | | | Three-state output leakage current | lozh | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{OUT} = V_{CC}$ | | AII<br>AII | 5.5 V | 1 | | 0.5 | μΔ | | | | | | high<br>3021 | | | <u>.</u> | | | 2, 3 | | | _ | | | | | | 3021 | | | M, D, P, L, R, F | 01<br>Q, V | | 1 | | -1.0<br>0.5<br>5.0<br>10<br>-0.5<br>-5.0<br>-10<br>4.0<br>160<br>50 | | | | | | | Three-state output | I <sub>OZL</sub> | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | | All | 5.5 V | 1 | | -0.5 | μA | | | | | | leakage current low | | $V_{OUT} = GND$ | | All | | 2, 3 | | | | | | | | | 3020 | | | M, D, P, L, R, F | 01<br>Q, V | | 1 | | -10 | | | | | | | Quiescent supply | I <sub>CCH</sub> | For all inputs, V <sub>IN</sub> = | V <sub>CC</sub> or GND | All | 5.5 V | 1 | | 4.0 | μ | | | | | | current, output<br>high | | I <sub>OUT</sub> = 0.0 A | | All | | 2, 3 | | 160 | | | | | | | 3005 | | | M, D, P, L, R, F<br><u>7</u> / | 01<br>Q, V | | 1 | | 50 | | | | | | | Quiescent supply | I <sub>CCL</sub> | For all inputs, V <sub>IN</sub> = | = V <sub>CC</sub> or GND | All | 5.5 V | 1 | | 4.0 | μ | | | | | | current, output<br>low | | I <sub>OUT</sub> = 0.0 A | | All | | 2, 3 | | 160 | | | | | | | 3005 | | | M, D, P, L, R, F<br><u>7</u> / | 01<br>Q, V | | 1 | | -0.1 -1.0 0.5 5.0 10 -0.5 -5.0 -10 4.0 160 50 4.0 | | | | | | | Quiescent supply | Iccz | Iccz | I <sub>CCZ</sub> | I <sub>CCZ</sub> | I <sub>CCZ</sub> | For all inputs, V <sub>IN</sub> = | V <sub>CC</sub> or GND | All | 5.5 V | 1 | | 4.0 | μ | | current, output three-state | | $I_{OUT} = 0.0 A$ | | All | | 2, 3 | | 160 | | | | | | | 3005 | | | M, D, P, L, R, F<br><u>7</u> / | 01<br>Q, V | | 1 | | 50 | | | | | | | Input capacitance<br>3012 | C <sub>IN</sub> | See 4.4.1c<br>T <sub>C</sub> = +25°C | | AII<br>AII | Open | 4 | | 10 | pf | | | | | | Output capacitance 3012 | Соит | See 4.4.1c<br>T <sub>C</sub> = +25°C | | AII<br>AII | Open | 4 | | 20 | pl | | | | | | Power dissipation capacitance | C <sub>PD</sub> <u>8</u> / | See 4.4.1c<br>T <sub>C</sub> = +25°C, f = 10 | MHz | AII<br>AII | 5.0 V | 4 | | 35 | pl | | | | | | Functional tests | <u>9</u> / | For all inputs, V <sub>IN</sub> = | V <sub>IH</sub> or V <sub>IL</sub> | All | 3.0 V | 7, 8 | L | Н | | | | | | | 3014 | | Verify output V <sub>OUT</sub><br>See 4.4.1b | | All | 4.5 V | | L | Н | | | | | | | | | | | | 5.5 V | | L | Н | | | | | | | See footnotes at end | of table. | | | | | | | | | | | | | Α **REVISION LEVEL** Α SHEET 7 DSCC FORM 2234 APR 97 MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | | T. | ABLE IA. Electrical performance | ce characteristic | <u>s</u> - Contir | nued. | | | | |----------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-------------------|------|---------------|------| | Test and MIL-STD-883 test method 1/ | Symbol | Test conditions $2/3/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>+3.0 V $\leq$ V <sub>CC</sub> $\leq$ +5.5 V | Device<br>type<br>and | V <sub>CC</sub> | Group A subgroups | Limi | ts <u>4</u> / | Unit | | | | unless otherwise specified | | | | Min | Max | | | mLE pulse width, high | t <sub>w</sub><br>10/ | $C_L$ = 50 pF minimum $R_L$ = 500 $\Omega$ See figure 5 | AII<br>AII | 3.0 V<br>and<br>3.6 V | 9, 10, 11 | 4.0 | | ns | | | | | AII<br>AII | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 5.0 | | | | Setup time, mDn to mLE, high or low | t <sub>s</sub><br>10/ | | AII<br>AII | 3.0 V<br>and<br>3.6 V | 9, 10, 11 | 1.5 | | ns | | | | | AII<br>AII | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 1.5 | | | | Hold time, mDn to mLE, high or low | t <sub>h</sub><br>10/ | | AII<br>AII | 3.0 V<br>and<br>3.6 V | 9, 10, 11 | 3.0 | | ns | | | | | All<br>All | 4.5 V<br>and<br>5.5 V | 9, 10, 11 | 2.5 | | | | Propagation delay time, mLE to mQn | t <sub>PHL1</sub> , | | AII<br>AII | 3.0 V | 9 | 1.0 | 11.0 | ns | | 3003 | t <sub>PLH1</sub><br><u>11</u> / | | All | and<br>3.6 V | 10, 11 | 1.0 | 15.0 | | | | | | | 4.5 V | 9 | 1.0 | 8.5 | | | | | | | and<br>5.5 V | 10, 11 | 1.0 | 12.0 | | | Propagation delay | t <sub>PHL2</sub> , | | All | 3.0 V | 9 | 1.0 | 11.0 | ns | | time, mDn to mQn<br>3003 | t <sub>PLH2</sub><br>11/ | | All | and<br>3.6 V | 10, 11 | 1.0 | 15.0 | | | | | | | 4.5 V | 9 | 1.0 | 9.0 | | | | | | | and<br>5.5 V | 10, 11 | 1.0 | 13.0 | | | Propagation delay | t <sub>PZH</sub> , | | All | 3.0 V | 9 | 1.0 | 11.0 | ns | | time, output enable, mOE to mQn | t <sub>PZL</sub><br><u>11</u> / | | All | and<br>3.6 V | 10, 11 | 1.0 | 15.0 | | | 3003 | | | | 4.5 V | 9 | 1.0 | 8.0 | | | | | | | and<br>5.5 V | 10, 11 | 1.0 | 12.0 | | | Propagation delay | t <sub>PHZ</sub> , | | All | 3.0 V | 9 | 1.0 | 11.0 | ns | | time, output disable, mOE to mQn | t <sub>PLZ</sub><br><u>11</u> / | | All | and<br>3.6 V | 10, 11 | 1.0 | 15.0 | | | 3003 | | | | 4.5 V | 9 | 1.0 | 8.5 | | | | | | | and<br>5.5 V | 10, 11 | 1.0 | 12.0 | | | See footnotes on next sheet. | | | | | | | | | | | STANDA<br>CIRCUIT | RD<br>DRAWING | SIZE<br>A | | | | 5962-04 | 1212 | | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | | | REVIS | ION LEVEL<br>A | SH | HEET<br>8 | | #### TABLE IA. Electrical performance characteristics - Continued. - 1/ For tests not listed in the referenced MIL-STD-883, [e.g. V<sub>IH</sub>, V<sub>IL</sub>], utilize the general test procedure under the conditions listed herein. - Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Output terminals not designated shall be high level logic, low level logic, or open, except for all I<sub>CC</sub> tests, the output terminal shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. - 3/ RHA parts for device type 01 meet all levels M, D, P, L, R, and F of irradiation. However, these parts are only tested at the "F" level. Pre and post irradiation values are identical unless otherwise specified in table IA. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = 25°C. - $\underline{4}/$ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. All devices shall meet or exceed the limits specified in table IA, as applicable, at 3.0 V $\leq$ V<sub>CC</sub> $\leq$ 3.6 V and 4.5 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V. - 5/ The V<sub>IH</sub> and V<sub>IL</sub> tests are not required if applied as forcing functions for V<sub>OH</sub> and V<sub>OL</sub> tests. - 6/ Transmission driving tests are performed at $V_{CC} = 5.5 \text{ V}$ dc with a 2 ms duration maximum. This test may be performed using $V_{IN} = V_{CC}$ or GND. When $V_{IN} = V_{CC}$ or GND is used, the test is guaranteed for $V_{IN} = 3.85 \text{ V}$ or 1.65 V. - 7/ The maximum limit for this parameter at 100 krads (Si) is 4 $\mu$ A. - 8/ Power dissipation capacitance (C<sub>PD</sub>) determines both the power consumption (P<sub>D</sub>) and dynamic current consumption (I<sub>S</sub>). Where: $P_D = (C_{PD} + C_L) (V_{CC} \times V_{CC})f + (I_{CC} \times V_{CC})$ $I_S = (C_{PD} + C_L) V_{CC}f + I_{CC}$ For both $P_D$ and $I_S$ , f is the frequency of the input signal and $C_L$ is the external output load capacitance. - 9/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 3 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. Allowable tolerances in accordance with MIL-STD-883 for the input voltage levels may be incorporated. For outputs, L < 0.3 V<sub>CC</sub>, H ≥ 0.7 V<sub>CC</sub>. - 10/ This parameter is guaranteed based on characterization data but not tested. - 11/ For propagation delay tests, all paths must be tested. | STANDARD | | | | |---------------------------|--|--|--| | MICROCIRCUIT DRAWING | | | | | DLA LAND AND MARITIME | | | | | COLUMBUS, OHIO 43218-3990 | | | | | SIZE<br>A | | 5962-04212 | |-----------|---------------------|------------| | | REVISION LEVEL<br>A | SHEET 9 | # TABLE IB. SEP test limits. 1/ 2/ | Device<br>type | $V_{CC} = 2.0 \text{ V for device type 01} \underline{3}/$ Effective LET no upsets [MeV/(mg/cm <sup>2</sup> )] | Bias for latch-up test $V_{CC} = 6.0 \text{ V}$ no latch-up $\frac{4}{5}/$ [MeV/(mg/cm²)] | |----------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | 01 | LET≤93 <u>6</u> / | ≤ 93 | - 1/ For SEP test conditions, see 4.4.4.2 herein. - <u>2</u>/ Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity. - 3/ Tested for upsets at operating temperature, $T_A = +25$ °C $\pm$ 10°C. - $\underline{4}/$ Tested at operating temperature, $T_A = +125^{\circ}C \pm 10^{\circ}C$ for latch-up. - 5/ Tested to a LET ≤ 93 MeV/(mg/cm<sup>2</sup>) with no latch-up (SEL). - $\underline{6}$ / Tested to a LET ≤ 93 MeV/(mg/cm<sup>2</sup>) with no single event upsets (SEU). | STANDARD | | | | |-----------------------------|--|--|--| | <b>MICROCIRCUIT DRAWING</b> | | | | | DLA LAND AND MARITIME | | | | | COLUMBUS, OHIO 43218-3990 | | | | | SIZE<br>A | | 5962-04212 | |-----------|------------------|-------------| | | REVISION LEVEL A | SHEET<br>10 | # Case outline X | Dimensions | | | | | | |------------|------|------|-------------|-------|--| | Cumbal | Inc | hes | Millimeters | | | | Symbol | Min | Max | Min | Max | | | Α | .086 | .107 | 2.18 | 2.72 | | | b | .008 | .012 | 0.20 | 0.30 | | | С | .005 | .007 | 0.12 | 0.18 | | | D | .613 | .627 | 15.57 | 15.92 | | | Е | .375 | .385 | 9.52 | 9.78 | | | E2 | .245 | .255 | 6.22 | 6.48 | | | E3 | .060 | .070 | 1.52 | 1.78 | | | е | .025 | BSC | 0.635 BSC | | | | f | .008 | BSC | 0.20 BSC | | | | L | .270 | .370 | 6.85 | 9.40 | | | Q | .026 | .036 | 0.66 | 0.92 | | | S1 | .010 | .024 | 0.25 | 0.61 | | | N | 48 | | 4 | 8 | | FIGURE 1. Case outline. | STANDARD | | |---------------------------|--| | MICROCIRCUIT DRAWING | | | DLA LAND AND MARITIME | | | COLUMBUS, OHIO 43218-3990 | | | SIZE<br>A | | 5962-04212 | |-----------|------------------|------------| | | REVISION LEVEL A | SHEET 11 | | Device<br>type | | 01 | | |-----------------|-----------------|--------------------|--------------------| | Case outline | | Х | | | Terminal number | Terminal symbol | Terminal<br>number | Terminal<br>symbol | | 1 | 1 <del>OE</del> | 25 | 2LE | | 2 | 1Q1 | 26 | 2D8 | | 3 | 1Q2 | 27 | 2D7 | | 4 | GND | 28 | GND | | 5 | 1Q3 | 29 | 2D6 | | 6 | 1Q4 | 30 | 2D5 | | 7 | V <sub>cc</sub> | 31 | V <sub>CC</sub> | | 8 | 1Q5 | 32 | 2D4 | | 9 | 1Q6 | 33 | 2D3 | | 10 | GND | 34 | GND | | 11 | 1Q7 | 35 | 2D2 | | 12 | 1Q8 | 36 | 2D1 | | 13 | 2Q1 | 37 | 1D8 | | 14 | 2Q2 | 38 | 1D7 | | 15 | GND | 39 | GND | | 16 | 2Q3 | 40 | 1D6 | | 17 | 2Q4 | 41 | 1D5 | | 18 | Vcc | 42 | Vcc | | 19 | 2Q5 | 43 | 1D4 | | 20 | 2Q6 | 44 | 1D3 | | 21 | GND | 45 | GND | | 22 | 2Q7 | 46 | 1D2 | | 23 | 2Q8 | 47 | 1D1 | | 24 | 2OE | 48 | 1LE | FIGURE 2. Terminal connections. | STANDARD MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |-------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 12 | | Inputs | | | Output | |--------|-----|-----|--------| | mOE | mLE | mDn | mQn | | L | Н | Н | Н | | L | Н | L | L | | L | L | Х | Q0 | | Н | Х | Х | Z | H = High voltage level L = Low voltage level X = Irrelevant Z = High impedance Q0 = The level of Q before the indicated steady-state input conditions were established FIGURE 3. Truth table. FIGURE 4. Logic diagram. | STANDARD MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |-------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 13 | #### NOTES: - 1. When measuring $t_{PLH}$ and $t_{PHL}$ : $V_{TEST} = open$ . - 2. When measuring $t_{PLZ}$ and $t_{PZL}$ : $V_{TEST} = 2 \times V_{CC}$ . - 3. When measuring $t_{PHZ}$ and $t_{PZH}$ : $V_{TEST} = GND$ . - 4. The t<sub>PZL</sub> and t<sub>PZH</sub> reference waveform is for the output under test with internal conditions such that the output is low at V<sub>OL</sub> except when disabled by the output enable control. The t<sub>PZH</sub> and t<sub>PHZ</sub> reference waveform is for the output under test with internal conditions such that the output is high at V<sub>OH</sub> except when disabled by the output enable control. - 5. $C_L = 50$ pF minimum or equivalent (includes probe and jig capacitance). - 6. $R_T = 50\Omega$ or equivalent, $R_L = 500\Omega$ or equivalent. - 7. Input signal from pulse generator: $V_{IN} = 0.0 \text{ V}$ to $V_{CC}$ ; PRR $\leq$ 1 MHz; $t_r \leq$ 3.0 ns; $t_f - 8. Timing parameters shall be tested at a minimum input frequency of 1MHz. - 9. The outputs are measured one at a time with one transition per measurement. FIGURE 5. Switching waveforms and test circuit - Continued. | STANDARD MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |----------------------------------------------------|-----------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET <b>15</b> | ## 4. VERIFICATION - 4.1 Sampling and inspection. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 Screening. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 Conformance inspection. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 16 | 16 ### 4.4.1 Group A inspection - a. Tests shall be as specified in table IIA herein. - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 3 herein. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 3, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. - c. C<sub>IN</sub>, C<sub>OUT</sub>, and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> and C<sub>OUT</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. C<sub>PD</sub> shall be tested in accordance with the latest revision of JESD-20 and table IA herein. For C<sub>IN</sub>, C<sub>OUT</sub>, and C<sub>PD</sub>, test all applicable pins on five devices with zero failures. - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - b. $T_A = +125^{\circ}C$ , minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table IA at $T_A = +25$ °C, after exposure, to the subgroups specified in table IIA herein. - c. RHA tests for device classes M, Q, and V for levels M, D, P, L, R, and F shall be performed through each level to determine at what levels the devices meet the RHA requirements. These RHA tests shall be performed for initial qualification and after design or process changes which may affect the RHA performance of the device. - d. Prior to irradiation, each selected sample shall be assembled in its qualified package. It shall pass the specified group A electrical parameters in table IA for subgroups specified in table IIA herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |----------------------------------------------------|-----------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET <b>17</b> | ## TABLE IIA. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883, method<br>5005, table IA) | (in accord | groups<br>dance with<br>535, table IIB) | |---------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------| | | Device<br>class M | Device<br>class Q | Device<br>class V | | Interim electrical parameters (see 4.2) | | | 1 | | Final electrical parameters (see 4.2) | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | <u>1</u> / 1, 2, 3, 7, 8, 9, 10, 11 | <u>2</u> / <u>3</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | <u>3</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3, 7, 9 | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | <sup>1/</sup> PDA applies to subgroup 1. TABLE IIB. Burn-in and operating life test, delta parameters (+25°C). | Parameter <u>1</u> / | Symbol | Delta limits | |-------------------------------------------------------------------------------|--------------------------------------------------------|--------------| | Quiescent supply current | I <sub>CCH</sub> , I <sub>CCL</sub> , I <sub>CCZ</sub> | ±150 nA | | Input current low level | I <sub>IL</sub> | ±20 nA | | Input current high level | I <sub>IH</sub> | ±20 nA | | Output voltage low level (V <sub>CC</sub> = 5.5 V, I <sub>OL</sub> = 24 mA) | V <sub>OL</sub> | ±0.04 V | | Output voltage high level (V <sub>CC</sub> = 5.5 V, I <sub>OH</sub> = -24 mA) | V <sub>OH</sub> | ±0.20 V | <sup>1/</sup> These parameters shall be recorded before and after the required burn-in and life tests to determined delta limits. | STANDARD MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |-------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 18 | <sup>2/</sup> PDA applies to subgroups 1, 7, and deltas. <sup>3/</sup> Delta limits, as specified in table IIB, shall be required and the delta limits shall be completed with reference to the zero hour electrical parameters. - 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, condition A, and as specified herein. Prior to and during total dose irradiation characterization and testing, the devices for characterization shall be biased so that 50 percent are at inputs high and 50 percent are at inputs low, and the devices for testing shall be biased to the worst case condition established during characterization. Devices shall be biased as follows: - a. Inputs tested high, $V_{CC}$ = 5.5 V dc ±5%, $V_{IN}$ = 5.0 V dc +10%, $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - b. Inputs tested low, $V_{CC}$ = 5.5 V dc ±5%, $V_{IN}$ = 0.0 V, $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - 4.4.4.1.1 <u>Accelerated annealing test</u>. Accelerated annealing shall be performed on classes M, Q, and V devices requiring a RHA level greater than 5K rads (Si). The post-anneal end point electrical parameter limits shall be as specified in table IA herein and shall be the preirradiation end point electrical parameter limit at 25°C ±5°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device. - 4.4.4.2 <u>Single event phenomena (SEP)</u>. SEP testing shall be required on class V devices (see 1.4 herein). SEP testing shall be performed on a technology process on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. The recommended test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be between normal to the die surface and $60^{\circ}$ to the normal, inclusive (i.e. $0^{\circ} \le \text{angle} \le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects is allowed. - b. The fluence shall be $\geq 100$ errors or $\geq 10^7$ ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates that differ by at least an order of magnitude. - d. The particle range shall be $\geq$ 20 microns in silicon. - e. The test temperature shall be +25°C and the maximum rated operating temperature ±10°C. - f. Bias conditions shall be defined by the manufacturer for the latchup measurements. - g. Test four devices with zero failures. - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |----------------------------------|-----------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 19 | #### 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. #### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform DLA land and maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA land and maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA land and maritime -VA, telephone (614) 692-0544. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA land and maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA land and maritime -VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA land and maritime -VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-04212 | |----------------------------------------------------|-----------|---------------------|-----------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET <b>20</b> | ## STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 11-04-14 Approved sources of supply for SMD 5962-04212 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA land and maritime -VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at http://www.dscc.dla.mil/Programs/SMCR/. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962-0421201QXA | <u>3</u> / | 54AC16373 | | 5962-0421201VXA | <u>3</u> / | 54AC16373 | | 5962F0421201QXA | F8859 | RHFAC16373K02Q | | 5962F0421201QXC | F8859 | RHFAC16373K01Q | | 5962F0421201VXA | F8859 | RHFAC16373K02V | | 5962F0421201VXC | F8859 | RHFAC16373K01V | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the Vendor to determine its availability. - 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Not available from an approved source of supply. Vendor CAGE Vendor name and address number F8859 ST Microelectronics 3 rue de Suisse BP4199 35041 RENNES cedex2 - France The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.