|                                                            |             |                   |          |         |               |                     |         | F        | REVISI   | ONS                                                  |                        |       |                 |      |          |         |      |                    |       |    |
|------------------------------------------------------------|-------------|-------------------|----------|---------|---------------|---------------------|---------|----------|----------|------------------------------------------------------|------------------------|-------|-----------------|------|----------|---------|------|--------------------|-------|----|
| LTR                                                        | DESCRIPTION |                   |          |         |               |                     |         |          | D/       | DATE (YR-MO-DA)                                      |                        |       | APPROVED        |      |          |         |      |                    |       |    |
| А                                                          | types       |                   | I, 05, a | nd 06 t |               |                     |         |          |          | limits f<br>le 3433                                  |                        |       | 90-05-09 Willia |      | illiam K | . Heckr | nan  |                    |       |    |
| В                                                          | table       | I for de          | evice ty |         | , 08, 09      | 9, and <sup>2</sup> |         |          |          | ameter<br>kage fo                                    |                        |       |                 | 92-0 | )3-25    |         | М    | Monica L. Poelking |       |    |
| С                                                          |             | ed vend<br>rement |          |         | e 0C7\        | /7. Upd             | ate boi | lerplate | e to MII | PRF-                                                 | 38535                  |       |                 | 02-1 | 2-18     |         | 1    | Thomas M. Hess     |       |    |
| D                                                          | Upda        | ate boile         | erplate  | to curr | ent MIL       | -PRF-               | 38535 ı | equire   | ments.   | - CFS                                                | 3                      |       |                 | 07-1 | 2-05     |         | ר    | Thomas             | M. He | ss |
|                                                            |             |                   |          |         |               |                     |         |          |          |                                                      |                        |       |                 |      |          |         |      |                    |       |    |
| REV                                                        |             |                   |          |         |               | 1                   | 1       | 1        | 1        |                                                      |                        |       |                 | 1    |          |         |      |                    |       |    |
| SHEET                                                      |             |                   |          |         |               |                     |         |          |          |                                                      |                        |       |                 |      |          |         |      |                    |       |    |
| REV                                                        | D           | D                 | D        | D       | D             | D                   | D       | D        | D        | D                                                    | D                      | D     | D               | D    | D        |         |      |                    |       |    |
| SHEET                                                      | 15          | 16                | 17       | 18      | 19            | 20                  | 21      | 22       | 23       | 24                                                   | 25                     | 26    | 27              | 28   | 29       |         |      |                    |       |    |
| REV STATUS                                                 |             |                   |          | REV     | ′             | ı                   | D       | D        | D        | D                                                    | D                      | D     | D               | D    | D        | D       | D    | D                  | D     | D  |
| OF SHEETS                                                  |             |                   |          | SHE     | ET            |                     | 1       | 2        | 3        | 4                                                    | 5                      | 6     | 7               | 8    | 9        | 10      | 11   | 12                 | 13    | 14 |
| PMIC N/A                                                   |             |                   |          | PRE     | PARE          | ) BY                |         |          |          |                                                      |                        |       |                 |      |          |         |      |                    |       |    |
|                                                            |             |                   |          |         |               | Tim F               | l. Noh  |          |          |                                                      |                        |       |                 |      |          |         |      |                    |       |    |
| CTAI                                                       | NDAF        | D                 |          | CLIE    | CKED          | DV                  |         |          |          |                                                      | DI                     |       |                 |      |          |         |      | UMB                | US    |    |
| MICRO                                                      |             | CUIT              |          | CITE    | CKLD          |                     | l. Noh  |          |          | COLUMBUS, OHIO 43218-3990<br>http://www.dscc.dla.mil |                        |       |                 |      |          |         |      |                    |       |    |
| APPROVED BY                                                |             |                   |          |         |               |                     |         |          |          |                                                      |                        |       |                 |      |          |         |      |                    |       |    |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS |             |                   |          | Wil     | lliam K.      | Heckn               | nan     |          |          |                                                      | CIRCI<br>INIC <i>A</i> |       |                 |      |          |         | RIAL | -                  |       |    |
| AND AGEN<br>DEPARTMEN                                      |             |                   |          | DRA     | WING          | APPRO               | VAL D   | ATE      |          | МО                                                   | NOL                    | ITHIC | SIL             | CON  | l        |         |      |                    |       |    |
| DEI AITTIVIEI                                              | ,, OI L     | ∠LI LIN           | JL       |         |               | 89-0                | 2-06    |          |          |                                                      |                        |       |                 |      |          |         |      |                    |       |    |
| АМ                                                         | SC N/A      |                   |          | REV     | ISION         | LEVEL<br>[          | )       |          |          | SIZE CAGE CODE<br>A 67268 5962-88689                 |                        |       |                 |      |          |         |      |                    |       |    |
|                                                            |             |                   |          |         | SHEET 1 OF 29 |                     |         |          |          |                                                      |                        |       |                 |      |          |         |      |                    |       |    |

DSCC FORM 2233 APR 97

### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| Device type | Generic number | <u>Frequency</u> | Circuit function                                                  |
|-------------|----------------|------------------|-------------------------------------------------------------------|
| 01          | Z85C3006       | 6.0 MHz          | Serial communication controller                                   |
| 02          | Z85C3008       | 8.0 MHz          | Serial communication controller 1/                                |
| 03          | AM85C30-10     | 10.0 MHz         | Serial communication controller with SDLC enhancements <u>2/</u>  |
| 04          | AM85C30-12     | 12.0 MHz         | Serial communication controller with SDLC enhancements            |
| 05          | AM85C30-16     | 16.0 MHz         | Serial communication controller with SDLC enhancements <u>2/</u>  |
| 06          | AM85C30-08     | 8.0 MHz          | Serial communication controller with SDLC enhancements <u>2/</u>  |
| 07          | Z85C3010       | 10.0 MHz         | Serial communication controller 3/                                |
| 08          | Z8523010       | 10.0 MHz         | Serial communication controller with SDLC enhancements <u>2/</u>  |
| 09          | Z8523016       | 16.0 MHz         | Serial communication controller with SDLC enhancements <u>2/</u>  |
| 10          | Z8523008       | 8.0 MHz          | Serial communication controller with SDLC enhancements <u>2</u> / |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| Q              | GDIP1-T40 or CDIP2-T40 | 40               | Dual-in-line                 |
| X              | GQCC1-J44              | 44               | "J" lead chip carrier        |
| Υ              | CQCC1-N44              | 44               | Square leadless chip carrier |

1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.

<sup>3/</sup> Device type 07 is not functionally identical with device types 03 or 08.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 2    |

<sup>1/</sup> Device type 02 is not functionally identical with device types 06 or 10.

 $<sup>\</sup>underline{2}$ / Device types 03, 05, 06, 08, 09, and 10 are not functionally identical.

### 1.3 Absolute maximum ratings.

| V <sub>CC</sub> supply voltage range (referenced to ground) | -0.3 V dc to +7.0 V dc |
|-------------------------------------------------------------|------------------------|
| Voltage on any pin (referenced to ground)                   | -0.3 V dc to +7.0 V dc |
| Storage temperature range (T <sub>STG</sub> )               | -65°C to +150°C        |
| Maximum power dissipation (P <sub>D</sub> )                 | 0.5 W                  |
| Lead temperature (soldering, 10 seconds)                    | +270°C                 |
| Maximum operating junction temperature (T <sub>J</sub> )    |                        |
| Thermal resistance, junction-to-case (θ <sub>IC</sub> )     |                        |

#### 1.4 Recommended operating conditions.

| Supply voltage (V <sub>CC</sub> )                   | 4.5 V dc minimum to 5.5 V dc maximum |
|-----------------------------------------------------|--------------------------------------|
| Minimum high level input voltage (V <sub>IH</sub> ) | 2.2 V dc                             |
| Maximum low level input voltage (V <sub>IL</sub> )  | 0.8 V dc                             |
| Frequency of operation:                             |                                      |
| Device type 01                                      | 0.5 MHz to 6.0 MHz                   |
| Device types 02, 06, 10                             | 0.5 MHz to 8.0 MHz                   |
| Device types 03, 07, 08                             | 0.5 MHz to 10 MHz                    |
| Device type 04                                      | 0.5 MHz to 12.5 MHz                  |
| Device types 05 and 09                              | 0.5 MHz to 16.4 MHz                  |
| Case operating temperature range (T <sub>C</sub> )  | -55°C to +125°C                      |
| Clock rise and fall times:                          |                                      |
| Device type 09                                      | 5 ns maximum                         |
| Device type 05                                      |                                      |
| Device types 01, 02, 03, 04, 06, 07, 08, 10         | 10 ns maximum                        |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

#### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

# DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.
MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="http://assist.daps.dla.mil/quicksearch/">http://assist.daps.dla.mil/quicksearch/</a> or <a href="http://assist.daps.dla.mil/quicksearch/">http:

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 3    |

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Block diagram. The block diagram shall be as specified on figure 2.
  - 3.2.4 Timing waveforms and test circuits. The timing waveforms and test circuits shall be as specified on figure 3.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark.</u> A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 and QML-38535 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
  - 3.8 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 4    |

| TABLET   |            |             | 4 4 4            |
|----------|------------|-------------|------------------|
| TABLE I. | Electrical | performance | characteristics. |

| Test                        | Symbol           |                                                      | Group A subgroups | Device<br>type | Limits                   |                      | Unit |
|-----------------------------|------------------|------------------------------------------------------|-------------------|----------------|--------------------------|----------------------|------|
|                             |                  |                                                      |                   |                | Min                      | Max                  |      |
| High input voltage          | V <sub>IH</sub>  |                                                      | 1, 2, 3           | All            | 2.2                      | V <sub>CC</sub> +0.3 | V    |
| Low input voltage           | V <sub>IL</sub>  |                                                      | 1, 2, 3           | All            | -0.3 <u>2</u> /          | 0.8                  | V    |
| Logic low output voltage    | V <sub>OL</sub>  | $I_{OL} = 2.0 \text{ mA}, \ V_{CC} = 4.5 \text{ V}$  | 1, 2, 3           | All            |                          | 0.5                  | V    |
| Logic high output           | V <sub>OH1</sub> | $I_{OH} = -1.6 \text{ mA}, \ V_{CC} = 4.5 \text{ V}$ | 1, 2, 3           | All            | 2.4                      |                      | V    |
| voltage                     | V <sub>OH2</sub> | $I_{OH} = -250 \mu A, V_{CC} = 4.5 V$                | 1, 2, 3           | All            | V <sub>CC</sub> -<br>0.8 |                      | V    |
| Power supply current        | I <sub>cc</sub>  | V <sub>IH</sub> = 4.8 V                              | 1, 2, 3           | 01,02,06       |                          | 30                   | mA   |
|                             |                  | $V_{IL} = 0.2 \text{ V}$<br>$V_{CC} = 5.0 \text{ V}$ | 1, 2, 3           | 03,07,08       |                          | 18                   |      |
|                             |                  | Oscillator off                                       | 1, 2, 3           | 04,05,09       |                          | 22                   |      |
|                             |                  |                                                      | 1, 2, 3           | 10             |                          | 15                   |      |
| Output leakage current low  | I <sub>LOL</sub> | $V_{OUT} = 0.4 \text{ V}, \ V_{CC} = 5.5 \text{ V}$  | 1, 2, 3           | All            | -10                      |                      | μА   |
| Output leakage current high | I <sub>LOH</sub> | $V_{OUT} = 2.4 \text{ V}, \ V_{CC} = 5.5 \text{ V}$  | 1, 2, 3           | All            |                          | +10                  |      |
| Input low current           | I <sub>IL</sub>  | $V_{IN} = 0.4 \text{ V}, \ V_{CC} = 5.5 \text{ V}$   | 1, 2, 3           | All            | -10                      |                      |      |
| Input high current          | I <sub>IH</sub>  | $V_{IN} = 2.4 \text{ V}, \ V_{CC} = 5.5 \text{ V}$   | 1, 2, 3           | All            |                          | +10                  |      |
| Input capacitance           | C <sub>IN</sub>  | fc = 1.0 MHz                                         | 4                 | All            |                          | 10                   | pF   |
| Output capacitance          | C <sub>OUT</sub> | See 4.3.1c                                           | 4                 | All            |                          | 15                   |      |
| Bidirectional capacitance   | C <sub>I/O</sub> |                                                      | 4                 | All            |                          | 20                   |      |
| Functional test             |                  | See 4.3.1d<br>V <sub>CC</sub> = 4.5 V, 5.5 V         | 7, 8              | All            |                          |                      |      |
| Maximum frequency           | f <sub>MAX</sub> | See figure 3                                         | 9, 10, 11         | 05, 09         | 16.0                     |                      | MHz  |
|                             |                  | V <sub>CC</sub> = 4.5 V                              |                   | 04             | 12.0                     |                      | 1    |
|                             |                  |                                                      |                   | 03,07,08       | 10.0                     |                      | 1    |
|                             |                  |                                                      |                   | 02,06,10       | 8.0                      |                      |      |
|                             |                  |                                                      |                   | 01             | 6.0                      |                      |      |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 5    |

| TABLEI   | Electrical | norformanco | characteristics | Continued                      |
|----------|------------|-------------|-----------------|--------------------------------|
| TABLE I. | Electrical | performance | cnaracteristics | <ul> <li>Continuea.</li> </ul> |

| Test                                  | Symbol              |                                | Group A subgroups | Ref<br>no. | Device<br>type | Liı | mits | Unit |
|---------------------------------------|---------------------|--------------------------------|-------------------|------------|----------------|-----|------|------|
|                                       |                     |                                |                   |            |                | Min | Max  |      |
| PCLK low width                        | t <sub>wPCL</sub>   | See figure 3, read and         | 9, 10, 11         | 1          | 01             | 70  | 1000 | ns   |
|                                       |                     | write, interrupt, reset,       |                   |            | 02,06,10       | 50  | 1000 |      |
|                                       |                     | and cycle timings.             |                   |            | 03,07,08       | 40  | 1000 |      |
|                                       |                     | $C_L = 50 \text{ pF} \pm 10\%$ |                   |            | 04             | 34  | 1000 |      |
|                                       |                     | $V_{CC} = 4.5 \text{ V}$       |                   |            | 05, 09         | 26  | 1000 |      |
| PCLK high width                       | t <sub>wPCH</sub>   |                                | 9, 10, 11         | 2          | 01             | 70  | 1000 | ns   |
|                                       |                     |                                |                   |            | 02,06,10       | 50  | 1000 |      |
|                                       |                     |                                |                   |            | 03,07,08       | 40  | 1000 |      |
|                                       |                     |                                |                   |            | 04             | 34  | 1000 |      |
|                                       |                     |                                |                   |            | 05, 09         | 26  | 1000 |      |
| PCLK fall time 2/3/                   | $t_{fPC}$           |                                | 9, 10, 11         | 3          | 01,02,03,      |     | 10   | ns   |
|                                       |                     |                                |                   |            | 04,06,07,      |     |      |      |
|                                       |                     |                                |                   |            | 08, 10         |     |      |      |
|                                       |                     |                                |                   |            | 05             |     | 8    |      |
|                                       |                     |                                |                   |            | 09             |     | 5    |      |
| PCLK rise time 2/3/                   | $t_{rPC}$           |                                | 9, 10, 11         | 4          | 01,02,03,      |     | 10   | ns   |
|                                       |                     |                                |                   |            | 04,06,07,      |     |      |      |
|                                       |                     |                                |                   |            | 08, 10         |     |      |      |
|                                       |                     |                                |                   |            | 05             |     | 8    | -    |
|                                       |                     | _                              |                   |            | 09             |     | 5    |      |
| PCLK cycle time                       | t <sub>cPC</sub>    |                                | 9, 10, 11         | 5          | 01             | 165 | 2000 | ns   |
|                                       |                     |                                |                   |            | 02,06,10       | 125 | 2000 |      |
|                                       |                     |                                |                   |            | 03,07,08       | 100 | 2000 | -    |
|                                       |                     |                                |                   |            | 04             | 80  | 2000 | -    |
|                                       |                     |                                |                   |            | 05, 09         | 61  | 2000 |      |
| Address to $\overline{WR} \downarrow$ | t <sub>sA(WR)</sub> |                                | 9, 10, 11         | 6          | 01             | 80  |      | ns   |
| setup time                            |                     |                                |                   |            | 02,06,10       | 70  |      |      |
|                                       |                     |                                |                   |            | 03,07,08       | 50  |      | 1    |
|                                       |                     |                                |                   |            | 04             | 45  |      |      |
|                                       |                     |                                |                   |            | 05, 09         | 35  |      | 1    |
| Address to WR ↑                       | t <sub>hA(WR)</sub> |                                | 9, 10, 11         | 7          | All            | 0   |      | ns   |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 6    |

| Test                           | Symbol                       | Conditions $1/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>V <sub>CC</sub> = 5.0 V $\pm$ 10%<br>unless otherwise specified | Group A subgroups | Ref<br>no. | Device<br>type               | Lir        | mits                                             | Unit |
|--------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|------------------------------|------------|--------------------------------------------------|------|
|                                |                              | unicos ou ici wiso specimen                                                                                                     | J                 |            |                              | Min        | Max                                              | -    |
| Address to RD ↓ setup time     | t <sub>sA(RD)</sub>          | See figure 3, read and write, interrupt, reset,                                                                                 | 9, 10, 11         | 8          | 01                           | 80         |                                                  | ns   |
| Setup time                     |                              | and cycle timings.                                                                                                              | ı                 |            | 02,06,10                     | 70         |                                                  | 1    |
|                                |                              | $C_L = 50 \text{ pF} \pm 10\%$                                                                                                  |                   |            | 03,07,08                     | 50         |                                                  | 1    |
|                                |                              | $V_{CC} = 4.5 \text{ V}$                                                                                                        | Í                 |            | 04                           | 45         |                                                  |      |
|                                |                              |                                                                                                                                 |                   | <u> </u>   | 05, 09                       | 35         | <u> </u>                                         | 1    |
| Address to RD ↑ hold time      | t <sub>hA(RD)</sub>          |                                                                                                                                 | 9, 10, 11         | 9          | All                          | 0          |                                                  | ns   |
| INTACK to PCLK ↑ setup time 4/ | t <sub>sIA(PC)</sub>         |                                                                                                                                 | 9, 10, 11         | 10         | 01,02,03,<br>06,07,08,<br>10 | 20         |                                                  | ns   |
|                                |                              |                                                                                                                                 |                   | <u> </u>   | 04,05,09                     | 15         | <u> </u>                                         |      |
| INTACK to WR ↓                 | t <sub>sIAi(WR)</sub>        |                                                                                                                                 | 9, 10, 11         | 11         | 01                           | 160        | <u> </u>                                         | ns   |
| setup time <u>5</u> /          |                              |                                                                                                                                 | Í                 |            | 02,06,10                     | 145        | <b></b>                                          | _    |
|                                |                              |                                                                                                                                 |                   |            | 07                           | 130        | <b></b>                                          | _    |
|                                |                              |                                                                                                                                 | i                 |            | 03, 08                       | 120        | <del> </del>                                     | _    |
|                                |                              |                                                                                                                                 | i                 |            | 04                           | 95         | <del></del>                                      | 4    |
|                                | 1.                           | -                                                                                                                               | 2 40 44           | 10         | 05, 09                       | 70         | <del> </del>                                     | +    |
| INTACK to WR ↑                 | t <sub>hIA(WR)</sub>         | _                                                                                                                               | 9, 10, 11         | 12         | All                          | 0          |                                                  | ns   |
| INTACK to RD ↓                 | $t_{\text{sIAi}(\text{RD})}$ |                                                                                                                                 | 9, 10, 11         | 13         | 01                           | 160        | <u> </u>                                         | ns   |
| setup time <u>5</u> /          |                              |                                                                                                                                 |                   |            | 02,03,06,                    | 145        |                                                  |      |
|                                |                              |                                                                                                                                 |                   |            | 07,08,10                     | <u> </u> ! | <del> </del>                                     | _    |
|                                |                              |                                                                                                                                 | !                 |            | 04                           | 95         | <del>                                     </del> | 4    |
|                                | +.                           | -                                                                                                                               | 2 40 44           | 4.4        | 05, 09                       | 70         | <del> </del>                                     | +    |
| INTACK to RD ↑ hold time 4/    | t <sub>sIAi(RD)</sub>        |                                                                                                                                 | 9, 10, 11         | 14         | All                          | 0          |                                                  | ns   |
| INTACK to PCLK↑                | t <sub>hIA(PC)</sub>         | †                                                                                                                               | 9, 10, 11         | 15         | 01                           | 100        |                                                  | ns   |
| hold time                      |                              |                                                                                                                                 |                   |            | 02,06,10                     | 40         |                                                  | 1    |
|                                |                              |                                                                                                                                 | i                 |            | 03,07,08                     | 30         |                                                  | 1    |
|                                |                              |                                                                                                                                 |                   |            | 04                           | 20         |                                                  | ]    |
|                                |                              |                                                                                                                                 |                   |            | 05, 09                       | 15         |                                                  | 1    |
| CE low to WR ↓ setup time      | t <sub>sCEL(WR)</sub>        |                                                                                                                                 | 9, 10, 11         | 16         | All                          | 0          |                                                  | ns   |
| CE to WR ↑ hold time           | t <sub>hCE(WR)</sub>         |                                                                                                                                 | 9, 10, 11         | 17         | All                          | 0          |                                                  | ns   |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                  | 5962-88689 |
|-------------------------------------------------------------|------------------|------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL D | SHEET 7    |

|                                                                                | TA                    | BLE I. Electrical performance                   | characteristics   | s – Co     | ntinued.       |     |      |      |
|--------------------------------------------------------------------------------|-----------------------|-------------------------------------------------|-------------------|------------|----------------|-----|------|------|
| Test                                                                           | Symbol                |                                                 | Group A subgroups | Ref<br>no. | Device<br>type | Liı | mits | Unit |
|                                                                                |                       |                                                 |                   |            |                | Min | Max  |      |
| CE high to WR ↓ setup time                                                     | t <sub>sCEh(WR)</sub> | See figure 3, read and write, interrupt, reset, | 9, 10, 11         | 18         | 01             | 70  |      | ns   |
| setup time                                                                     |                       | and cycle timings.                              |                   |            | 02,06,10       | 60  |      |      |
|                                                                                |                       | $C_L = 50 \text{ pF} \pm 10\%$                  |                   |            | 03,07,08       | 50  |      |      |
|                                                                                |                       | $V_{CC} = 4.5 \text{ V}$                        |                   |            | 04             | 40  |      |      |
|                                                                                |                       | V6C = 1.0 V                                     |                   |            | 05, 09         | 30  |      |      |
| $\overline{CE}$ low to $\overline{RD} \downarrow$ setup time $\underline{5}$ / | t <sub>sCEL(RD)</sub> |                                                 | 9, 10, 11         | 19         | All            | 0   |      | ns   |
| CE to RD ↑ hold time <u>5</u> /                                                | t <sub>hCE(RD)</sub>  |                                                 | 9, 10, 11         | 20         | All            | 0   |      | ns   |
| CE high to RD ↓                                                                | t <sub>sCEh(RD)</sub> |                                                 | 9, 10, 11         | 21         | 01             | 70  |      | ns   |
| setup time <u>5</u> /                                                          | ,                     |                                                 |                   |            | 02,06,10       | 60  |      |      |
| ·                                                                              |                       |                                                 |                   |            | 03,07,08       | 50  |      |      |
|                                                                                |                       |                                                 |                   |            | 04             | 40  |      |      |
|                                                                                |                       |                                                 |                   |            | 05, 09         | 30  |      |      |
| RD low width 5/                                                                | t <sub>wRDL</sub>     |                                                 | 9, 10, 11         | 22         | 01             | 200 |      | ns   |
|                                                                                | WINDE                 |                                                 | -, -,             |            | 02,06,10       | 150 |      |      |
|                                                                                |                       |                                                 |                   |            | 03,07,08       | 125 |      |      |
|                                                                                |                       |                                                 |                   |            | 04             | 90  |      |      |
|                                                                                |                       |                                                 |                   |            | 05, 09         | 75  |      |      |
| RD ↓ to read data active delay 2/                                              | t <sub>dRD(DRA)</sub> |                                                 | 9, 10, 11         | 23         | All            | 0   |      | ns   |
| RD ↑ to read data  not valid delay 2/                                          | t <sub>dRDr(DR)</sub> |                                                 | 9, 10, 11         | 24         | All            | 0   |      | ns   |
| RD ↓ to read data                                                              | t <sub>dRDf(DR)</sub> |                                                 | 9, 10, 11         | 25         | 01             |     | 180  | ns   |
| valid delay                                                                    |                       |                                                 |                   |            | 02,06,10       |     | 140  |      |
|                                                                                |                       |                                                 |                   |            | 03,07,08       |     | 125  |      |
|                                                                                |                       |                                                 |                   |            | 04             |     | 90   |      |
|                                                                                |                       |                                                 |                   |            | 05, 09         |     | 70   |      |
| RD ↑ to read data                                                              | t <sub>dRD(DRZ)</sub> |                                                 | 9, 10, 11         | 26         | 01             |     | 45   | ns   |
| float delay <u>2</u> / <u>6</u> /                                              |                       |                                                 |                   |            | 02,06,10       |     | 40   |      |
|                                                                                |                       |                                                 |                   |            | 03,07,08       |     | 35   |      |
|                                                                                |                       |                                                 |                   |            | 09             |     | 30   |      |
|                                                                                |                       |                                                 |                   |            | 04             |     | 25   |      |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 8    |

05

20

|                            | TA                   | BLE I. Electrical performance                              | characteristics   | <u>s</u> – Co | ntinued.        |     |         |              |
|----------------------------|----------------------|------------------------------------------------------------|-------------------|---------------|-----------------|-----|---------|--------------|
| Test                       | Symbol               |                                                            | Group A subgroups | Ref<br>no.    | Device<br>type  | Liı | mits    | Unit         |
|                            |                      |                                                            |                   |               |                 | Min | Max     |              |
| Address required           | $t_{dA(DR)}$         | See figure 3, read and                                     | 9, 10, 11         | 27            | 01              |     | 280     | ns           |
| valid to read data         |                      | write, interrupt, reset,                                   |                   |               | 02,06,10        |     | 220     |              |
| valid delay                |                      | and cycle timings.                                         |                   |               | 07              |     | 180     |              |
|                            |                      | $C_L = 50 \text{ pF} \pm 10\%$<br>$V_{CC} = 4.5 \text{ V}$ |                   |               | 03, 08          |     | 160     |              |
|                            |                      | V <sub>CC</sub> = 4.5 V                                    |                   |               | 04              |     | 120     | 4            |
| <u> </u>                   |                      |                                                            |                   |               | 05, 09          |     | 100     |              |
| WR low width               | t <sub>wWRL</sub>    |                                                            | 9, 10, 11         | 28            | 01              | 200 |         | ns           |
|                            |                      |                                                            |                   |               | 02,06,10        | 150 |         | 4            |
|                            |                      |                                                            |                   |               | 03,07,08        | 125 |         | 4            |
|                            |                      |                                                            |                   |               | 04              | 90  | 1       | -            |
| <del></del>                |                      |                                                            | 0.40.44           | 00            | 05, 09          | 75  | 05      | <del> </del> |
| WR ↓ to write data valid   | t <sub>sDW(WR)</sub> |                                                            | 9, 10, 11         | 29            | 03,06,07        |     | 35      | ns           |
| valiu                      |                      |                                                            |                   |               | 04              |     | 25      | 4            |
|                            |                      |                                                            |                   |               | 05,08,09,       |     | 20      |              |
|                            |                      |                                                            |                   |               | 10              |     |         | 4            |
|                            |                      |                                                            |                   |               | 01, 02          |     | 0       | <u> </u>     |
| WRITE data to WR hold time | t <sub>hDW(WR)</sub> |                                                            | 9, 10, 11         | 30            | All             | 0   |         | ns           |
| WR ↓ to wait valid         | $t_{\text{dWR(W)}}$  |                                                            | 9, 10, 11         | 31            | 01              |     | 200     | ns           |
| delay <u>7</u> /           |                      |                                                            |                   |               | 02,06,10        |     | 170     |              |
|                            |                      |                                                            |                   |               | 07              |     | 160     | _            |
|                            |                      |                                                            |                   |               | 03, 08          |     | 100     |              |
|                            |                      |                                                            |                   |               | 04              |     | 70      | 4            |
|                            |                      |                                                            |                   |               | 05, 09          |     | 50      | <u> </u>     |
| RD ↓ to wait valid         | $t_{dRD(W)}$         |                                                            | 9, 10, 11         | 32            | 01              |     | 200     | ns           |
| delay <u>7</u> /           |                      |                                                            |                   |               | 02,06,10        |     | 170     |              |
|                            |                      |                                                            |                   |               | 07              |     | 160     |              |
|                            |                      |                                                            |                   |               | 03, 08          |     | 100     |              |
|                            |                      |                                                            |                   |               | 04              |     | 70      | _            |
|                            |                      |                                                            |                   |               | 05, 09          |     | 50      |              |
| WR ↓ to W/REQ              | $t_{dWRf(REQ)}$      |                                                            | 9, 10, 11         | 33            | 01              |     | 200     | ns           |
| not valid delay            |                      |                                                            |                   |               | 02,06,10        |     | 170     |              |
|                            |                      |                                                            |                   |               | 07              |     | 160     |              |
|                            |                      |                                                            |                   |               | 03, 08          |     | 120     | _            |
|                            |                      |                                                            |                   |               | 04              |     | 100     | _            |
|                            |                      |                                                            |                   |               | 05, 09          |     | 70      |              |
| See footnotes at end of    | table.               |                                                            |                   |               |                 |     |         |              |
|                            | STANDAR<br>CIRCUIT D | RD<br>DRAWING                                              | SIZE<br><b>A</b>  |               |                 |     | 5962-8  | 38689        |
| DEFENSE SUI                |                      | ER COLUMBUS                                                |                   | REVI          | SION LEVEL<br>D |     | SHEET 9 | 1            |

| TABLEI   |            | ,           |                 | O (: 1                         |
|----------|------------|-------------|-----------------|--------------------------------|
| TABLE I. | Electrical | performance | characteristics | <ul> <li>Continued.</li> </ul> |

| Test                   | Symbol                   |                                | Group A subgroups | Ref  | Device<br>type | Limits |                  | Unit |
|------------------------|--------------------------|--------------------------------|-------------------|------|----------------|--------|------------------|------|
|                        |                          |                                | oubg.oupo         | 110. | 1,750          |        |                  |      |
|                        |                          |                                |                   |      |                | Min    | Max              |      |
| RD ↓ to W/REQ          | $\mathbf{t}_{dRDf(REQ)}$ | See figure 3, read and         | 9, 10, 11         | 34   | 01             |        | 200              | ns   |
| not valid delay        |                          | write, interrupt, reset,       |                   |      | 02,06,10       |        | 170              |      |
|                        |                          | and cycle timings.             |                   |      | 07             |        | 160              |      |
|                        |                          | $C_L = 50 \text{ pF} \pm 10\%$ |                   |      | 03, 08         |        | 120              |      |
|                        |                          | $V_{CC} = 4.5 \text{ V}$       |                   |      | 04             |        | 100              |      |
|                        |                          |                                |                   |      | 05, 09         |        | 70               |      |
| WR ↓ to DTR/REQ        | t <sub>dWRr(REQ)</sub>   |                                | 9, 10, 11         | 35   | All            |        | 4.0              | ns   |
| not valid delay        |                          |                                |                   |      |                |        | t <sub>cPC</sub> |      |
| WR ↓ to DTR/REQ        | $t_{dWRr(EREQ)}$         |                                | 9, 10, 11         | 35   | 03,06,08,      |        | 120              | ns   |
| not valid delay        | <u>8</u> /               |                                |                   |      | 10             |        |                  |      |
|                        |                          |                                |                   |      | 04             |        | 100              |      |
| -                      |                          |                                |                   |      | 05, 09         |        | 70               |      |
| RD ↑ to DTR/REQ        | $t_{dRDr(REQ)}$          |                                | 9, 10, 11         | 36   | All            |        | 4.0              | ns   |
| not valid delay        |                          |                                |                   |      |                |        | t <sub>cPC</sub> |      |
| PCLK ↓ to INT          | t <sub>dPC(INT)</sub>    |                                | 9, 10, 11         | 37   | 01,02,06,      |        | 500              | ns   |
| valid delay <u>7</u> / |                          |                                |                   |      | 07, 10         |        |                  | _    |
|                        |                          |                                |                   |      | 03             |        | 400              |      |
|                        |                          |                                |                   |      | 04             |        | 350              |      |
|                        |                          |                                |                   |      | 08             |        | 320              |      |
|                        |                          |                                |                   |      | 05, 09         |        | 175              |      |
| INTACK to RD ↓         | $t_{\sf dIAi(RD)}$       |                                | 9, 10, 11         | 38   | 01             | 200    |                  | ns   |
| (acknowledge)          |                          |                                |                   |      | 02,06,10       | 150    |                  |      |
| delay <u>9</u> /       |                          |                                |                   |      | 03,07,08       | 125    |                  |      |
|                        |                          |                                |                   |      | 04             | 95     |                  |      |
|                        |                          |                                |                   |      | 05, 09         | 50     |                  |      |
| RD (acknowledge)       | $t_{wRDA}$               |                                | 9, 10, 11         | 39   | 01             | 200    |                  | ns   |
| width                  |                          |                                |                   |      | 02,06,10       | 150    |                  |      |
|                        |                          |                                |                   |      | 03,07,08       | 125    |                  | _    |
|                        |                          |                                |                   |      | 04             | 95     |                  | _    |
|                        |                          |                                |                   |      | 05, 09         | 75     |                  |      |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 10   |

|                                     | TA                       | BLE I. Electrical performance                                                                                                               | characteristics   | <u>s</u> – Co | ntinued.        |     |         |          |
|-------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|-----------------|-----|---------|----------|
| Test                                | Symbol                   | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>V <sub>CC</sub> = 5.0 V $\pm$ 10%<br>unless otherwise specified | Group A subgroups | Ref<br>no.    | Device<br>type  | L   | imits   | Unit     |
|                                     |                          |                                                                                                                                             |                   |               |                 | Min | Max     |          |
| RD ↓                                | t <sub>dRDA(DR)</sub>    | See figure 3, read and                                                                                                                      | 9, 10, 11         | 40            | 01              |     | 180     | ns       |
| (acknowledge) to                    |                          | write, interrupt, reset,                                                                                                                    |                   |               | 02,03,06,       |     | 140     |          |
| read data valid                     |                          | and cycle timings.                                                                                                                          |                   |               | 07,08,10        |     |         |          |
| delay                               |                          | $C_L = 50 \text{ pF} \pm 10\%$                                                                                                              |                   |               | 04              |     | 90      |          |
|                                     |                          | $V_{CC} = 4.5 \text{ V}$                                                                                                                    |                   |               | 05, 09          |     | 70      |          |
| IEI to RD ↓                         | t <sub>sIEI(RDA)</sub>   |                                                                                                                                             | 9, 10, 11         | 41            | 01              | 100 |         | ns       |
| (acknowledge)                       |                          |                                                                                                                                             |                   |               | 02,03,06,       | 95  |         |          |
| setup time                          |                          |                                                                                                                                             |                   |               | 07,08,10        |     |         |          |
|                                     |                          |                                                                                                                                             |                   |               | 04              | 65  |         |          |
|                                     |                          |                                                                                                                                             |                   |               | 05, 09          | 50  |         | <u> </u> |
| IEI to RD ↑ (acknowledge) hold time | t <sub>hIEI(RDA)</sub>   |                                                                                                                                             | 9, 10, 11         | 42            | All             | 0   |         | ns       |
| IEI to IEO delay time               | t <sub>dIEI(IEO)</sub>   |                                                                                                                                             | 9, 10, 11         | 43            | 01              |     | 100     | ns       |
|                                     |                          |                                                                                                                                             |                   |               | 02,03,06,       |     | 95      |          |
|                                     |                          |                                                                                                                                             |                   |               | 07,08,10        |     |         |          |
|                                     |                          |                                                                                                                                             |                   |               | 04              |     | 65      |          |
|                                     |                          |                                                                                                                                             |                   |               | 05, 09          |     | 45      |          |
| PCLK ↑ to IEO                       | t <sub>dPC(IEO)</sub>    |                                                                                                                                             | 9, 10, 11         | 44            | 01              |     | 250     | ns       |
| delay                               |                          |                                                                                                                                             |                   |               | 02,03,06,       |     | 200     | 1        |
|                                     |                          |                                                                                                                                             |                   |               | 07              |     |         |          |
|                                     |                          |                                                                                                                                             |                   |               | 08              |     | 175     |          |
|                                     |                          |                                                                                                                                             |                   |               | 04              |     | 130     |          |
|                                     |                          |                                                                                                                                             |                   |               | 05, 09          |     | 80      |          |
| RD ↓ to INT inactive delay 7/       | t <sub>dRA(INT)</sub>    |                                                                                                                                             | 9, 10, 11         | 45            | 01,02,06,<br>07 |     | 500     | ns       |
|                                     |                          |                                                                                                                                             |                   |               | 03, 10          |     | 450     | 1        |
|                                     |                          |                                                                                                                                             |                   |               | 08              |     | 320     | 1        |
|                                     |                          |                                                                                                                                             |                   |               | 04              |     | 260     |          |
|                                     |                          |                                                                                                                                             |                   |               | 05, 09          |     | 200     |          |
| RD ↑ to WR ↓ delay                  | t <sub>dRD(WRQ)</sub>    |                                                                                                                                             | 9, 10, 11         | 46            | 01,02,03,       | 15  |         | ns       |
| for no reset 2/                     |                          |                                                                                                                                             |                   |               | 06,07,08,       |     |         |          |
| _                                   |                          |                                                                                                                                             |                   |               | 10              |     |         |          |
|                                     |                          |                                                                                                                                             |                   |               | 04,05,09        | 10  |         |          |
| WR ↑ to RD ↓ delay                  | t <sub>dWRQ(RD)</sub>    |                                                                                                                                             | 9, 10, 11         | 47            | 01              | 30  |         | ns       |
| for no reset 2/                     |                          |                                                                                                                                             |                   |               | 02,03,06,       | 15  |         | 1        |
|                                     |                          |                                                                                                                                             |                   |               | 07,08,10        |     |         |          |
|                                     |                          |                                                                                                                                             |                   |               | 04,05,09        | 10  |         |          |
| See footnotes at end of             | table.                   |                                                                                                                                             |                   |               |                 |     |         |          |
|                                     | STANDAR<br>CIRCUIT D     |                                                                                                                                             | SIZE<br><b>A</b>  |               |                 |     | 5962-8  | 38689    |
|                                     | PPLY CENT<br>BUS, OHIO 4 | ER COLUMBUS<br>43218-3990                                                                                                                   |                   | REVI          | SION LEVEL<br>D |     | SHEET 1 | 1        |

|                                   | T                       | ABLE I. Electrical performance                                                                                                              | e characteristic      | <u>s</u> – Co | ntinued.        | 1                |                   | <del> </del>      |    |
|-----------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|-----------------|------------------|-------------------|-------------------|----|
| Test                              | Symbol                  | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>V <sub>CC</sub> = 5.0 V $\pm$ 10%<br>unless otherwise specified | Group A subgroups     | Ref<br>no.    | Device<br>type  | Limits           |                   | Unit              |    |
|                                   |                         |                                                                                                                                             |                       |               |                 | Min              | Max               |                   |    |
| WR and RD                         | t <sub>wRES</sub>       | See figure 3, read and                                                                                                                      | 9, 10, 11             | 48            | 01              | 200              |                   | ns                |    |
| coincident low                    |                         | write, interrupt, reset,                                                                                                                    |                       |               | 02,03,06,       | 150              |                   |                   |    |
| for reset 2/                      |                         | and cycle timings.                                                                                                                          |                       |               | 10              |                  |                   |                   |    |
|                                   |                         | $C_L = 50 \text{ pF} \pm 10\%$                                                                                                              |                       |               | 07, 08          | 100              |                   |                   |    |
|                                   |                         | $V_{CC} = 4.5 \text{ V}$                                                                                                                    |                       |               | 04              | 85               |                   |                   |    |
|                                   |                         |                                                                                                                                             |                       |               | 05, 09          | 75               |                   |                   |    |
| Valid access                      | t <sub>rC</sub>         |                                                                                                                                             | 9, 10, 11             | 49            | 01,02,06,       | 4.0              |                   | ns                |    |
| recovery time                     |                         |                                                                                                                                             |                       |               | 07,08,09,       | $t_{cPC}$        |                   |                   |    |
| <u>2</u> / <u>10</u> /            |                         |                                                                                                                                             |                       |               | 10              |                  |                   |                   |    |
|                                   |                         |                                                                                                                                             |                       |               | 03,04,05        | 3.5              |                   |                   |    |
|                                   |                         |                                                                                                                                             |                       |               |                 | t <sub>cPC</sub> |                   |                   |    |
| PCLK ↓ to                         | t <sub>dPC(REQ)</sub>   | See figure 3, general                                                                                                                       | 9, 10, 11             | 1             | 01,02,06,       |                  | 250               | ns                |    |
| W/REQ valid                       |                         | timings.                                                                                                                                    |                       |               | 07, 10          |                  |                   |                   |    |
| delay                             |                         | $C_L = 50 \text{ pF} \pm 10\%$                                                                                                              |                       |               | 03, 08          |                  | 150               |                   |    |
|                                   |                         | $V_{CC} = 4.5 \text{ V}$                                                                                                                    |                       |               | 04              |                  | 120               | -                 |    |
|                                   |                         | _                                                                                                                                           |                       |               | 05, 09          |                  | 80                |                   |    |
| PCLK ↓ to wait                    | t <sub>dPC(W)</sub>     |                                                                                                                                             | 9, 10, 11 2 01,02,06, |               | 350             | ns               |                   |                   |    |
| inactive delay                    |                         |                                                                                                                                             |                       |               | 07, 10          |                  |                   | -                 |    |
|                                   |                         |                                                                                                                                             |                       |               | 03, 08          |                  | 250               | -                 |    |
|                                   |                         |                                                                                                                                             |                       |               | 04              |                  | 220               |                   |    |
| <del></del>                       |                         | _                                                                                                                                           | 0.40.44               | _             | 05, 09          |                  | 180               |                   |    |
| RxC ↑ to PCLK ↑                   | t <sub>sRXC(PC)</sub>   |                                                                                                                                             | 9, 10, 11             | 9, 10, 11     | 3               | 01               | 70                | t <sub>wPCL</sub> | ns |
| setup time                        |                         |                                                                                                                                             |                       |               | 02, 06          | 60               | t <sub>wPCL</sub> | _                 |    |
| (PCLK ÷ 4 case                    |                         |                                                                                                                                             |                       |               | 07              | 40               | t <sub>wPCL</sub> |                   |    |
| only) <u>11</u> / <u>12</u> /     |                         |                                                                                                                                             |                       |               | 03,04,05,       | 0                |                   |                   |    |
|                                   |                         |                                                                                                                                             |                       |               | 08,09,10        |                  |                   |                   |    |
| RxD to RxC ↑                      | t <sub>sRXD(RXCr)</sub> |                                                                                                                                             | 9, 10, 11             | 4             | All             | 0                |                   | ns                |    |
| setup time                        |                         |                                                                                                                                             |                       |               |                 |                  |                   |                   |    |
| (X1 mode) <u>11</u> /             |                         |                                                                                                                                             |                       |               |                 |                  |                   |                   |    |
| RxD to RxC ↑                      | t <sub>hRXD(RXCf)</sub> |                                                                                                                                             | 9, 10, 11             | 5             | 01,02,06,       | 150              |                   | ns                |    |
| hold time                         |                         |                                                                                                                                             |                       |               | 07, 10          |                  |                   | -                 |    |
| (X1 mode) <u>11</u> /             |                         |                                                                                                                                             |                       |               | 03, 08          | 125              |                   |                   |    |
|                                   |                         |                                                                                                                                             |                       |               | 04              | 100              |                   |                   |    |
|                                   |                         |                                                                                                                                             |                       |               | 05, 09          | 50               |                   |                   |    |
| RxD to RxC ↓                      | t <sub>sRXD(RXCf)</sub> |                                                                                                                                             | 9, 10, 11             | 6             | All             | 0                |                   | ns                |    |
| setup time                        |                         |                                                                                                                                             |                       |               |                 |                  |                   |                   |    |
| (X1 mode) <u>11</u> / <u>13</u> / |                         |                                                                                                                                             |                       |               |                 |                  |                   |                   |    |
| See footnotes at end              | ui iadie.               |                                                                                                                                             |                       |               |                 |                  |                   |                   |    |
| MICRO                             | STANDA<br>OCIRCUIT      | RD<br>DRAWING                                                                                                                               | SIZE<br><b>A</b>      |               |                 |                  | 5962-8            | 38689             |    |
|                                   |                         | TER COLUMBUS<br>43218-3990                                                                                                                  |                       | REVI          | SION LEVEL<br>D | ;                | SHEET<br>12       | 2                 |    |

|                                                                               | Т                       | ABLE I. Electrical performance                                                                                                                                           | e characteristic  | <u>s</u> – Co | ntinued.            |                         |        |       |
|-------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|---------------------|-------------------------|--------|-------|
| Test                                                                          | Symbol                  | $ \begin{array}{c} Conditions & \underline{1}/\\ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C\\ V_{CC} = 5.0 \text{ V} \pm 10\%\\ unless otherwise specified \end{array} $ | Group A subgroups | Ref<br>no.    | Device<br>type      | Li                      | Limits |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               |                     | Min                     | Max    |       |
| RxD to $\overline{RxC} \downarrow$ hold time                                  | t <sub>hRXD(RXCf)</sub> | See figure 3, general timings.                                                                                                                                           | 9, 10, 11         | 7             | 01,02,06,<br>07, 10 | 150                     |        | ns    |
| (X1 mode)                                                                     |                         | $C_L = 50 \text{ pF} \pm 10\%$                                                                                                                                           |                   |               | 03, 08              | 125                     |        |       |
| <u>11</u> / <u>13</u> /                                                       |                         | $V_{CC} = 4.5 \text{ V}$                                                                                                                                                 |                   |               | 04                  | 100                     |        |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 05, 09              | 50                      |        |       |
| SYNC to RxC ↑ setup time 11/                                                  | t <sub>sSY(RXC)</sub>   |                                                                                                                                                                          | 9, 10, 11         | 8             | 01,02,06,<br>07, 10 | -200                    |        | ns    |
| · —                                                                           |                         |                                                                                                                                                                          |                   |               | 03, 08              | -150                    |        |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 04                  | -125                    |        | 1     |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 05, 09              | -100                    |        |       |
| SYNC to RxC ↑ hold time 11/                                                   | t <sub>hSY(RXC)</sub>   |                                                                                                                                                                          | 9, 10, 11         | 9             | All                 | 5.0<br>t <sub>cPC</sub> |        | ns    |
| TxC ↓ to PCLK ↑ setup time 12/ 14/                                            | t <sub>sTXC(PC)</sub>   |                                                                                                                                                                          | 9, 10, 11         | 10            | All                 | 0                       |        | ns    |
| TxC ↓ to TxD                                                                  | $t_{dTXCf(TXD)}$        |                                                                                                                                                                          | 9, 10, 11         | 11            | 01                  |                         | 230    | ns    |
| delay (X1 mode)                                                               |                         |                                                                                                                                                                          |                   |               | 02, 06              |                         | 200    |       |
| <u>14</u> /                                                                   |                         |                                                                                                                                                                          |                   |               | 10                  |                         | 190    |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 03,07,08            |                         | 150    |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 04                  |                         | 130    |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 05, 09              |                         | 80     |       |
| TxC ↑ to TxD                                                                  | t <sub>dTXCr(TXD)</sub> |                                                                                                                                                                          | 9, 10, 11         | 12            | 01                  |                         | 230    | ns    |
| delay (X1 mode)                                                               | uixoi(ixb)              |                                                                                                                                                                          |                   |               | 02, 06              |                         | 200    |       |
| <u>13</u> / <u>14</u> /                                                       |                         |                                                                                                                                                                          |                   |               | 10                  |                         | 190    |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 03,07,08            |                         | 150    |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 04                  |                         | 130    |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 05, 09              |                         | 80     |       |
| TxD to TRxC                                                                   | t <sub>dTXD(TRX)</sub>  |                                                                                                                                                                          | 9, 10, 11         | 13            | 01,02,06,           |                         | 200    | ns    |
| delay (send                                                                   | , ,                     |                                                                                                                                                                          |                   |               | 07, 10              |                         |        |       |
| clock echo)                                                                   |                         |                                                                                                                                                                          |                   |               | 03, 08              |                         | 140    |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 04                  |                         | 120    |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 05, 09              |                         | 80     |       |
| RTxC high width                                                               | $t_{wRTxh}$             |                                                                                                                                                                          | 9, 10, 11         | 14            | 01                  | 180                     |        | ns    |
| <u>15</u> /                                                                   |                         |                                                                                                                                                                          |                   |               | 02,06,07            | 150                     |        |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 10                  | 130                     |        |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 03, 08              | 120                     |        |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 04                  | 100                     |        |       |
|                                                                               |                         |                                                                                                                                                                          |                   |               | 05, 09              | 80                      |        |       |
| See footnotes at end                                                          | of table.               |                                                                                                                                                                          |                   |               |                     |                         |        |       |
|                                                                               |                         | DRAWING                                                                                                                                                                  | SIZE<br><b>A</b>  |               |                     |                         | 5962-8 | 38689 |
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990  REVISION LEVEL D 13 |                         |                                                                                                                                                                          |                   |               |                     |                         |        |       |

| Test                          | Symbol             |                                | Group A subgroups | Ref<br>no. | Device<br>type | Lir | mits                                             | Unit         |
|-------------------------------|--------------------|--------------------------------|-------------------|------------|----------------|-----|--------------------------------------------------|--------------|
|                               |                    |                                |                   |            |                | Min | Max                                              | 1            |
| RTxC low width                | t <sub>wRTxI</sub> | See figure 3, general          | 9, 10, 11         | 15         | 01             | 180 |                                                  | ns           |
| <u>15</u> /                   |                    | timings.                       |                   |            | 02,06,07       | 150 |                                                  | 1            |
|                               |                    | $C_L = 50 \text{ pF} \pm 10\%$ |                   |            | 10             | 130 |                                                  |              |
|                               |                    | $V_{CC} = 4.5 \text{ V}$       |                   |            | 03, 08         | 120 |                                                  |              |
|                               |                    |                                |                   |            | 04             | 100 |                                                  |              |
|                               |                    |                                |                   | <u> </u>   | 05, 09         | 80  |                                                  |              |
| RTxC cycle time               | t <sub>cRTX</sub>  |                                | 9, 10, 11         | 16         | 01             | 640 |                                                  | ns           |
| (RxD, TxD)                    |                    |                                |                   |            | 02, 06         | 500 |                                                  | 1            |
| <u>15</u> / <u>16</u> /       |                    |                                |                   |            | 10             | 472 |                                                  | 1            |
|                               |                    |                                |                   |            | 03,07,08       | 400 |                                                  | 1            |
|                               |                    |                                |                   |            | 04             | 320 |                                                  |              |
|                               |                    |                                |                   |            | 05, 09         | 244 |                                                  |              |
| Crystal oscillator            | t <sub>cRTXX</sub> |                                | 9, 10, 11         | 17         | 01             | 165 | 1000                                             | ns           |
| period <u>4</u> / <u>17</u> / |                    |                                |                   |            | 02,06,10       | 125 | 1000                                             |              |
|                               |                    |                                |                   |            | 03,07,08       | 100 | 1000                                             |              |
|                               |                    |                                |                   |            | 04             | 80  | 1000                                             |              |
|                               |                    |                                |                   | <u> </u>   | 05, 09         | 62  | 1000                                             | <u> </u>     |
| TRxC high width               | $t_{wTRXh}$        |                                | 9, 10, 11         | 18         | 01             | 180 | <u> </u>                                         | ns           |
| <u>15</u> /                   |                    |                                |                   |            | 02,06,07       | 150 | <u> </u>                                         |              |
|                               |                    |                                |                   |            | 10             | 130 | <u> </u>                                         | _            |
|                               |                    |                                |                   |            | 03, 08         | 120 | <u> </u>                                         |              |
|                               |                    |                                |                   |            |                | 100 | <u> </u>                                         |              |
|                               |                    | _                              |                   | <u> </u>   | 05, 09         | 80  | <u> </u>                                         | <del> </del> |
| TRxC low width                | t <sub>wTRXI</sub> |                                | 9, 10, 11         | 19         | 01             | 180 | <u> </u>                                         | ns           |
| <u>15</u> /                   |                    |                                |                   |            | 02,06,07       | 150 | <u> </u>                                         |              |
|                               |                    |                                |                   |            | 10             | 130 | <u> </u>                                         |              |
|                               |                    |                                |                   |            | 03, 08         | 120 | <del>                                     </del> | -            |
|                               |                    |                                |                   |            | 04             | 100 | <del> </del>                                     | 4            |
|                               | +.                 | -                              | 2 40 44           | +          | 05, 09         | 80  | <del>                                     </del> | <u> </u>     |
| TRxC cycle time               | t <sub>cTRX</sub>  |                                | 9, 10, 11         | 20         | 01             | 640 | <u> </u>                                         | ns           |
| <u>15</u> / <u>16</u> /       |                    |                                |                   |            | 02, 06         | 500 | <del>                                     </del> | _            |
|                               |                    |                                |                   |            | 10             | 472 | <del> </del>                                     | _            |
|                               |                    |                                |                   |            | 03,07,08       | 400 | <u> </u>                                         | 4            |
|                               |                    |                                |                   |            | 04             | 320 | <u> </u>                                         | 4            |
|                               |                    |                                |                   |            | 05, 09         | 244 |                                                  |              |

MICROCIRCUIT DRAWING
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43218-3990

**STANDARD** 

SIZE **5962-88689**REVISION LEVEL SHEET 14

| TABLEI   |            | ,           |                 | O (: 1                         |
|----------|------------|-------------|-----------------|--------------------------------|
| TABLE I. | Electrical | performance | characteristics | <ul> <li>Continued.</li> </ul> |

| Test                                          | Symbol                 | mbol $ \begin{array}{c} Conditions & \underline{1}/\\ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C\\ V_{CC} = 5.0 \text{ V} \pm 10\%\\ \text{unless otherwise specified} \end{array} $ | Group A subgroups | Ref<br>no. | Device<br>type | Limits |     | Unit             |
|-----------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|----------------|--------|-----|------------------|
|                                               |                        |                                                                                                                                                                                      |                   |            |                | Min    | Max |                  |
| DCD to CTS                                    | t <sub>wEXT</sub>      | See figure 3, general                                                                                                                                                                | 9, 10, 11         | 21         | 01,02,06,      | 200    |     | ns               |
| pulse width                                   |                        | timings.                                                                                                                                                                             |                   |            | 07, 10         |        |     |                  |
|                                               |                        | $C_L = 50 \text{ pF} \pm 10\%$                                                                                                                                                       |                   |            | 03, 08         | 120    |     |                  |
|                                               |                        | $V_{CC} = 4.5 \text{ V}$                                                                                                                                                             |                   |            | 04             | 100    |     |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 05, 09         | 70     |     |                  |
| SYNC pulse                                    | t <sub>wSY</sub>       |                                                                                                                                                                                      | 9, 10, 11         | 22         | 01,02,06,      | 200    |     | ns               |
| width                                         |                        |                                                                                                                                                                                      |                   |            | 07,10          |        |     |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 03, 08         | 120    |     |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 04             | 100    |     |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 05, 09         | 70     |     | <u></u>          |
| RxC ↑ to W/REQ                                | t <sub>dRXC(REQ)</sub> | See figure 3, system                                                                                                                                                                 | 9, 10, 11         | 1          | 08,09,10       | 13     | 17  | t <sub>cPC</sub> |
| valid delay                                   |                        | timings.                                                                                                                                                                             |                   |            | 01,02,03,      | 8      | 12  |                  |
| <u>2</u> / <u>11</u> / <u>18</u> /            |                        | $C_L = 50 \text{ pF} \pm 10\%$                                                                                                                                                       |                   |            | 04,05,06,      |        |     |                  |
|                                               |                        | $V_{CC} = 4.5 \text{ V}$                                                                                                                                                             |                   |            | 07             |        |     |                  |
| RxC ↑ to wait                                 | t <sub>dRXC(W)</sub>   |                                                                                                                                                                                      | 9, 10, 11         | 2          | 08,09,10       | 13     | 17  | t <sub>cPC</sub> |
| inactive delay                                |                        |                                                                                                                                                                                      |                   |            | 01,02,03,      | 8      | 14  |                  |
| <u>2</u> / <u>7</u> / <u>11</u> / <u>18</u> / |                        |                                                                                                                                                                                      |                   |            | 04,05,06,      |        |     |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 07             |        |     |                  |
| RxC ↑ to SYNC                                 | $t_{dRXC(SY)}$         |                                                                                                                                                                                      | 9, 10, 11         | 3          | 08,09,10       | 9      | 12  | t <sub>cPC</sub> |
| valid delay                                   |                        |                                                                                                                                                                                      |                   |            | 01,02,03,      | 4      | 7   |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 04,05,06,      |        |     |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 07             |        |     |                  |
| RxC ↑ to INT                                  | t <sub>dRXC(INT)</sub> |                                                                                                                                                                                      | 9, 10, 11         | 4          | 08,09,10       | 15     | 21  | $t_{cPC}$        |
| valid delay                                   |                        |                                                                                                                                                                                      |                   |            | 01,02,03,      | 10     | 16  |                  |
| <u>2</u> / <u>7</u> / <u>11</u> / <u>18</u> / |                        |                                                                                                                                                                                      |                   |            | 04,05,06,      |        |     |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 07             |        |     |                  |
| TxC ↑ to W/REQ                                | $t_{dTXC(REQ)}$        |                                                                                                                                                                                      | 9, 10, 11         | 5          | 08,09,10       | 8      | 11  | t <sub>cPC</sub> |
| valid delay                                   |                        |                                                                                                                                                                                      |                   |            | 01,02,03,      | 5      | 8   |                  |
| <u>2</u> / <u>14</u> / <u>18</u> /            |                        |                                                                                                                                                                                      |                   |            | 04,05,06,      |        |     |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 07             |        |     |                  |
| TxC ↓ to wait                                 | $t_{\text{dTXC(W)}}$   |                                                                                                                                                                                      | 9, 10, 11         | 6          | 08,09,10       | 8      | 14  | t <sub>cPC</sub> |
| inactive delay                                |                        |                                                                                                                                                                                      |                   |            | 01,02,03,      | 5      | 11  |                  |
| <u>2</u> / <u>7</u> / <u>14</u> / <u>18</u> / |                        |                                                                                                                                                                                      |                   |            | 04,05,06,      |        |     |                  |
|                                               |                        |                                                                                                                                                                                      |                   |            | 07             |        |     |                  |

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-88689 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 15         |

| TARLET   | Flactrical | nerformance | characteristics | <ul> <li>Continued</li> </ul>  |
|----------|------------|-------------|-----------------|--------------------------------|
| TABLE I. | Fiectrical | репогталсе  | cnaracteristics | <ul> <li>Continued.</li> </ul> |

| Test                                                           | Symbol                 | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>V <sub>CC</sub> = 5.0 V $\pm$ 10%<br>unless otherwise specified | Group A<br>subgroups | Ref<br>no. | Device<br>type | Lir | nits | Unit             |
|----------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------|----------------|-----|------|------------------|
|                                                                |                        |                                                                                                                                             |                      |            |                | Min | Max  |                  |
| $\overline{TxC} \downarrow to \ \overline{DTR} \overline{REQ}$ | $t_{dTXC(DRQ)}$        | See figure 3, system                                                                                                                        | 9, 10, 11            | 7          | 08,09,10       | 7   | 10   | t <sub>cPC</sub> |
| valid delay                                                    |                        | timings.                                                                                                                                    |                      |            | 01,02,03,      | 4   | 7    |                  |
| <u>2</u> / <u>14</u> / <u>18</u> /                             |                        | $C_L = 50 \text{ pF} \pm 10\%$                                                                                                              |                      |            | 04,05,06,      |     |      |                  |
| -                                                              |                        | $V_{CC} = 4.5 \text{ V}$                                                                                                                    |                      |            | 07             |     |      |                  |
| TxC ↓ to DTR/REQ                                               | $t_{dTXC(EDRQ)}$       |                                                                                                                                             | 9, 10, 11            | 7a         | 08,09,10       | 9   | 12   | t <sub>cPC</sub> |
| valid delay                                                    |                        |                                                                                                                                             |                      |            | 03,04,05,      | 5   | 8    |                  |
| <u>2</u> / <u>8</u> / <u>14</u> / <u>18</u> /                  |                        |                                                                                                                                             |                      |            | 06             |     |      |                  |
| TxC ↓ to INT                                                   | t <sub>dTXC(INT)</sub> |                                                                                                                                             | 9, 10, 11            | 8          | 08,09,10       | 9   | 13   | t <sub>cPC</sub> |
| valid delay                                                    |                        |                                                                                                                                             |                      |            | 01,02,03,      | 6   | 10   |                  |
| <u>2</u> / <u>7</u> / <u>14</u> / <u>18</u> /                  |                        |                                                                                                                                             |                      |            | 04,05,06,      |     |      |                  |
|                                                                |                        |                                                                                                                                             |                      |            | 07             |     |      |                  |
| SYNC transition                                                | t <sub>dSY(INT)</sub>  |                                                                                                                                             | 9, 10, 11            | 9          | All            | 2   | 6    | t <sub>cPC</sub> |
| to INT valid delay                                             |                        |                                                                                                                                             |                      |            |                |     |      |                  |
| <u>2/ 7/ 18/</u>                                               |                        |                                                                                                                                             |                      |            |                |     |      |                  |
| DCD or CTS                                                     | t <sub>dEXT(INT)</sub> |                                                                                                                                             | 9, 10, 11            | 10         | 10             | 3   | 8    | t <sub>cPC</sub> |
| transition to INT                                              |                        |                                                                                                                                             |                      |            | 01,02,03,      | 2   | 6    |                  |
| valid delay                                                    |                        |                                                                                                                                             |                      |            | 04,05,06,      |     |      |                  |
| <u>2/ 7/ 18/</u>                                               |                        |                                                                                                                                             |                      |            | 07,08,09       |     |      |                  |

See footnotes on next sheet.

| STANDARD                                                    | SIZE |                     |
|-------------------------------------------------------------|------|---------------------|
| MICROCIRCUIT DRAWING                                        | Α    |                     |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL<br>D |

5962-88689

16

SHEET

## TABLE I. Electrical performance characteristics - Continued.

- 1/ All tests must be performed under the worst case conditions.
- 2/ Guaranteed to the limit specified herein if not tested.
- 3/ For device types 03, 04, 05, and 06, clock rise and fall times are controlled at approximately 5 ns by the tester.
- 4/ Tested in interrupt acknowledge cycle only.
- 5/ Parameter does not apply to interrupt acknowledge transactions.
- 6/ Float delay is defined as the time required for a ±0.5 V change in the output with a maximum dc load and minimum ac load.
- 7/ Open-drain output, measured with open-drain test load.
- 8/ Applies to versions with SDLC enhancements only.
- 9/ Parameter is system dependent. For any SCC in the daisy chain, t<sub>dIAI(RD)</sub> must be greater than the sum of t<sub>dPC(IEO)</sub> for the highest priority device in the daisy chain, t<sub>sIEI(RDA)</sub> for the SCC, and t<sub>dIEIf(IEO)</sub> for each device seperating them in the daisy chain.
- 10/ Parameter applies only between transactions involving the SCC.
- 11/ RxC is RTxC or TRxC, whichever is supplying the receive clock.
- 12/ Parameter applies only if the data rate is one-fourth the PCLK rate. In all other cases, no phase relationship between RxC and PCLK or TxC and PCLK is required.
- 13/ Parameter applies only to FM encoding/decoding.
- 14/ TxC is TRxC or RTxC, whichever is supplying the transmit clock.
- 15/ Parameter applies only for transmitter and receiver; DPLL and baud rate generator timing requirements are identical to chip PCLK requirements.
- 16/ The maximum receive or transmit data is one-fourth PCLK.
- 17/ Both RTxC and SYNC have 30 pF capacitors to ground connected to them.
- 18/ The value of this parameter is dependent on PCLK cycle time.

| STANDARD                       |  |  |  |  |  |
|--------------------------------|--|--|--|--|--|
| MICROCIRCUIT DRAWING           |  |  |  |  |  |
| DEFENSE SUPPLY CENTER COLUMBUS |  |  |  |  |  |
| COLUMBUS OHIO 43218-3990       |  |  |  |  |  |

| SIZE<br><b>A</b> |  |                     | 5962-88689 |  |  |
|------------------|--|---------------------|------------|--|--|
|                  |  | REVISION LEVEL<br>D | SHEET 17   |  |  |

| Device type     | All               |                 |                                                      |  |  |
|-----------------|-------------------|-----------------|------------------------------------------------------|--|--|
| Case outline    | Q                 |                 |                                                      |  |  |
| Terminal number | Terminal symbol   | Terminal number | Terminal symbol                                      |  |  |
|                 |                   |                 |                                                      |  |  |
| 1               | $D_1$             | 21              | <u>DCDB</u>                                          |  |  |
| 2               | $D_3$             | 22              | <u>CTSB</u>                                          |  |  |
| 3               | $D_{5}$           | 23              | RTSB                                                 |  |  |
| 4               | <u>D</u> 7_       | 24              | DTR/REQB                                             |  |  |
| 5               | INT               | 25              | <u>TxDB</u>                                          |  |  |
| 6               | IEO               | 26              | TRxCB                                                |  |  |
| 7               | <u> IEI</u>       | 27              | <u>RxDB</u>                                          |  |  |
| 8               | INTACK            | 28              | <u>RTxCB</u>                                         |  |  |
| 9               | $V_{CC}$          | 29              | <u>SYNCB</u>                                         |  |  |
| 10              | W/REQA            | 30              | W/REQB                                               |  |  |
| 11              | <u>SYNC</u> A     | 31              | G <u>ND</u>                                          |  |  |
| 12              | RTxCA             | 32              | <u>D/C</u>                                           |  |  |
| 13              | <u>RxDA</u>       | 33              | C <u>E</u>                                           |  |  |
| 14              | TRxCA             | 34              | <u>D/C</u><br>C <u>E</u><br><u>A/B</u><br><u>W</u> R |  |  |
| 15              | TxDA              | 35              | <u>WR</u>                                            |  |  |
| 16              | D <u>TR/RE</u> QA | 36              | RD                                                   |  |  |
| 17              | <u>RTSA</u>       | 37              | $D_6$                                                |  |  |
| 18              | <u>CTSA</u>       | 38              | $D_4$                                                |  |  |
| 19              | DCDA              | 39              | $D_2$                                                |  |  |
| 20              | PCLK              | 40              | $D_0$                                                |  |  |

| Device type     | All                  |                    |                          |  |  |  |
|-----------------|----------------------|--------------------|--------------------------|--|--|--|
| Case outlines   |                      | Y and X <u>1</u> / |                          |  |  |  |
| Terminal number | Terminal symbol      | Terminal number    | Terminal symbol          |  |  |  |
|                 |                      |                    |                          |  |  |  |
| 1               | $D_0$                | 23                 | <u>PCLK</u>              |  |  |  |
| 2               | $D_1$                | 24                 | <u>DCD</u> B             |  |  |  |
| 3               | $D_3$                | 25                 | <u>CTSB</u>              |  |  |  |
| 4               | $D_{5}$              | 26                 | RTSB                     |  |  |  |
| 5               | <u>D<sub>7</sub></u> | 27                 | DTR/REQB                 |  |  |  |
| 6               | INT                  | 28                 | NC                       |  |  |  |
| 7               | IEO                  | 29                 | <u>TxDB</u>              |  |  |  |
| 8               | <u> E </u> _         | 30                 | TRxCB                    |  |  |  |
| 9               | INTACK               | 31                 | <u>RxDB</u>              |  |  |  |
| 10              | V <sub>CC</sub>      | 32                 | _RTxCB                   |  |  |  |
| 11              | <u>W/REQ</u> A       | 33                 | <u>SYNCB</u>             |  |  |  |
| 12              | <u>SYNC</u> A        | 34                 | W/REQB                   |  |  |  |
| 13              | RTxCA                | 35                 | GND                      |  |  |  |
| 14              | RxDA                 | 36                 | N <u>C</u>               |  |  |  |
| 15              | TRxCA                | 37                 | D/C                      |  |  |  |
| 16              | TxDA                 | 38                 | <u>D/C</u><br>C <u>E</u> |  |  |  |
| 17              | NC                   | 39                 | <u>A/B</u>               |  |  |  |
| 18              | NC                   | 40                 | <u>WR</u>                |  |  |  |
| 19              | D <u>TR/RE</u> QA    | 41                 | RD                       |  |  |  |
| 20              | <u>RTSA</u>          | 42                 | $D_6$                    |  |  |  |
| 21              | <u>CTS</u> A         | 43                 | $D_4$                    |  |  |  |
| 22              | DCDA                 | 44                 | $D_2$                    |  |  |  |

 $<sup>\</sup>underline{1}$ / Case X is applicable to device type 07 only. NC = No connection.

FIGURE 1. <u>Terminal connections.</u>

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-88689 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 18         |





FIGURE 3. Timing waveforms and test circuits.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 20   |



FIGURE 3. Timing waveforms and test circuits - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 21   |



FIGURE 3. Timing waveforms and test circuits - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 22   |



FIGURE 3. Timing waveforms and test circuits - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 23   |

### Device types 01, 02, 07, 08, 09, 10

### Switching test circuits





SWITCHING TEST INPUT/OUTPUT WAVEFORM

NOTE: AC testing: Inputs are driven at 2.4 V for a logic "1" and 0.45 for a logic "0". Timing measurements are made at 2.0 V for a logic "1" and 0.8 V for a logic "0".

FIGURE 3. Timing waveforms and test circuits - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 24   |

### Device types 03, 04, 05, 06

### Switching test circuits



SWITCHING TEST INPUT/OUTPUT WAVEFORM

NOTE: AC testing: Inputs are driven at 2.4 V for a logic "1" and 0.45 for a logic "0". Timing measurements are made at 2.0 V for a logic "1" and 0.8 V for a logic "0".

FIGURE 3. Timing waveforms and test circuits - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 25   |

#### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                      | Subgroups (in accordance with MIL-STD-883, method 5005, table I) |
|--------------------------------------------------------------------|------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                        |                                                                  |
| Final electrical test parameters (method 5004)                     | 1*, 2, 3, 7, 9, 10, 11                                           |
| Group A test requirements (method 5005)                            | 1, 2, 3, 4, 7, 8, 9, 10, 11                                      |
| Groups C and D end-point<br>electrical parameters<br>(method 5005) | 1, 2, 3                                                          |

<sup>\*</sup> PDA applies to subgroup 1.

- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroup 4 (C<sub>IN</sub>, C<sub>OUT</sub>, and C<sub>I/O</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect capacitance. A minimum sample size of five devices with zero rejects is required.
    - d. Subgroups 7 and 8 shall verify the functionality of the device.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-88689 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 26   |

### 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

#### 5. PACKAGING

5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.

#### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547.
  - 6.6 Pin descriptions.

A/B Channel A/channel B select (input). This signal selects the channel in which the read or write operation occurs.

CE Chip enable (input, active low). This signal selects the SCC for a read or write operation.

CTSA, CTSB Clear to send (inputs, active low). If these pins are programmed as auto enables, a low on the

inputs enables the respective transmitters. If not programmed as auto enables, they may be used as general-purpose inputs. Both inputs are Schmitt-trigger buffered to accommodate slow rise time inputs. The SCC detects pulses on these inputs and can interrupt the CPU on

both logic level transitions.

| STANDARD                                                    | SIZE |                     |            |
|-------------------------------------------------------------|------|---------------------|------------|
| MICROCIRCUIT DRAWING                                        | Α    |                     | 5962-88689 |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 |      | REVISION LEVEL<br>D | SHEET 27   |

#### 6.6 Pin descriptions - Continued.

D/C Data/control select (input). This signal defines the type of information transferred to or from the

SCC. A high means data is transferred, a low indicates a command.

DCDA, DCDB Data carrier detect (inputs, active low). These pins function as receiver enables if they are

programmed for auto enables; otherwise they may be used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accommodate slow rise time signals. The SCC detects pulses on these pins and can interrupt the CPU on both logic level transitions.

D<sub>0</sub>-D<sub>7</sub> Data bus (bidirectional, three-state). These lines carry data and commands to and from the

SCC.

<u>DTR/REQA</u>, Data terminal ready/request (outputs, active low). These outputs follow the state

DTR/REQB programmed into the DTR bit. They can also be used as general purpose outputs or as

request lines for a DMA controller.

IEI Interrupt enable in (input, active high). IEI is used with IEO to form an interrupt daisy chain

when there is more than one interrupt driven device. A high IEI indicates that no other higher

priority device has an interrupt under service or is requesting an interrupt.

IEO Interrupt enable out (output, active high). IEO is high only if IEI is high and the CPU is not

servicing an SCC interrupt or the SCC is not requesting an interrupt (interrupt acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and thus inhibits

interrupts from lower priority devices.

Interrupt request (output, open-drain, active low). This signal is activated when the SCC

requests an interrupt.

INTACK Interrupt acknowledge (input, active low). This signal indicates an active interrupt acknowledge

cycle. During this cycle, the SCC interrupt daisy chain settles. When  $\overline{RD}$  becomes active, the SCC places an interrupt vector on the data bus (if IEI is high). INTACK is latched by the rising

edge of PCLK.

PCLK Clock (input). This is the master SCC clock used to synchronize internal signals. PCLK is a

TTL level signal. PCLK is not required to have any phase relationship with the master system

clock.

RD Read (input, active low). This signal indicates a read operation and when the SCC is selected,

enables the SCC's bus drivers. During the interrupt acknowledge cycle, this signal gates the interrupt vector onto the bus if the SCC is the highest priority device requesting an interrupt.

RxDA, RxDB Receive data (inputs, active high). These input signals receive serial data at standard TTL

levels.

RTxCA, RTxCB Receive/transmit clocks (inputs, active low). These pins can be programmed in several

different modes of operation. In each channel, RTxC may supply the receive clock, the transmit clock, the clock for the baud rate generator, or the clock for the digital phase-locked loop. These pins can also be programmed for use with the respective SYNC pins as a crystal oscillator. The receive clock may be 1, 16, 32, or 64 times the data rate in asynchronous

modes.

| STANDARD             |  |  |
|----------------------|--|--|
| MICROCIRCUIT DRAWING |  |  |

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-88689 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>D | SHEET 28   |

#### 6.6 Pin descriptions - Continued.

RTSA, RTSB

Request to send (outputs, active low). When the request to send (RTS) bit in write register 5 is set, the RTS signal goes low. When the RTS bit is reset in the asynchronous mode and auto enable is on, the signal goes high after the transmitter is empty. In synchronous mode or in asynchronous mode with auto enable off, the RTS pin strictly follows the state of the RTS bit. Both pins can be used as general purpose outputs.

SYNCA, SYNCB

Synchronization (inputs or outputs, active low). These pins can act either as inputs, outputs, or part of the crystal oscillator circuit. In the asynchronous receive mode (crystal oscillator option not selected), these pins are inputs similar to CTS and DCD. In this mode, transitions on these lines affect the state of the synchronous/hunt status bits in read register 0 but have no other function.

In external synchronization mode with the crystal oscillator not selected, these lines also act as inputs. In this mode, SYNC must be driven low two receive clock cycles after the last bit in the synchronous character is received. Character assembly begins on the rising edge of the receive clock immediately preceding the activation of SYNC.

In the internal synchronization mode (monosync and bisync) with the crystal oscillator not selected, these pins act as outputs and are active only during the part of the receive clock cycle in which synchronous characters are recognized. The synchronous condition is not latched, so these outputs are active each time a synchronization pattern is recognized (regardless of character boundaries). In SDLC mode, these pins act as outputs and are valid on receipt of a flag.

TxDA, TxDB

Transmit data (outputs, active high). These output signals transmit serial data at standard TTL

levels.

TRxCA, TRxCB

Transmit/receive clocks (inputs or out<u>puts,</u> active low). These pins can be programmed in several different modes of operation. TRxC may supply the receive clock or the transmit clock in the input mode or supply the output of the digital phase-locked loop, the crystal oscillator, the baud rate generator, or the transmit clock in the output mode.

WR

Write (input, active low). When the SCC is selected, this signal indicates a write operation. The coincidence of RD and WR is interpreted as a reset.

W/REQA, W/REQB

Wait/request (outputs, open-drain when programmed for a wait function, driven high or low when programmed for a request function). These dual-purpose outputs may be programmed as request lines for a DMA controller or as wait lines to synchronize the CPU to the SCC data rate. The reset state is wait.

6.7 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43218-3990

SIZE **5962-88689**REVISION LEVEL SHEET 29

### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 07-12-05

Approved sources of supply for SMD 5962-88689 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr">http://www.dscc.dla.mil/Programs/Smcr</a>.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN 2/ |
|----------------------------------------------------|--------------------------|-----------------------------|
| 5962-8868901QA                                     | 0C7V7                    | Z85C3006CMB                 |
| 5962-8868901YA                                     | 0C7V7                    | Z85C3006LMB                 |
| 5962-8868902QA                                     | 0C7V7                    | Z85C3008CMB                 |
| 5962-8868902YA                                     | 0C7V7                    | Z85C3008LMB                 |
| 5962-8868903QX                                     | <u>3</u> /               | AM85C30-10/BQA              |
| 5962-8868903YX                                     | <u>3</u> /               | AM85C30-10/BUA              |
| 5962-8868904QX                                     | <u>3</u> /               | AM85C30-12/BQA              |
| 5962-8868904YX                                     | <u>3</u> /               | AM85C30-12/BUA              |
| 5962-8868905QX                                     | <u>3</u> /               | AM85C30-16/BQA              |
| 5962-8868905YX                                     | <u>3</u> /               | AM85C30-16/BUA              |
| 5962-8868906QX                                     | <u>3</u> /               | AM85C30-8/BQA               |
| 5962-8868906YX                                     | <u>3</u> /               | AM85C30-8/BUA               |
| 5962-8868907QA                                     | 0C7V7                    | Z85C3010CMB                 |
| 5962-8868907XA                                     | 0C7V7                    | Z85C3010NMB                 |
| 5962-8868907YA                                     | 0C7V7                    | Z85C3010LMB                 |
| 5962-8868908QA                                     | 0C7V7                    | Z8523010CMB                 |
| 5962-8868908YA                                     | 0C7V7                    | Z8523010LMB                 |
| 5962-8868909QA                                     | 0C7V7                    | Z8523016CMB                 |
| 5962-8868909YA                                     | 0C7V7                    | Z8523016LMB                 |
| 5962-88689010QA                                    | 0C7V7                    | Z8523008CMB                 |
| 5962-88689010YA                                    | 0C7V7                    | Z8523008LMB                 |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

 Vendor CAGE
 Vendor name

 number
 and address

 0C7V7
 QP Semiconduct

QP Semiconductor 2945 Oakmead Village Court Santa Clara, CA 95051

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.