









**TPA6204A1** 

SLOS429C -MAY 2004-REVISED MAY 2016

# TPA6204A1 1.7-W Mono Fully Differential Audio Power Amplifier

#### 1 Features

- Designed for Wireless or Cellular Handsets and PDAs
- 1.7 W Into 8 Ω From a 5-V Supply at THD = 10% (Typical)
- Low Supply Current: 4 mA Typical at 5 V
- Shutdown Current: 0.01 µA Typical
- Fast Start-Up With Minimal Pop
- Only Three External Components
  - Improved PSRR (-80 dB) and Wide Supply Voltage (2.5 V to 5.5 V) for Direct Battery Operation
  - Fully Differential Design Reduces RF Rectification
  - 63-dB CMRR Eliminates Two Input Coupling Capacitors
- Pin-to-Pin Compatible With TPA2005D1 and TPA6211A1 in SON Package
- Available in 3 mm x 3 mm SON Package (DRB)

# 2 Applications

- Ideal for Wireless Handsets
- PDAs
- Notebook Computers

# 3 Description

The TPA6204A1 device (sometimes referred to as TPA6204) is a 1.7-W mono fully-differential amplifier designed to drive a speaker with at least  $8-\Omega$  impedance while consuming only 20 mm² total printed-circuit board (PCB) area in most applications. The device operates from 2.5 V to 5.5 V, drawing only 4 mA of quiescent supply current. The TPA6204A1 (TPA6204) is available in the space-saving 3 mm × 3 mm SON (DRB) package.

The TPA6204A1 (TPA6204) is ideal for PDA or smartphone applications due to features such as -80-dB supply voltage rejection from 20 Hz to 2 kHz, improved RF rectification immunity, small PCB area, and a fast start-up with minimal pop.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TPA6204A1   | SON (8) | 3.00 mm × 3.00 mm |

 For all available packages, see the orderable addendum at the end of the data sheet.

# **Application Circuit**



Copyright © 2016, Texas Instruments Incorporated

(1) C<sub>(BYPASS)</sub> is optional.



# **Table of Contents**

| 1 | Features 1                                                           | 9.2 Functional I  | Block Diagram             | 9                |
|---|----------------------------------------------------------------------|-------------------|---------------------------|------------------|
| 2 | Applications 1                                                       | 9.3 Feature De    | scription                 | 9                |
| 3 | Description 1                                                        | 9.4 Device Fun    | ctional Modes             | 1 <mark>2</mark> |
| 4 | Revision History2                                                    | 10 Application ar | nd Implementation         | 13               |
| 5 | Device Comparison Table3                                             | 10.1 Application  | n Information             | 13               |
| 6 | Pin Configuration and Functions                                      | 10.2 Typical Ap   | pplication                | 13               |
| 7 | <del>-</del>                                                         | 10.3 System Ex    | xamples                   | 15               |
| ′ | Specifications                                                       | 11 Power Supply   | Recommendations           | 16               |
|   | 7.1 Absolute Maximum Ratings                                         | 11.1 Power Su     | pply Decoupling Capacitor | 17               |
|   | 7.2 ESD Ratings                                                      | 12 Layout         |                           | 17               |
|   | 7.3 Recommended Operating Conditions                                 | •                 | iidelines                 |                  |
|   | 7.4 Thermal Information                                              | •                 | ample                     |                  |
|   | 7.5 Electrical Characteristics: T <sub>A</sub> = 25°C                | -                 | ocumentation Support      |                  |
|   | 7.6 Operating Characteristics: T <sub>A</sub> = 25°C, Gain = 1 V/V 5 |                   | y Resources               |                  |
|   | 7.7 Dissipation Ratings                                              |                   | ks                        |                  |
| _ | 7.8 Typical Characteristics                                          |                   | tic Discharge Caution     |                  |
| 8 | Parameter Measurement Information 8                                  |                   |                           |                  |
| 9 | Detailed Description9                                                | •                 |                           | 10               |
|   | 9.1 Overview 9                                                       |                   | ackaging, and Orderable   | 10               |
|   |                                                                      | iniormation       |                           |                  |

# 4 Revision History

## Changes from Revision B (September 2009) to Revision C

Page

 Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.

Product Folder Links: TPA6204A1

Submit Documentation Feedback



# 5 Device Comparison Table

| DEVICE NUMBER    | TPA6203A1            | TPA6204A1 | TPA6205A1 (1.8-V COMP SD) | TPA6211A1   |
|------------------|----------------------|-----------|---------------------------|-------------|
| Speaker Channels | Mono                 | Mono      | Mono                      | Mono        |
| Output Power (W) | 1.25                 | 1.7       | 1.25                      | 3.1         |
| PSRR (dB)        | 90                   | 85        | 90                        | 85          |
| Pin/Package      | 8BGA, 8MSOP,<br>8SON | 8SON      | 8BGA, 8MSOP, 8SON         | 8MSOP, 8SON |

# 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN             |         | 1/0                           | DESCRIPTION                                                                                                    |  |
|-----------------|---------|-------------------------------|----------------------------------------------------------------------------------------------------------------|--|
| NAME            | AME NO. |                               |                                                                                                                |  |
| BYPASS          | 2       | _                             | Mid-supply voltage, adding a bypass capacitor improves PSRR                                                    |  |
| IN-             | 4       | 1                             | Negative differential input                                                                                    |  |
| IN+             | 3       | I Positive differential input |                                                                                                                |  |
| GND             | 7       | I                             | High-current ground                                                                                            |  |
| SHUTDOWN        | 1       | 1                             | Shutdown terminal (active low logic)                                                                           |  |
| Thermal Pad     | _       | _                             | Connect to ground. Thermal pad must be soldered down in all applications to properly secure device on the PCB. |  |
| $V_{DD}$        | 6       | 1                             | Power supply                                                                                                   |  |
| V <sub>O+</sub> | 5       | 0                             | Positive BTL output                                                                                            |  |
| V <sub>O-</sub> | 8       | 0                             | Negative BTL output                                                                                            |  |

# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                | MIN        | MAX            | UNIT |
|------------------------------------------------|------------|----------------|------|
| Supply voltage, V <sub>DD</sub>                | -0.3       | 6              | V    |
| Input voltage, V <sub>I</sub>                  | -0.3       | $V_{DD} + 0.3$ | V    |
| Continuous total power dissipation             | See Dissip | ation Ratings  |      |
| Operating free-air temperature, T <sub>A</sub> | -40        | 85             | °C   |
| Junction temperature, T <sub>J</sub>           | -40        | 150            | °C   |
| Storage temperature, T <sub>stg</sub>          | -65        | 150            | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Product Folder Links: TPA6204A1

Copyright © 2004–2016 , Texas Instruments Incorporated

Submit Documentation Feedback



## 7.2 ESD Ratings

|                    |               |                                                                     | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±4000 | \/   |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                |          | MIN  | MAX | UNIT |
|------------------------------------------------|----------|------|-----|------|
| Supply voltage, V <sub>DD</sub>                |          | 2.5  | 5.5 | V    |
| High-level input voltage, V <sub>IH</sub>      | SHUTDOWN | 1.55 |     | V    |
| Low-level input voltage, V <sub>IL</sub>       | SHUTDOWN |      | 0.5 | V    |
| Operating free-air temperature, T <sub>A</sub> |          | -40  | 85  | °C   |

## 7.4 Thermal Information

|                        |                                              | TPA6204A1 |      |
|------------------------|----------------------------------------------|-----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRB (SON) | UNIT |
|                        |                                              | 8 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 50.3      | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 69.2      | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 25.5      | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 1.8       | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 25.6      | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 6.7       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics: $T_A = 25^{\circ}C$

over operating free-air temperature range (unless otherwise noted)

| PARAMETER         |                                                 | TEST CONDITIONS                                                                        |                         | MIN                    | TYP                    | MAX                    | UNIT |
|-------------------|-------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------|------------------------|------------------------|------------------------|------|
| Vos               | Output offset voltage (measured differentially) | $V_I = 0 \text{ V differential, Gain} = 1 \text{ V/V},$                                | V <sub>DD</sub> = 5.5 V | -9                     | 0.3                    | 9                      | mV   |
| PSRR              | Power supply rejection ratio                    | / <sub>DD</sub> = 2.5 V to 5.5 V                                                       |                         |                        | -85                    | -60                    | dB   |
| V <sub>IC</sub>   | Common mode input range                         | V <sub>DD</sub> = 2.5 V to 5.5 V                                                       |                         | 0.5                    |                        | $V_{DD} - 0.8$         | V    |
| CMRR              | Common mode rejection ratio                     | $V_{DD} = 5.5 \text{ V}, V_{IC} = 0.5 \text{ V} \text{ to } 4.7 \text{ V}$             |                         |                        | -63                    | -40                    | dB   |
| CIVIKK            | Common mode rejection ratio                     | $V_{DD} = 2.5 \text{ V}, V_{IC} = 0.5 \text{ V to } 1.7 \text{ V}$                     |                         |                        | -63                    | -40                    | uБ   |
|                   |                                                 | $R_{I} = 8 \Omega, V_{IN+} = V_{DD}, Gain = 1$                                         | V <sub>DD</sub> = 5.5 V |                        | 0.45                   |                        |      |
|                   | Low-output swing                                | $V/V$ , $V_{IN-} = 0 V \text{ or } V_{IN+} = 0 V$ ,                                    | V <sub>DD</sub> = 3.6 V |                        | 0.37                   |                        | V    |
|                   |                                                 | $V_{IN-} = V_{DD}$                                                                     | V <sub>DD</sub> = 2.5 V |                        | 0.26                   | 0.4                    |      |
|                   |                                                 | $R_{L} = 8 \Omega, V_{IN+} = V_{DD}, Gain = 1$                                         | V <sub>DD</sub> = 5.5 V |                        | 4.95                   |                        |      |
|                   | High-output swing                               | $V/V$ , = 0 V or $V_{IN-} = V_{DD}$                                                    | V <sub>DD</sub> = 3.6 V |                        | 3.18                   |                        | V    |
|                   |                                                 | $VIN-V_{IN+}=0 V$                                                                      | V <sub>DD</sub> = 2.5 V | 2                      | 2.13                   |                        |      |
|                   | High-level input current,<br>SHUTDOWN           | V <sub>DD</sub> = 5.5 V, VI = 5.8 V                                                    |                         |                        | 58                     | 100                    | μΑ   |
| I <sub>IL</sub>   | Low-level input current,<br>SHUTDOWN            | V <sub>DD</sub> = 5.5 V, VI = −0.3 V                                                   |                         |                        | 3                      | 100                    | μA   |
| IQ                | Quiescent current                               | V <sub>DD</sub> = 2.5 V to 5.5 V, no load                                              |                         |                        | 4                      | 6                      | mA   |
| I <sub>(SD)</sub> | Supply current                                  | $V(\overline{SHUTDOWN}) \le 0.5 \text{ V}, V_{DD} = 2.$<br>R <sub>L</sub> = 8 $\Omega$ | 5 V to 5.5 V,           |                        | 0.01                   | 1                      | μΑ   |
|                   | Gain                                            | R <sub>L</sub> = 8 Ω                                                                   |                         | 38 kΩ / R <sub>I</sub> | 40 kΩ / R <sub>I</sub> | 42 kΩ / R <sub>I</sub> | V/V  |
|                   | Resistance from shutdown to GND                 |                                                                                        |                         |                        | 100                    |                        | kΩ   |

Product Folder Links: TPA6204A1

Submit Documentation Feedback

Copyright © 2004–2016 , Texas Instruments Incorporated



# 7.6 Operating Characteristics: $T_A = 25^{\circ}C$ , Gain = 1 V/V

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                         | TEST CONDI                                                                                                | TIONS                         | MIN | TYP   | MAX | UNIT          |
|------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------|-----|-------|-----|---------------|
|                  |                                   |                                                                                                           | V <sub>DD</sub> = 5.5 V       |     | 1.36  |     |               |
|                  |                                   | THD + N = 1%, f = 1 kHz,<br>R <sub>1</sub> = 8 Ω                                                          | $V_{DD} = 3.6 \text{ V}$      |     | 0.72  |     | W             |
| Б                | Output nouser                     | NL = 0 12                                                                                                 | V <sub>DD</sub> = 2.5 V       |     | 0.33  |     |               |
| Po               | Output power                      |                                                                                                           | V <sub>DD</sub> = 5.5 V       |     | 1.7   |     |               |
|                  |                                   | THD + N = 10%, f = 1 kHz,<br>R <sub>1</sub> = 8 $\Omega$                                                  | V <sub>DD</sub> = 3.6 V       |     | 0.85  |     | W             |
|                  | - C 11                            | V <sub>DD</sub> = 2.5 V                                                                                   |                               | 0.4 |       |     |               |
|                  |                                   | $V_{DD} = 5 \text{ V}, \text{ PO} = 1 \text{ W}, \text{ R}_{L} = 8 \Omega, \text{ f} = 1 \text{ kHz}$     |                               |     | 0.02% |     |               |
| THD+N            | Total harmonic distortion + noise | $V_{DD} = 3.6 \text{ V}, \text{ PO} = 0.5 \text{ W}, \text{ R}_{L} = 8 \Omega, \text{ f} = 1 \text{ kHz}$ |                               |     | 0.02% |     |               |
|                  | 110100                            | V <sub>DD</sub> = 2.5 V, PO = 200 mW, R                                                                   | <sub>L</sub> = 8 Ω, f = 1 kHz |     | 0.03% |     |               |
|                  |                                   | V <sub>DD</sub> = 3.6 V, Inputs                                                                           | f = 217 Hz                    |     | -80   |     |               |
| k <sub>SVR</sub> | Supply ripple rejection ratio     | AC-grounded with $C_i = 2 \mu F$ , $V_{(RIPPLE)} = 200 \text{ mV}_{PP}$                                   | f = 20 Hz to 20 kHz           |     | -70   |     | dB            |
| SNR              | Signal-to-noise ratio             | $V_{DD} = 5 \text{ V}, P_{O} = 1 \text{ W}, R_{L} = 8 \text{ C}$                                          | Σ                             |     | 105   |     | dB            |
|                  |                                   | $V_{DD} = 3.6 \text{ V}, f = 20 \text{ Hz to } 20$                                                        | No weighting                  |     | 15    |     |               |
| V <sub>n</sub>   | Output voltage noise              | kHz, Inputs AC-grounded with $C_i = 2 \mu F$                                                              | A weighting                   |     | 12    |     | $\mu V_{RMS}$ |
| CMRR             | Common-mode rejection ratio       | $V_{DD} = 3.6 \text{ V } V_{IC} = 1 \text{ V}_{PP}$                                                       | f = 217 Hz                    |     | -65   |     | dB            |
| R <sub>F</sub>   | Feedback resistance               |                                                                                                           |                               | 38  | 40    | 44  | kΩ            |
|                  | Start-up time from shutdown       | $V_{DD} = 3.6 \text{ V}, C_{BYPASS} = 0.1 \mu F$                                                          | =                             |     | 27    |     | ms            |

# 7.7 Dissipation Ratings

| PACKAGE | T <sub>A</sub> ≤ 25°C POWER<br>RATINGS | DERATING FACTOR | T <sub>A</sub> = 70°C POWER RATINGS | T <sub>A</sub> = 85°C POWER<br>RATINGS |
|---------|----------------------------------------|-----------------|-------------------------------------|----------------------------------------|
| DRB     | 2.7 W                                  | 21.8 mW/°C      | 1.7 W                               | 1.4 W                                  |

Copyright © 2004–2016 , Texas Instruments Incorporated Product Folder Links: *TPA6204A1* 



# 7.8 Typical Characteristics

## **Table 1. Table of Graphs**

|                  |                                   |                              | FIGURE    |
|------------------|-----------------------------------|------------------------------|-----------|
| D                | Outrot a succe                    | vs Supply voltage            | Figure 1  |
| Po               | Output power                      | vs Load resistance           | Figure 2  |
| P <sub>D</sub>   | Power dissipation                 | vs Output power              | Figure 3  |
|                  |                                   | vs Output power              | Figure 4  |
| THD+N            | Total harmonic distortion + noise | vs Frequency                 | Figure 5  |
|                  |                                   | vs Common-mode input voltage | Figure 6  |
| K <sub>SVR</sub> | Supply voltage rejection ratio    | vs Frequency                 | Figure 7  |
|                  | GSM Power supply rejection        | vs Time                      | Figure 8  |
|                  | GSM Power supply rejection        | vs Frequency                 | Figure 9  |
|                  | Closed-loop gain/phase            | vs Frequency                 | Figure 10 |
|                  | Open-loop gain/phase              | vs Frequency                 | Figure 11 |
|                  | Complex compact                   | vs Supply voltage            | Figure 12 |
| I <sub>DD</sub>  | Supply current                    | vs Shutdown voltage          | Figure 13 |
|                  | Start-up time                     | vs Bypass capacitor          | Figure 14 |





Figure 3. Power Dissipation vs Output Power



Figure 2. Output Power vs Load Resistance



Figure 4. Total Harmonic Distortion + Noise vs Common-**Mode Input Voltage** 

Submit Documentation Feedback

Copyright © 2004-2016, Texas Instruments Incorporated





Product Folder Links: TPA6204A1





## 8 Parameter Measurement Information

All parameters are measured according to the conditions described in Specifications.



# 9 Detailed Description

#### 9.1 Overview

The TPA6204A1 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common-mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around VDD/2 regardless of the common-mode voltage at the input.

#### 9.2 Functional Block Diagram



#### 9.3 Feature Description

#### 9.3.1 Advantages of Fully Differential Amplifiers

- Input coupling capacitors not required: A fully differential amplifier with good CMRR, like the TPA6204A1, allows the inputs to be biased at voltage other than mid-supply. For example, if a DAC has mid-supply lower than the mid-supply of the TPA6204A1, the common-mode feedback circuit adjusts for that, and the TPA6204A1 outputs are still biased at mid-supply of the TPA6204A1. The inputs of the TPA6204A1 can be biased from 0.5 V to VDD 0.8 V. If the inputs are biased outside of that range, input coupling capacitors are required.
- Mid-supply bypass capacitor, C(BYPASS), not required: The fully differential amplifier does not require a
  bypass capacitor. This is because any shift in the mid-supply affects both positive and negative channels
  equally and cancels at the differential output. It is important to remember that removing the bypass capacitor
  slightly worsens the kSVR. A slight decrease of kSVR, however, may be acceptable when an additional
  component can be eliminated.
- **Better RF-immunity:** GSM handsets save power by turning on and shutting off the RF transmitter at a rate of 217 Hz. The transmitted signal is picked up on input and output traces. The fully differential amplifier cancels the signal much better than the typical audio amplifier.

#### 9.3.2 Fully Differential Amplifier Efficiency and Thermal Information

Class-AB amplifiers are inefficient. The primary cause of these inefficiencies is voltage drop across the output stage transistors. There are two components of the internal voltage drop. One is the headroom or DC voltage drop that varies inversely to output power. The second component is due to the sinewave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from VDD. The internal voltage drop multiplied by the average value of the supply current, IDD(avg), determines the internal power dissipation of the amplifier.

Copyright © 2004–2016 , Texas Instruments Incorporated

Submit Documentation Feedback

# Feature Description (continued)

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS and average values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see Figure 15).



Figure 15. Voltage and Current Waveforms for BTL Amplifiers

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL it is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. Figure 13 and are the basis for calculating amplifier efficiency.

Efficiency of a BTL amplifier = 
$$\frac{P_L}{P_{SUP}}$$

where

$$P_L = \frac{V_L rms^2}{R_L}$$
, and  $V_{LRMS} = \frac{V_P}{\sqrt{2}}$ , therefore,  $P_L = \frac{V_P^2}{2R_L}$ 

where

- P<sub>L</sub> = Power delivered to load
- V<sub>LRMS</sub> = RMS voltage on BTL load
- R<sub>I</sub> = Load resistance
- V<sub>P</sub> = Peak voltage of BTL load

and

$$P_{SUP} = V_{DD}I_{DD}avg \ and \ I_{DD}avg = \frac{1}{\pi} \int_{0}^{\pi} \frac{V_{P}}{R_{L}} \sin(t) \ dt = -\frac{1}{\pi} \times \frac{V_{P}}{R_{L}} [\cos(t)]_{0}^{\pi} = \frac{2V_{P}}{\pi R_{L}}$$

where

- P<sub>SUP</sub> = Power drawn from power supply
- R<sub>I</sub> = Load resistance
- V<sub>P</sub> = Peak voltage of BTL load
- I<sub>DD</sub>avg = Average current drawn from the power supply
- V<sub>DD</sub> = Power supply voltage

Therefore.

$$P_{SUP} = \frac{2V_{DD}V_P}{\pi R_L} \tag{2}$$

Product Folder Links: TPA6204A1

Substituting P<sub>L</sub> and P<sub>SUP</sub> in Equation 5,

Submit Documentation Feedback

Copyright © 2004-2016, Texas Instruments Incorporated



### Feature Description (continued)

Efficiency if a BTL amplifer = 
$$\frac{\frac{V_P^2}{2R_L}}{\frac{2V_{DD}V_P}{\pi R_L}} = \frac{\pi V_P}{4V_{DD}}$$

where

$$V_P = \sqrt{2P_I R_I}$$

Therefore,

$$\eta_{BTL} = \frac{\pi \sqrt{2P_L R_L}}{4V_{DD}}$$

where

• 
$$\eta_{BTL}$$
 = Efficiency of a BTL amplifier (4)

Table 2 and Table 3 employ Equation 5 to calculate efficiencies for four different output power levels. Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a 1-W audio system with  $8-\Omega$  loads and a 5-V supply, the maximum draw on the power supply is almost 1.6 W.

A final point to remember about Class-AB amplifiers is how to manipulate the terms in the efficiency equation to the utmost advantage when possible.

A simple formula for calculating the maximum power dissipated, PDmax, may be used for a differential output application:

$$P_{D\max} = \frac{2V_{DD}^2}{\pi^2 R_L} \tag{5}$$

The  $P_{Dmax}$  for a 5-V, 8- $\Omega$  system is 0.64 W.

The maximum ambient temperature depends on the heat sinking ability of the PCB system. The derating factor for the 3 mm  $\times$  3 mm DRB package is shown in the dissipation rating table. Converting this to R<sub> $\theta$ JA</sub>:

$$R_{\theta JA} = \frac{1}{Derating Factor} = \frac{1}{0.0218} = 45.9^{\circ} \text{C/W}$$
(6)

Given  $R_{\theta JA}$ , the maximum allowable junction temperature, and the maximum internal dissipation, the maximum ambient temperature can be calculated with the following equation. The maximum recommended junction temperature for the TPA6204A1 is 150°C.

$$T_A Max = T_J Max - R_{\theta JA} P_{Dmax}$$
 (7)  
= 150 - 45.9(0.64) = 120.6°C

Equation 7 shows that the maximum ambient temperature is 120.6°C (package limited to 85°C) at maximum power dissipation with a 5-V supply.

Table 2 shows that for most applications no airflow is required to keep junction temperatures in the specified range. The TPA6204A1 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. In addition, using speakers with an impedance higher than  $8-\Omega$  dramatically increases the thermal performance by reducing the output current.

Product Folder Links: TPA6204A1

Copyright © 2004–2016 , Texas Instruments Incorporated

Submit Documentation Feedback



## **Feature Description (continued)**

Table 2. Efficiency and Maximum Ambient Temperature vs Output Power in 3.6-V 8-Ω BTL Systems<sup>(1)</sup>

| OUTPUT POWER<br>(W) | EFFICIENCY (%) | INTERNAL DISSIPATION (W) | POWER FROM SUPPLY (W) | MAX AMBIENT<br>TEMPERATURE <sup>(2)</sup> (°C) |
|---------------------|----------------|--------------------------|-----------------------|------------------------------------------------|
| 0.1                 | 27.6           | 0.262                    | 0.36                  | 85                                             |
| 0.2                 | 39.0           | 0.312                    | 0.51                  | 85                                             |
| 0.5                 | 61.7           | 0.310                    | 0.81                  | 85                                             |
| 0.6                 | 67.6           | 0.288                    | 0.89                  | 85                                             |

<sup>(1)</sup> DRB package

Table 3. Efficiency and Maximum Ambient Temperature vs Output Power in 5-V 8-Ω Systems<sup>(1)</sup>

| OUTPUT POWER<br>(W) | EFFICIENCY (%) | INTERNAL DISSIPATION (W) | POWER FROM SUPPLY (W) | MAX AMBIENT<br>TEMPERATURE <sup>(2)</sup> (°C) |
|---------------------|----------------|--------------------------|-----------------------|------------------------------------------------|
| 0.5                 | 44.4           | 0.625                    | 1.13                  | 85                                             |
| 1                   | 62.8           | 0.592                    | 1.60                  | 85                                             |
| 1.36                | 73.3           | 0.496                    | 1.86                  | 85                                             |
| 1.7                 | 81.9           | 0.375                    | 2.08                  | 85                                             |

<sup>(1)</sup> DRB package

#### 9.4 Device Functional Modes

#### 9.4.1 Shutdown Mode

The TPA6204A1 can be put in shutdown mode when asserting SHUTDOWN pin to a logic LOW level. While in shutdown mode, the device is turned off, making the current consumption very low. The device exits shutdown mode when a HIGH logic level is applied to SHUTDOWN pin.

Submit Documentation Feedback

Copyright © 2004–2016 , Texas Instruments Incorporated

<sup>(2)</sup> Package limited to 85°C ambient

<sup>(2)</sup> Package limited to 85°C ambient



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The TPA6204A1 device starts its operation by asserting the SHUTDOWN pin to logic 1. The device enters in shutdown mode when pulling the SHUTDOWN pin low. This typical connection diagram highlights the required external components and system level connections for proper operation of the device in popular use case. Any design variation can be supported by TI through schematic and layout reviews. Visit e2e.ti.com for design assistance and join the audio amplifier discussion forum for additional information.

## 10.2 Typical Application

Figure 16 shows a typical circuit for the TPA6204A1 with a speaker, input resistors and supporting power supply capacitors.



Figure 16. Typical Differential Input Application Schematic

#### 10.2.1 Design Requirements

Table 4 lists the design parameters for this example.

(1) C(BYPASS) is optional.

**Table 4. Design Parameters** 

| PARAMETER    | EXAMPLE VALUE |
|--------------|---------------|
| Power supply | 2.5 V to 5 V  |
| Current      | 1 A           |
| Speaker      | 8 Ω           |

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Selecting Components for Resistors (R<sub>i</sub>)

The input resistor (RI) can be selected to set the gain of the amplifier according to Equation 8.

$$Gain = R_F/R_I \tag{8}$$

Submit Documentation Feedback



The internal feedback resistors (RF) are trimmed to 40 k $\Omega$ . Resistor matching is very important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and the cancellation of the second harmonic distortion diminishes if resistor mismatch occurs. Therefore, TI recommends using 1% tolerance resistors or better to keep the performance optimized.

## 10.2.2.2 Using Low-ESR Capacitors

Low-ESR capacitors are recommended throughout this applications section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor.

#### 10.2.2.2.1 Bypass Capacitor (C(BYPASS)) and Start-Up Time

The internal voltage divider at the BYPASS pin of this device sets a mid-supply voltage for internal references and sets the output common-mode voltage to VDD/2. Adding a capacitor to this pin filters any noise into this pin and increases kSVR.  $C_{(BYPASS)}$  also determines the rise time of VO+ and VO- when the device is taken out of shutdown. The larger the capacitor, the slower the rise time. Figure 10 shows the relationship of  $C_{(BYPASS)}$  to start-up time.

#### 10.2.2.2.2 Input Capacitor (C<sub>I</sub>)

The TPA6204A1 does not require input coupling capacitors if using a differential input source that is biased from 0.5 V to VDD – 0.8 V. Use 1% tolerance or better gain-setting resistors if not using input coupling capacitors. In the single-ended input application an input capacitor, CI, is required to allow the amplifier to bias the input signal to the proper DC level. In this case, CI and RI form a high-pass filter with the corner frequency determined in Equation 9.



Figure 17. Cl and RI High-Pass Filter Cutoff Frequency

The value of CI is important to consider as it directly affects the bass (low frequency) performance of the circuit. Consider the example where RI is 10 k $\Omega$  and the specification calls for a flat bass response down to 100 Hz. Equation 9 is reconfigured as Equation 10.

$$C_I = \frac{1}{2\pi R_I f_c} \tag{10}$$

In this example, CI is 0.16  $\mu$ F, so one would likely choose a value in the range of 0.22  $\mu$ F to 0.47  $\mu$ F. Ceramic capacitors should be used when possible, as they are the best choice in preventing leakage current. When polarized capacitors are used, the positive side of the capacitor must face the amplifier input in most applications, as the DC level there is held at VDD/2, which is likely higher than the source DC level. It is important to confirm the capacitor polarity in the application.

Submit Documentation Feedback

Copyright © 2004–2016, Texas Instruments Incorporated



### 10.2.2.2.3 Decoupling Capacitor (C<sub>s</sub>)

The TPA6204A1 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F to 1  $\mu$ F, placed as close as possible to the device VDD lead works best. For filtering lower frequency noise signals, a 10- $\mu$ F or greater capacitor placed near the audio power amplifier also helps, but is not required in most applications because of the high PSRR of this device.

#### 10.2.3 Application Curves

For application curves, see the figures listed in Table 5.

**Table 5. Table of Graphs** 

|                  |                                   |                              | FIGURE    |
|------------------|-----------------------------------|------------------------------|-----------|
| Б                | Output nouse                      | vs Supply voltage            | Figure 1  |
| Po               | Output power                      | vs Load resistance           | Figure 2  |
| P <sub>D</sub>   | Power dissipation                 | vs Output power              | Figure 3  |
|                  |                                   | vs Output power              | Figure 4  |
| THD+N            | Total harmonic distortion + noise | vs Frequency                 | Figure 5  |
|                  |                                   | vs Common-mode input voltage | Figure 6  |
| K <sub>SVR</sub> | Supply voltage rejection ratio    | vs Frequency                 | Figure 7  |
|                  | GSM Power supply rejection        | vs Time                      | Figure 8  |
|                  | GSM Power supply rejection        | vs Frequency                 | Figure 9  |
|                  | Closed-loop gain/phase            | vs Frequency                 | Figure 10 |

## 10.3 System Examples

Figure 18 through Figure 19 show application schematics for differential and single-ended inputs. Typical values are shown in Table 6.

**Table 6. Typical Component Values** 

| COMPONENT             | VALUE   |
|-----------------------|---------|
| R <sub>I</sub>        | 40 kΩ   |
| C <sub>(BYPASS)</sub> | 0.22 μF |
| C <sub>S</sub>        | 1 μF    |
| C <sub>I</sub>        | 0.22 μF |

Product Folder Links: TPA6204A1

Submit Documentation Feedback

Downloaded from Arrow.com.





Figure 18. Differential Input Application Schematic Optimized With Input Capacitors



- (1) C<sub>(BYPASS)</sub> is optional
- (2) Due to the fully differential design of this amplifier, the performance is severly degraded if you connect the unused input to BYPASS when using single-ended inputs.
- (1) C<sub>(BYPASS)</sub> is optional
- (2) Due to the fully differential design of this amplifier, the performance is severely degraded if you connect the unused input to BYPASS when using single-ended inputs.

Figure 19. Single-Ended Input Application Schematic

# 11 Power Supply Recommendations

The TPA6204A1 is designed to operate from an input voltage supply range between 2.5 V and 5.5 V. Therefore, the output voltage range of power supply must be within this range and well regulated. The current capability of upper power must not exceed the maximum current limit of the power switch. TI recommends placing decoupling capacitors in every voltage source pin. Place these decoupling capacitors as close as possible to the TPA6204A1.

Submit Documentation Feedback

Copyright © 2004–2016, Texas Instruments Incorporated



# 11.1 Power Supply Decoupling Capacitor

The TPA6204A1 device requires adequate power supply decoupling to ensure a high efficiency operation with low total harmonic distortion (THD). Place a low equivalent series resistance (ESR) ceramic capacitor, typically 0.1 µF, as close as possible of the VDD pin. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. Also is recommended to place a 2.2-µF to 10-µF capacitor on the VDD supply trace. This larger capacitor acts as a charge reservoir, providing energy faster than the board supply, thus helping to prevent any droop in the supply voltage.

# 12 Layout

## 12.1 Layout Guidelines

It is important to keep the TPA6204A1 external components very close to the TPA6204A1 to limit noise pickup.

## 12.2 Layout Example





Figure 20. TPA6204A1 Layout Recommendation



# 13 Device and Documentation Support

## 13.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPA6204A1

Submit Documentation Feedback

Copyright © 2004–2016 , Texas Instruments Incorporated

# PACKAGE OPTION ADDENDUM



15-Apr-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| HPA00398DRBR     | ACTIVE | SON          | DRB     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | AYJ            | Samples |
| TPA6204A1DRB     | ACTIVE | SON          | DRB     | 8    | 121  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | AYJ            | Samples |
| TPA6204A1DRBG4   | ACTIVE | SON          | DRB     | 8    | 121  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | AYJ            | Samples |
| TPA6204A1DRBR    | ACTIVE | SON          | DRB     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | AYJ            | Samples |
| TPA6204A1DRBRG4  | ACTIVE | SON          | DRB     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | AYJ            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

# PACKAGE OPTION ADDENDUM



15-Apr-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 8-Feb-2016

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dilliololololo alo Hollilla |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPA6204A1DRBR                     | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPA6204A1DRBR                     | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



# PACKAGE MATERIALS INFORMATION



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA6204A1DRBR | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPA6204A1DRBR | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-2/T 08/15

NOTE: All linear dimensions are in millimeters



# DRB (S-PVSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- All linear dimensions are in millimeters.
  - This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for solder mask tolerances.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated